## LH28F008SA-K/SAH-K CONTENTS | DESCRIPTION903 | |------------------------------------------------------| | FEATURES903 | | COMPARISON TABLE904 | | PIN CONNECTIONS904 | | BLOCK DIAGRAM905 | | PIN DESCRIPTION906 1. INTRODUCTION907 | | | | 1.1 Product Overview 2. PRINCIPLES OF OPERATION908 | | | | 2.1 Command User Interface and Write Automation | | 2.2 Data Protection | | 3. BUS OPERATION909 | | 3.1 Read | | 3.2 Output Disable | | 3.3 Standby | | 3.4 Deep Power-Down | | 3.5 Intelligent Identifier Operation | | 3.6 Write | | 4. COMMAND DEFINITIONS910 | | 4.1 Read Array Command | | 4.2 Intelligent Idetifier Command | | 4.3 Read Status Register Command | | 4.4 Clear Status Register Command | | 4.5 Erase Setup/Erase Confirm Commands | | 4.6 Erase Suspend/Erase Resume Commands | | 4.7 Byte Write Setup/Write Commands | | 5. EXTENDED BLOCK ERASE/BYTE WRITE CYCLING 915 | | 6. AUTOMATED BYTE WRITE915 | | 7. AUTOMATED BLOCK ERASE915 | | 8. DESIGN CONSIDERATIONS919 | | 8.1 Three-Line Output Control | | 8.2 RY/BY# and Byte Write/Block Erase Polling | | 8.3 Power Supply Decoupling | | 8.4 VPP Trace on Printed Circuit Boards | | 8.5 Vcc, VPP, RP# Transitions and the Command/Status | | Registers | | 8.6 Power Up/Down Protection | | 9. ELECTRICAL SPECIFICATIONS921 | |-------------------------------------------------| | 9.1 Absolute Maximum Ratings | | 9.2 Operating Conditions | | 9.2.1 CAPACITANCE | | 9.2.2 AC INPUT/OUTPUT TEST CONDITIONS | | 9.2.3 DC CHARACTERISTICS | | 9.2.4 AC CHARACTERISTICS - READ-ONLY OPERATIONS | | 9.2.5 AC CHARACTERISTICS - WRITE OPERATIONS | | 9.2.6 ALTERNATIVE CE#-CONTROLLED WRITES | | 9.2.7 RESET OPERATIONS | | 9.2.8 BLOCK EARSE AND BYTE WRITE PERFORMANCE | | 10. ORDERING INFORMATION932 | 8.7 Power Consumption # LH28F008SA-K/SAH-K ### DESCRIPTION The LH28F008SA-K/SAH-K dual 5 V/12 V power supply flash memories are the high-density. nonvolatile, read/write solution for solid state storage. The LH28F008SA-K/SAH-K's enhanced cycling capability, symmetrically blocked architecture. fast access time, write automation and low power consumption provide a more reliable, lower power. lighter weight and higher performance alternative traditional rotating disk technology. The LH28F008SA-K/SAH-K bring new capabilities to portable computing. Application and operating system software stored in resident flash memory arrays provide instant-on rapid execute-in-place and protection from obsolescence through in-system software updates. Resident software also extends system battery life and increases reliability by reducing disk drive accesses. For high density data acquisition applications, the LH28F008SA-K/SAH-K offer a more cost-effective and reliable alternative to SRAM and battery. Traditional high density embedded applications, such as telecommunications, can take advantage of the LH28F008SA-K/SAH-K's nonvolatility, blocking and minimal system code requirements for flexible firmware and modular software designs. The LH28F008SA-K/SAH-K employ advanced CMOS circuitry for systems requiring low power consumption and noise immunity. Their high speed read access time provides superior performance when compared with magnetic storage media. A deep power-down mode lowers power consumption, crucial in portable computing, handheld instrumentation and other low-power applications. The RP# power control input also provides absolute data protection during system power-up/down. ## 8 M-bit (1 MB x 8) Dual 5 V/12 V **Power Supply Flash Memories** ### **FEATURES** - Supply voltage - 5 V Vcc - 12 V VPP - High performance read access time LH28F008SA-K85/SAH-K85 - 85 ns (5.0±0.25 V)/90 ns (5.0±0.5 V) LH28F008SA-K12/SAH-K12 - 120 ns (5.0±0.5 V) - System performance enhancements - RY/BY# status output - Erase suspend capability - · Enhanced data protection features - Absolute protection with VPP = GND - Block erase/byte write lockout during power transitions - · SRAM-compatible write interface - · High-density symmetrically-blocked architecture - Sixteen 64 k-byte erasable blocks - · Enhanced cycling capability - 100 000 block erase cycles - 1.6 million block erase cycles/chip - Low power management - Deep power-down mode: 10 µA lcc (MAX.) [0 to +70°C] 20 µA lcc (MAX.) [-25 to +85°C] - Automated byte write and block erase - Command user interface - Status register - ETOX<sup>TM\*</sup> V nonvolatile flash technology - Package - 40-pin TSOP Type I (TSOP040-P-1020) Normal bend/Reverse bend - \* ETOX is a trademark of Intel Corporation. ## **COMPARISON TABLE** | VERSIONS | OPERATING TEMPERATURE | DC CHARACTERISTICS Vcc deep power-down current (MAX.) | | | |---------------|-----------------------|-------------------------------------------------------|--|--| | LH28F008SA-K | 0 to +70°C | 10 µA | | | | LH28F008SAH-K | −25 to +85°C | 20 μΑ | | | ## **PIN CONNECTIONS** ## **BLOCK DIAGRAM** ## PIN DESCRIPTION | SYMBOL | TYPE | NAME AND FUNCTION | | |---------|---------------------------|---------------------------------------------------------------------------------------------|--| | A . A | INIDIT | ADDRESS INPUTS: For memory addresses. Addresses are internally latched during a | | | A0-A19 | INPUT | write cycle. | | | | | DATA INPUT/OUTPUTS: Inputs data and commands during Command User interface | | | DO: DO: | INPUT/ | write cycles; outputs data during memory array, status register and identifier read cycles. | | | DQ0-DQ7 | OUTPUT | The data pins are active high and float to tri-state off when the chip is deselected or the | | | | | outputs are disabled. Data is internally latched during a write cycle. | | | | | CHIP ENABLE: Activates the device's control logic input buffers decoders, and sense | | | CE# | INPUT | amplifiers. CE# is active low; CE#-high deselects the memory device and reduces | | | | | power consumption to standby levels. | | | | | RESET/POWER-DOWN: Puts the device in deep power-down mode and resets | | | DD# | INPUT | internal automation. RP# is active low; RP#-high gates normal operation. RP# also locks | | | RP# | INPUT | out block erase or byte write operations when active low, providing data protection | | | | | during power transitions. Exit from deep power-down sets device to read array mode. | | | OE# | INPUT | OUTPUT ENABLE: Gates the device's outputs through the data buffers during a read | | | UE# | cycle. OE# is active low. | | | | WE# | INPUT | WRITE ENABLE: Controls writes to the CUI and array blocks. WE# is active low. | | | VV⊑# | INFOI | Addresses and data are latched on the rising edge of the WE# pulse. | | | | | READY/BUSY: Indicates the status of the internal WSM. When low, it indicates that the | | | | | WSM is performing a block erase or byte write operation. RY/BY#-high indicates that the | | | RY/BY# | OUTPUT | WSM is ready for new commands, block erase is suspended or the device is in deep | | | | | power-down mode. RY/BY# is always active and does not float to tri-state off when the | | | | | chip is deselected or data outputs are disabled. | | | | | BLOCK ERASE/BYTE WRITE POWER SUPPLY: For erasing blocks of the array or | | | VPP | SUPPLY | writing bytes of each block. | | | | | NOTE: With VPP < VPPLMAX, memory contents cannot be altered. | | | Vcc | SUPPLY | DEVICE POWER SUPPLY (5.0±0.5 V, 5.0±0.25 V) | | | GND | SUPPLY | GROUND | | | NC | | NO CONNECT: Lead is not internal connected; recommend to be floated. | | ### 1 INTRODUCTION This datasheet contains LH28F008SA-K/SAH-K specifications. Section 1 provides a flash memory overview. Sections 2, 3, 4, 5, 6, 7 and 8 describe the memory organization and functionality. Section 9 covers electrical specifications. LH28F008SA-K/SAH-K flash memory documentation also includes ordering information which is referenced in Section 10. ### 1.1 Product Overview The LH28F008SA-K/SAH-K is a high-performance 8 M-bit dual 5 V/12 V power supply flash memories organized as 1 M-byte of 8 bits. Sixteen 64 k-byte blocks are included on the LH28F008SA-K/SAH-K. A memory map is shown in **Fig. 1** of this specification. A block erase operation erases one of the sixteen blocks of memory in typically 1.6 seconds, independent of the remaining blocks. Each block can be independently erased and written 100 000 cycles. Erase suspend mode allows system software to suspend block erase to read data or execute code from any other block of the LH28F008SA-K/SAH-K. The Command User Interface (CUI) serves as the interface between the microprocessor or microcontroller and the internal operation of the LH28F008SA-K/SAH-K. Byte write and block erase automation allow byte write and block erase operations to be executed using a two-write command sequence to the Command User Interface. The internal Write State Machine (WSM) automatically executes the algorithms and timings necessary for byte write and block erase operations, including verifications, thereby unburdening the microprocessor or microcontroller. Writing of memory data is performed in byte increments typically within 8 $\mu s$ . IPP byte write and block erase currents are 10 mA typical, 30 mA maximum. VPP byte write and block erase voltage is 11.4 to 12.6 V. The status register indicates the status of the WSM and when the WSM successfully completes the desired byte write or block erase operation. The RY/BY# output gives an additional indicator of WSM activity, providing capability for both hardware signal of status (versus software polling) and status masking (interrupt masking for background erase, for example). Status polling using RY/BY# minimizes both CPU overhead and system power consumption. When low, RY/BY# indicates that the WSM is performing a block erase or byte write operation. RY/BY#-high indicates that the WSM is ready for new commands, block erase is suspended or the device is in deep power-down mode. The access time is 85 ns (tavov) at the Vcc supply voltage range of 4.75 to 5.25 V over the temperature range, 0 to +70°C (LH28F008SA-K)/-25 to +85°C (LH28F008SAH-K). At 4.5 to 5.5 V Vcc, the access time is 90 ns or 120 ns. Icc active current (CMOS Read) is 20 mA typical, 35 mA maximum at 8 MHz. When the CE# and RP# pins are at Vcc, the Icc CMOS standby mode is enabled. A deep power-down mode is enabled when the RP# pin is at GND, minimizing power consumption and providing write protection. Icc current in deep power-down is 10 $\mu$ A (LH28F008SA-K)/20 $\mu$ A (LH28F008SAH-K) maximum. Reset time of 400 ns is required from RP# switching high until outputs are valid to read attempts. Equivalently, the device has a wake time of 1 $\mu$ s from RP#-high until writes to the CUI are recognized by the LH28F008SA-K/SAH-K. With RP# at GND, the WSM is reset and the status register is cleared. Do not execute reprogramming "0" for the bit which has already been programmed "0". Overwrite operation may generate unerasable bit. In case of reprogramming "0" to the data which has been programmed "1". - Program "0" for the bit when changing data from "1" to "0". - Program "1" for the bit which has already been programmed "0". For example, changing data from "10111101" to "10111100" requires "11111110" programming. | FFFFF<br>F0000 | 64 k-Byte Block | 15 | |----------------|-----------------|----| | FFFF<br>0000 | 64 k-Byte Block | 14 | | FFF 0000 | 64 k-Byte Block | 13 | | FFF 000 | 64 k-Byte Block | 12 | | FF 00 | 64 k-Byte Block | 11 | | FFF<br>000 | 64 k-Byte Block | 10 | | FF 000 | 64 k-Byte Block | 9 | | FFF<br>000 | 64 k-Byte Block | 8 | | FFF<br>000 | 64 k-Byte Block | 7 | | FF 000 | 64 k-Byte Block | 6 | | FFF<br>000 | 64 k-Byte Block | 5 | | FFF 000 | 64 k-Byte Block | 4 | | FFF<br>000 | 64 k-Byte Block | 3 | | FFF 0000 | 64 k-Byte Block | 2 | | FFF<br>000 | 64 k-Byte Block | 1 | | FFF 0000 | 64 k-Byte Block | 0 | Fig. 1 Memory Map ## 2. PRINCIPLES OF OPERATION The LH28F008SA-K/SAH-K include on-chip write automation to manage write and erase functions. The WSM allows for: 100% TTL-level control inputs; fixed power supplies during block erasure and byte write; and minimal processor overhead with RAM-like interface timings. After initial device power-up, or after return from deep power-down mode (see **Table 1 "Bus Operations"**), the LH28F008SA-K/SAH-K function as a read-only memory. Manipulation of external memory-control pins allow array read, standby and output disable operations. Both status register and intelligent identifiers can also be accessed through the CUI when VPP = VPPL. This same subset of operations is also available when high voltage is applied to the VPP pin. In addition, high voltage on VPP enables successful block erasure and byte writing of the device. All functions associated with altering memory contents—byte write, block erase, status and intelligent identifier—are accessed via the CUI and verified thru the status register. Commands are written using standard microprocessor write timings. CUI contents serve as input to the WSM, which controls the block erase and byte write circuitry. Write cycles also internally latch addresses and data needed for byte write or block erase operations. With the appropriate command written to the register, standard microprocessor read timings output array data, access the intelligent identifier codes, or output byte write and block erase status for verification. Interface software to initiate and poll progress of internal byte write and block erase can be stored in any of the LH28F008SA-K/SAH-K blocks. This code is copied to, and executed from, system RAM during actual flash memory update. After successful completion of byte write and/or block erase, code/data reads from the LH28F008SA-K/SAH-K are again possible via the Read Array command. Erase suspend/resume capability allows system software to suspend block erase to read data and execute code from any other block. ### 2.1 Command User Interface and Write Automation An on-chip state machine controls block erase and byte write, freeing the system processor for other tasks. After receiving the Erase Setup and Erase Confirm commands, the state machine controls block pre-conditioning and erase, returning progress via the status register and RY/BY# output. Byte write is similarly controlled, after destination address and expected data are supplied. The program and erase algorithms of past standard flash memories are now regulated by the state machine, including pulse repetition where required and internal verification and margining of data. #### 2.2 **Data Protection** Depending on the application, the system designer may choose to make the VPP power supply switchable (available only when memory byte writes/block erases are required) or hardwired to VPPH. When VPP = VPPL, memory contents cannot be altered. The LH28F008SA-K/SAH-K CUI architecture provides protection from unwanted byte write or block erase operations even when high voltage is applied to VPP. Additionally, all functions are disabled whenever Vcc is below the write lockout voltage VLKO, or when RP# is at VIL. The LH28F008SA-K/SAH-K accommodate either design practice and encourages optimization of the processor-memory interface. The two-step byte write/block erase CUI write sequence provides additional software write protection. ### 3. BUS OPERATION Flash memory reads, erases and writes in-system via the local CPU. All bus cycles to or from the flash memory conform to standard microprocessor bus cycles. #### 3.1 Read The LH28F008SA-K/SAH-K have three read modes. The memory can be read from any of its blocks, and information can be read from the intelligent identifier or status register. VPP can be at either VPPL or VPPH. The first task is to write the appropriate read mode command (Read Array, Read Intelligent Identifier, or Read Status Register) to the CUI. The LH28F008SA-K/SAH-K automatically reset to read array mode upon initial device power-up or after exit from deep power-down. The LH28F008SA-K/SAH-K have four control pins, two of which must be logically active to obtain data at the outputs. Chip Enable (CE#) is the device selection control, and when active enables the selected memory device. Output Enable (OE#) is the data input/output (DQo-DQ7) direction control, and when active drives data from the selected memory onto the I/O bus. RP# and WE# must also be at VIH. Fig. 8 illustrates read bus cycle waveforms. #### 3.2 **Output Disable** With OE# at a logic-high level (VIH), the device outputs are disabled. Output pins (DQ0-DQ7) are placed in a high-impedance state. #### 3.3 Standby CE# at a logic-high level (VIH) places the LH28F008SA-K/SAH-K in standby mode. Standby operation disables much of the LH28F008SA-K/ SAH-K's circuitry and substantially reduces device power consumption. The outputs (DQ0-DQ7) are placed in a high-impedance state independent of the status of OE#. If the LH28F008SA-K/SAH-K are deselected during block erase or byte write, the device will continue functioning and consuming normal active power until the operation completes. ## 3.4 Deep Power-Down The LH28F008SA-K/SAH-K offer a deep power-down feature, entered when RP# is at VIL. Current draw thru Vcc is 10 μA (0 to +70°C)/20 μA (-25 to +85°C) maximum in deep power-down mode, with current draw through VPP maximal 5 μA. During read modes, RP#-low deselects the memory, places output drivers in a high-impedance state and turns off all internal circuits. The LH28F008SA-K/SAH-K require time tPHQV (see Section 9.2.4 "AC CHARACTERISTICS - READ-ONLY OPERATIONS") after return from deep power-down until initial memory access outputs are valid. After this wakeup interval, normal operation is restored. The CUI is reset to read array, and the upper 5 bits of the status register are cleared to value 10000, upon return to normal operation. During block erase or byte write modes, RP#-low will abort either operation. Memory contents of the block being altered are no longer valid as the data will be partially written or erased. Time tphwL after RP# goes to logic-high (VIH) is required before another command can be written. ## 3.5 Intelligent Identifier Operation The intelligent identifier operation outputs the manufacture code, 89H; and the device code, A2H for the LH28F008SA-K/SAH-K. The system CPU can then automatically match the device with its proper block erase and byte write algorithms. The manufacture and device codes are read via the CUI. Following a write of 90H to the CUI, a read from address location 00000H outputs the manufacture code (89H). A read from address 00001H outputs the device code (A2H). It is not necessary to have high voltage applied to VPP to read the intelligent identifiers from the CUI. ### 3.6 Write Writes to the CUI enable reading of device data and intelligent identifiers. They also control inspection and clearing of the status register. Additionally, when VPP = VPPH, the CUI controls block erasure and byte write. The contents of the interface register serve as input to the internal state machine. The CUI itself does not occupy an addressable memory location. The interface register is a latch used to store the command and address and data information needed to execute the command. Erase Setup and Erase Confirm commands require both appropriate command data and an address within the block to be erased. The Byte Write Setup command requires both appropriate command data and the address of the location to be written, while the Byte Write command consists of the data to be written and the address of the location to be written. The CUI is written by bringing WE# to a logic-low level (VIL) while CE# is low. Addresses and data are latched on the rising edge of WE#. Standard microprocessor write timings are used. Refer to "AC Write Characteristics" (Section 9.2.5 and 9.2.6) and the AC waveforms for write operations" (Fig. 9 and Fig. 10). ### 4. COMMAND DEFINITIONS When VPPL is applied to the VPP pin, read operations from the status register, intelligent identifiers, or array blocks are enabled. Placing VPPH on VPP enables successful byte write and block erase operations as well. Device operations are selected by writing specific commands into the CUI. **Table 2** defines the LH28F008SA-K/SAH-K commands. | | | 10 | able i b | us Opera | UUIS | | | | | |---------------------------------|---------|-----|----------|----------|------|------------|-----|--------|--------| | MODE | NOTE | RP# | CE# | OE# | WE# | <b>A</b> 0 | VPP | DQ0-7 | RY/BY# | | Read | 1, 2, 3 | VIH | VIL | VIL. | ViH | Х | Х | Dout | Х | | Output Disable | 3 | VIH | VIL | ViH | VIH | Х | Χ | High Z | Х | | Standby | 3 | VIH | VIH | Х | Х | Х | Х | High Z | Х | | Deep Power-Down | | VIL | Х | Х | Х | Х | Х | High Z | Voн | | Intelligent Identifier (Mfr) | | VIH | VIL | VIL | VIH | VIL | X | 89H | Voн | | Intelligent Identifier (Device) | | VIH | Vı∟ | VIL | ViH | ViH | Х | A2H | Vон | | Write | 3, 4, 5 | ViH | VIL | ViH | VIL | Χ | Х | DIN | Х | Table 1 Bus Operations ### NOTES: - Refer to Section 9.2.3 "DC CHARACTERISTICS". When VPP = VPPL, memory contents can be read but not written or erased. - X can be Vil or ViH for control pins and addresses, and VPPL or VPPH for VPP. See Section 9.2.3 "DC CHARACTERISTICS" for VPPL and VPPH voltages. - 3. RY/BY# is VoL when the WSM is executing internal block erase or byte write algorithms. It is VoH when the WSM is not busy, in erase suspend mode or deep power-down mode. - Command writes involving block erase or byte write are only successfully executed when VPP = VPPH. - 5. Refer to Table 2 for valid DIN during a write operation. | Table 2 | Command | <b>Definitions</b> | (NOTE 6) | |---------|---------|--------------------|----------| |---------|---------|--------------------|----------| | 00111111 | <b>BUS CYCLES</b> | NOTE | FIRS | ST BUS CY | CLE | SECO | ND BUS | CYCLE | |----------------------------------|-------------------|------|---------------|---------------|---------------|---------------|---------------|---------------| | COMMAND | REQ'D. | NOTE | Oper (NOTE 1) | Addr (NOTE 2) | Data (NOTE 3) | Oper (NOTE 1) | Addr (NOTE 2) | Data (NOTE 3) | | Read Array/Reset | 1 | | Write | Х | FFH | | | | | Intelligent Identifier | 3 | 4 | Write | Х | 90H | Read | IA | IID | | Read Status Register | 2 | | Write | Х | 70H | Read | Х | SRD | | Clear Status Register | 1 | | Write | Х | 50H | | | | | Erase Setup/Erase Confirm | 2 | | Write | BA | 20H | Write | BA | D0H | | Erase Suspend/Erase Resume | 2 | | Write | Х | вон | Write | Х | D0H | | Byte Write Setup/Write | 2 | 5 | Write | WA | 40H | Write | WA | WD | | Alternate Byte Write Setup/Write | 2 | 5 | Write | WA | 10H | Write | WA | WD | - 1. Bus operations are defined in Table 1. - 2. X = Any valid address within the device. - IA = Identifier code address : 00H for manufacture code, 01H for device code. - BA = Address within the block being erased. - WA = Address of memory location to be written. - SRD = Data read from status register. See **Table 3** for a description of the status register bits. - WD = Data to be written at location WA. Data is latched on the rising edge of WE#. - IID = Data read from intelligent identifiers. - 4. Following the intelligent identifier command, two read operations access manufacture and device codes. - 5. Either 40H or 10H is recognized by the WSM as the Byte Write Setup command. - Commands other than those shown above are reserved by SHARP for future device implementations and should not be used. ### 4.1 Read Array Command Upon initial device power-up and after exit from deep power-down mode, the LH28F008SA-K/SAH-K default to read array mode. This operation is also initiated by writing FFH into the CUI. Microprocessor read cycles retrieve array data. The device remains enabled for reads until the CUI contents are altered. Once the internal WSM has started a block erase or byte write operation, the device will not recognize the Read Array command, until the WSM has completed its operation. The Read Array command is functional when VPP = VPPL or VPPH. ## 4.2 Intelligent Identifier Command The LH28F008SA-K/SAH-K contain an intelligent identifier operation, initiated by writing 90H into the CUI. Following the command write, a read cycle from address 00000H retrieves the manufacture code of 89H. A read cycle from address 00001H returns the device code of A2H. To terminate the operation, it is necessary to write another valid command into the register. Like the Read Array command, the Intelligent Identifier command is functional when VPP = VPPL or VPPH. ## 4.3 Read Status Register Command The LH28F008SA-K/SAH-K contain a status register which may be read to determine when a byte write or block erase operation is complete, and whether that operation completed successfully. The status register may be read at any time by writing the Read Status Register command (70H) to the CUI. After writing this command, all subsequent read operations output data from the status register, until another valid command is written to the CUI. The contents of the status register are latched on the falling edge of OE# or CE#, whichever occurs last in the read cycle. OE# or CE# must be toggled to VIH before further reads to update the status register latch. The Read Status Register command functions when VPP = VPPI or VPPH. ## 4.4 Clear Status Register Command The erase status and byte write status bits are set to "1"s by the WSM and can only be reset by the Clear Status Register command. These bits indicate various failure conditions (see **Table 3**). By allowing system software to control the resetting of these bits, several operations may be performed (such as cumulatively writing several bytes or erasing multiple blocks in sequence). The status register may then be polled to determine if an error occurred during that sequence. This adds flexibility to the way the device may be used. Additionally, the VPP status bit (SR.3) must be reset by system software before further byte writes or block erases are attempted. To clear the status register, the Clear Status Register command (50H) is written to the CUI. The Clear Status Register command is functional when VPP = VPPI or VPPH. ## 4.5 Erase Setup/Erase Confirm Commands Erase is executed one block at a time, initiated by a two-cycle command sequence. An Erase Setup command (20H) is first written to the CUI, followed by the Erase Confirm command (D0H). These commands require both appropriate sequencing and an address within the block to be erased to FFH. Block preconditioning, erase and verify are all handled internally by the WSM, invisible to the system. After the two-command erase sequence is written to it, the LH28F008SA-K/SAH-K automatically output status register data when read (see Fig. 2). The CPU can detect the completion of the erase event by analyzing the output of the RY/BY# pin, or the WSM status bit of the status register. When erase is completed, the erase status bit should be checked. If erase error is detected, the status register should be cleared. The CUI remains in read status register mode until further commands are issued to it. This two-step sequence of set-up followed by execution ensures that memory contents are not accidentally erased. Also, reliable block erasure can only occur when VPP = VPPH. In the absence of this high voltage, memory contents are protected against erasure. If block erase is attempted while VPP = VPPL, the VPP status bit will be set to "1". Erase attempts while VPPL < VPP < VPPH produce spurious results and should not be attempted. ### 4.6 Erase Suspend/Erase Resume Commands The Erase Suspend command allows block erase interruption in order to read data from another block of memory. Once the erase process starts, writing the Erase Suspend command (B0H) to the CUI requests that the WSM suspend the erase sequence at a predetermined point in the erase algorithm. The LH28F008SA-K/SAH-K continue to output status register data when read, after the Erase Suspend command is written to it. Polling the WSM status and erase suspend status bits will determine when the erase operation has been suspended (both will be set to "1"). RY/BY# will also transition to Voh. At this point, a Read Array command can be written to the CUI to read data from blocks other than that which is suspended. The only other valid commands at this time are Read Status Register (70H) and Erase Resume (D0H), at which time the WSM will continue with the erase process. The erase suspend status and WSM status bits of the status register will be automatically cleared and RY/BY# will return to Vol. After the Erase Resume command is written to it, the LH28F008SA-K/SAH-K automatically output status register data when read (see Fig. 4). VPP must remain at VPPH while the LH28F008SA-K/SAH-K are in erase suspend. ### Byte Write Setup/Write Commands 4.7 Byte write is executed by a two-command sequence. The Byte Write Setup command (40H or 10H) is written to the CUI, followed by a second write specifying the address and data (latched on the rising edge of WE#) to be written. The WSM then takes over, controlling the byte write and write verify algorithms internally. After the two-command byte write sequence is written to it, the LH28F008SA-K/SAH-K automatically outputs status register data when read (see Fig. 3). The CPU can detect the completion of the byte write event by analyzing the output of the RY/BY# pin, or the WSM status bit of the status register. Only the Read Status Register command is valid while byte write is active. When byte write is complete, the byte write status bit should be checked. If byte write error is detected, the status register should be cleared. The internal WSM verify only detects errors for "1"s that do not successfully write to "0"s. The CUI remains in read status register mode until further commands are issued to it. If byte write is attempted while VPP = VPPL, the VPP status bit will be set to "1". Byte write attempts while VPPL < VPP < VPPH produce spurious results and should not be attempted. ## Table 3 Status Register Definition | Г | WSMS | ESS | ES | BWS | VPPS | R | R | R | |---|------|-----|----|-----|------|---|---|---| | L | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | SR.7 = WRITE STATE MACHINE STATUS (WSMS) 1 = Ready 0 = Busy SR.6 = ERASE SUSPEND STATUS (ESS) 1 = Erase Suspended 0 = Erase in Progress/Completed SR.5 = ERASE STATUS (ES) 1 = Error in Block Erase 0 = Successful Block Erase SR.4 = BYTE WRITE STATUS (BWS) 1 = Error in Byte Write 0 = Successful Byte Write SR.3 = VPP STATUS (VPPS) 1 = VPP Low Detect; Operation Abort 0 = VPP OK SR.2-0 = RESERVED FOR FUTURE ENHANCEMENTS (R) NOTES: RY/BY# or the write state machine status bit must first be checked to determine byte write or block erase completion, before the byte write or erase status bit is checked for success. If the byte write and erase status bits are set to "1"s during a block erase attempt, an improper command sequence was entered. Attempt the operation again. If VPP low status is detected, the status register must be cleared before another byte write or block erase operation is attempted. The VPP status bit, unlike an A/D converter, does not provide continuous indication of VPP level. The WSM interrogates the VPP level only after the byte write or block erase command sequences have been entered and informs the system if VPP has not been switched on. The VPP status bit is not guaranteed to report accurate feedback between VPPL and VPPH. SR.2-0 are reserved for future use and should be masked out when polling the status register. ## 5. EXTENDED BLOCK ERASE/BYTE WRITE CYCLING The LH28F008SA-K/SAH-K are designed for 100 000 byte write/block erase cycles on each of the sixteen 64 k-byte blocks. Low electric fields, advanced oxides and minimal oxide area per cell subjected to the tunneling electric field combine to greatly reduce oxide stress and the probability of failure. A 20 M-byte solid-state drive using an array of LH28F008SA-K/SAH-K's has a MTBF (Mean Time Between Failure) of 33.3 million hours (NOTE 1), over 600 times more reliable than equivalent rotating disk technology. ### NOTE: Assumptions: 10 k-byte file written every 10 minutes. (20 M-byte array)/(10 k-byte file) = 2 000 file writes before erase required. (2 000 files writes/erase) x (100 000 cycles per LH28F008SA-K/SAH-K block) = 200 million file writes. (200 x 10<sup>6</sup> file writes) x (10 min/write) x (1 hr/60 min) = 33.3 x 10<sup>6</sup> MTBF. ### 6. AUTOMATED BYTE WRITE The LH28F008SA-K/SAH-K integrate the quickpulse programming algorithm using the CUI, status register and WSM. On-chip integration dramatically simplifies system software and provides processor interface timings to the CUI and status register. WSM operation, internal verify and VPP high voltage presence are monitored and reported via the RY/BY# output and appropriate status register bits. Fig. 3 shows a system software flowchart for device byte write. The entire sequence is performed with VPP at VPPH. Byte write abort occurs when RP# transitions to VIL, or VPP drops to VPPL. Although the WSM is halted, byte data is partially written at the location where byte write was aborted. Block erasure, or a repeat of byte write, is required to initialize this data to a known value. ### 7. AUTOMATED BLOCK ERASE As above, the quick-erase algorithm is now implemented internally, including all preconditioning of block data. WSM operation, erase success and VPP high voltage presence are monitored and reported through RY/BY# and the status register. Additionally, if a command other than Erase Confirm is written to the device following erase setup, both the erase status and byte write status bits will be set to "1"s. When issuing the Erase Setup and Erase Confirm commands, they should be written to an address within the address range of the block to be erased. Fig. 2 shows a system software flowchart for block erase. Erase typically takes 1.6 seconds per block. The Erase Suspend/Erase Resume command sequence allows suspension of this erase operation to read data from a block other than that in which erase is being performed. A system software flowchart is shown in **Fig. 4**. The entire sequence is performed with VPP at VPPH. Abort occurs when RP# transitions to VIL or VPP falls to VPPL, while erase is in progress. Block data is partially erased by this operation, and a repeat of erase is required to obtain a fully erased block. | BUS<br>OPERATION | COMMAND | COMMENTS | |------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------| | Write | Erase Setup | Data = 20H<br>Address = Within Block to be<br>Erased | | Write | Erase | Data = D0H<br>Address = Within Block to be<br>Erased | | Standby/<br>Read | | Check RY/BY# VOH = Ready, VOL = Busy or Read Status Register Check SR.7 1 = Ready, 0 = Busy Toggle OE# or CE# to Update Status Register | Repeat for subsequent block erasures. Full status check can be done after each block erase or after a sequence of block erasures. Write FFH after the last block erase operation to place device in read array mode. ### **FULL STATUS CHECK PROCEDURE** | BUS<br>OPERATION | COMMAND | COMMENTS | |------------------|---------|----------------------------------------------------------------------------| | Optional<br>Read | | CPU may already have read status register data in WSM Ready polling above. | | Standby | | Check SR.3<br>1 = VPP Low Detect | | Standby | | Check SR.4, 5 Both 1 = Command Sequence Error | | Standby | | Check SR.5<br>1 = Block Erase Error | SR.3 must be cleared, if set during a block erase attempt, before further attempts are allowed by the WSM. SR.5 is only cleared by the Clear Status Register command in cases where multiple blocks are erased before full status is checked. If error is detected, clear the status register before attempting retry or other error recovery. Fig. 2 Automated Block Erase Flowchart | BUS<br>OPERATION | COMMAND | COMMENTS | |------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | Write | Byte Write<br>Setup | Data = 40H (10H)<br>Address = Byte to be Wirtten | | Write | Byte Write | Data to be written<br>Address = Byte to be Written | | Standby/<br>Read | | Check RY/BY# VOH = Ready, VOL = Busy or Read Status Register Check SR.7 1 = Ready, 0 = Busy Toggle OE# or CE# to Update Status Register | Repeat for subsequent byte writes. Full status check can be done after each byte write or after a sequence of byte writes. Write FFH after the last byte write operation to place device in read array mode. ### **FULL STATUS CHECK PROCEDURE** | BUS<br>OPERATION | COMMAND | COMMENTS | |------------------|---------|---------------------------------------------------------------------------| | Optional<br>Read | | CPU may already have read status register data in WSM Ready polling above | | Standby | | Check SR.3<br>1 = VPP Low Detect | | Standby | | Check SR.4<br>1 = Byte Write Error | SR.3 must be cleared, if set during a byte write attempt before further attempts are allowed by the WSM. SR.4 is only cleared by the Clear Status Register command in cases where multiple bytes are written before full status is If error is detected, clear the status register before attempting retry or other error recovery. Fig. 3 Automated Byte Write Flowchart | BUS<br>OPERATION | COMMAND | COMMENTS | |------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------| | Write | Erase<br>Suspend | Data = B0H | | Write | Read Status<br>Register | Data = 70H | | Standby/<br>Read | | Check RY/BY# VOH = Ready, VOL = Busy or Read Status Register Check SR.7 1 = Ready, 0= Busy Toggle OE# or CE# to Update Status Register | | Standby | | Check SR.6<br>1 = Suspended | | Write | Read Array | Data = FFH | | Read | | Read array data from block other than that being erased. | | Write | Erase<br>Resume | Data = D0H | Fig. 4 Erase Suspend/Resume Flowchart ### 8. DESIGN CONSIDERATIONS ## 8.1 Three-Line Output Control The LH28F008SA-K/SAH-K will often be used in large memory arrays. SHARP provides three control inputs to accommodate multiple memory connections. Three-line control provides for : - a) Lowest possible memory power consumption. - b) Complete assurance that data bus contention will not occur. To efficiently use these control inputs, an address decoder should enable CE#, while OE# should be connected to all memory devices and the system's READ# control line. This assures that only selected memory devices have active outputs while deselected memory devices are in standby mode. Finally, RP# should either be tied to the system RESET#, or connected to Vcc if unused. # 8.2 RY/BY# and Byte Write/Block Erase Polling RY/BY# is a full CMOS output that provides a hardware method of detecting byte write and block erase completion. It transitions low time twhfil after a write or erase command sequence is written to the LH28F008SA-K/SAH-K, and returns to VoH when the WSM has finished executing the internal algorithm. RY/BY# can be connected to the interrupt input of the system CPU or controller. It is active at all times, not tristated if the LH28F008SA-K/SAH-K CE# or OE# inputs are brought to Vih. RY/BY# is also Voh when the device is in erase suspend or deep power-down modes. ## 8.3 Power Supply Decoupling Flash memory power switching characteristics require careful device decoupling. System designers are interested in 3 supply current issues; standby current levels (ISB), active current levels (Icc) and transient peaks produced by falling and rising edges of CE#. Transient current magnitudes depend on the device outputs' capacitive and inductive loading. Two-line control and proper decoupling capacitor selection will suppress transient voltage peaks. Each device should have a 0.1 μF ceramic capacitor connected between each Vcc and GND, and between its VPP and GND. These high frequency, low inherent-inductance capacitors should be placed as close as possible to package leads. Additionally, for every 8 devices, a 4.7 μF electrolytic capacitor should be placed at the array's power supply connection between Vcc and GND. The bulk capacitor will overcome voltage slumps caused by PC board trace inductances. ### 8.4 VPP Trace on Printed Circuit Boards Writing flash memories, while they reside in the target system, requires that the printed circuit board designers pay attention to the VPP power supply trace. The VPP pin supplies the memory cell current for writing and erasing. Use similar trace widths and layout considerations given to the Vcc power bus. Adequate VPP supply traces and decoupling will decrease VPP voltage spikes and overshoots. ## 8.5 Vcc, Vpp, RP# Transitions and the Command/Status Registers Byte write and block erase completion are not guaranteed if VPP drops below VPPH. If the VPP status bit of the status register (SR.3) is set to "1", a Clear Status Register command must be issued before further byte write/block erase attempts are allowed by the WSM. Otherwise, the byte write (SR.4) or erase (SR.5) status bits of the status register will be set to "1"s if error is detected. RP# transitions to VIL during byte write and block erase also abort the operations. Data is partially altered in either case, and the command sequence must be repeated after normal operation is restored. Device power-off, or RP# transitions to VIL, clear the status register to initial value 10000 for the upper 5 bits. The CUI latches commands as issued by system software and is not altered by VPP or CE# transitions or WSM actions. Its state upon power-up, after exit from deep power-down or after Vcc transitions below VLKO, is read array mode. After byte write or block erase is complete, even after VPP transitions down to VPPL, the CUI must be reset to read array mode via the Read Array command if access to the memory array is desired. ## 8.6 Power Up/Down Protection The LH28F008SA-K/SAH-K are designed to offer protection against accidental block erasure or byte writing during power transitions. Upon power-up, the LH28F008SA-K/SAH-K are indifferent as to which power supply, VPP or Vcc, powers up first. Power supply sequencing is not required. Internal circuitry in the LH28F008SA-K/SAH-K ensure that the CUI is reset to the read array mode on power-up. A system designer must guard against spurious writes for VCC voltages above VLKO when VPP is active. Since both WE# and CE# must be low for a command write, driving either to VIH will inhibit writes. The CUI architecture provides an added level of protection since alteration of memory contents only occurs after successful completion of the two-step command sequences. Finally, the device is disabled until RP# is brought to VIH, regardless of the state of its control inputs. This provides an additional level of memory protection. ## 8.7 Power Consumption When designing portable systems, designers must consider battery power consumption not only during device operation, but also for data retention during system idle time. Flash nonvolatility increases usable battery life, because the LH28F008SA-K/SAH-K do not consume any power to retain code or data when the system is off. In addition, the LH28F008SA-K/SAH-K's deep power-down mode ensures extremely low power consumption even when system power is applied. For example, portable PCs and other power an array of sensitive applications. using LH28F008SA-K/SAH-K's for solid-state storage, can lower RP# to VIL in standby or sleep modes, producing negligible power consumption. If access to the LH28F008SA-K/SAH-K are again needed, the part can again be read, following the tPHQV and tPHWL wakeup cycles required after RP# is first raised to VIH. See Section 9.2.4 through 6.2.6 "AC CHARACTERISTICS - READ-ONLY and WRITE OPERATIONS" and Fig. 8, Fig. 9 and Fig. 10 for more information. ## 9. ELECTRICAL SPECIFICATIONS ## 9.1 Absolute Maximum Ratings\* Operating Temperature LH28F008SA-K During Read, Block Erase and Byte Write ...... 0 to +70°C (NOTE 1) Temperature Under Bias ······· -10 to +80°C LH28F008SAH-K During Read, Block Erase Temperature Under Bias ------ -25 to +85°C Voltage on Any Pin (except Vcc and VPP)------ -2.0 to +7.0 V (NOTE 3) Vcc Supply Voltage ····· −2.0 to +7.0 V (NOTE 3) VPP Program Voltage During Block Erase and Byte Write ..... -2.0 to +14.0 V (NOTE 3, 4) Output Short Circuit Current ...... 100 mA (NOTE 5) **NOTICE:** The specifications are subject to change without notice. Verify with your local SHARP sales office that you have the latest datasheet before finalizing a design. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. ### NOTES: - Operating temperature is for commercial product defined by this specification. - Operating temperature is for extended temperature product defined by this specification. - 3. All specified voltages are with respect to GND. Minimum DC voltage is -0.5 V on input/output pins and -0.2 V on Vcc and VPP pins. During transitions, this level may undershoot to -2.0 V for periods < 20 ns. Maximum DC voltage on input/output pins, Vcc and RP# pins are Vcc+0.5 V which, during transitions, may overshoot to Vcc+2.0 V for periods < 20 ns.</p> - Maximum DC voltage on VPP may overshoot to +14.0 V for periods < 20 ns.</li> - 5. Output shorted for no more than one second. No more than one output shorted at a time. ## 9.2 Operating Conditions | SYMBOL | PARAMETER | NOTE | MIN. | MAX. | UNIT | VERSIONS | |--------|---------------------------------|------|------|------|------|------------------------| | TA | Operating Temperature | 1 | 0 | +70 | °C | LH28F008SA-K | | | Operating remperature | | -25 | +85 | ,C | LH28F008SAH-K | | Vcc | Vcc Supply Voltage (5.0±0.25 V) | | 4.75 | 5.25 | V | LH28F008SA-K85/SAH-K85 | | Vcc | Vcc Supply Voltage (5.0±0.5 V) | | 4.50 | 5.50 | ٧ | | ### NOTE: 1. Test conditions: Ambient temperature ## 9.2.1 CAPACITANCE (NOTE 1) $TA = +25^{\circ}C$ , f = 1 MHz | SYMBOL | PARAMETER | TYP. | MAX. | UNIT | CONDITION | |--------|--------------------|------|------|------|------------| | Cin | Input Capacitance | 6 | 8 | pF | Vin = 0 V | | Соит | Output Capacitance | 8 | 12 | pF | Vout = 0 V | ### NOTE: Sampled, not 100% tested. ### 9.2.2 AC INPUT/OUTPUT TEST CONDITIONS AC test inputs are driven at 3.0 V for a Logic "1" and 0.0 V for a Logic "0". Input timing begins, and output timing ends, at 1.5 V. Input rise and fall times (10% to 90%) < 10 ns. Fig. 5 Transient Input/Output Reference Waveform for Vcc = 5.0±0.25 V (High Speed Testing Configuration) AC test inputs are driven at VoH (2.4 VTTL) for a Logic "1" and VoL (0.45 VTTL) for a Logic "0". Input timing begins at VIH (2.0 VTTL) and VIL (0.8 VTTL). Output timing ends at VIH and VIL. Input rise and fall times (10% to 90%) < 10 ns. Fig. 6 Transient Input/Output Reference Waveform for Vcc = 5.0±0.5 V (Standard Testing Configuration) Fig. 7 Transient Equivalent Testing Load Circuit ### Test Configuration Capacitance Loading Value | | | • | |----------|---------------------------|---------------------| | Г | TEST CONFIGURATION | C <sub>L</sub> (pF) | | $\lceil$ | VCC = 5.0±0.25 V (NOTE 1) | 30 | | 1 | Vcc = 5.0±0.5 V | 100 | ### NOTE: Applied to high speed products, LH28F008SA-K85 and LH28F008SAH-K85. ## 9.2.3 DC CHARACTERISTICS | SYMBOL | PARAMETER | | NOTE | V | cc = 5.0±0 | .5 V | | TEST | |----------|------------------|---------------|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|---------------------------| | STINIDUL | PARAM | ICIER | NOIE | MIN. | TYP. | MAX. | UNIT | CONDITION | | lu | Input Load Curre | ant | 1 | | | ±1.0 | uА | Vcc = Vcc Max. | | | input Load Ourie | | <u> </u> | | | ±1.0 | μΑ | VIN = Vcc or GND | | ILO | Output Leakage | Current | 1 | | | ±10 | μА | Vcc = Vcc Max. | | | - Calput Loanage | - Curron | ' | | | ±10 | μΑ | Vout = Vcc or GND | | | | | | | | | | CMOS Inputs | | | | | | | 30 | 100 | μΑ | Vcc = Vcc Max. | | lccs | Vcc Standby Cเ | ırrent | 1, 3 | | | | | CE# = RP# = Vcc±0.2 V | | 1000 | voo claraby co | aront | 1, 5 | | | | | TTL Inputs | | | | | | | 1.0 | 2.0 | mA | Vcc = Vcc Max. | | | | | | | | | | CE# = RP# = VIH | | ICCD | Vcc Deep Power- | LH28F008SA-K | 1 | | 0.2 | 10 | | RP# = GND±0.2 V | | | Down Current | LH28F008SAH-K | | | 0.2 | 20 | μΑ | IOUT (RY/BY#) = 0 mA | | | | | | | | | | CMOS Inputs | | | | | | | 20 | 35 | mA | Vcc = Vcc Max. | | | | | | | 20 | 35 | IIIA | CE# = GND | | ICCR | Vcc Read Curre | nt | 1 - | | | | | f = 8 MHz, IOUT = 0 mA | | IOOIT | VOO FICAG GUITC | 1 EL | | | 25 | 50 | mA | TTL Inputs | | | | | | | | | | Vcc = Vcc Max. | | | | | | | 25 | 30 | 11174 | CE# = ViL | | | | | | New | The second secon | | | f = 8 MHz, lout = 0 mA | | Iccw | Vcc Byte Write ( | Current | 1 | | 10 | 30 | mA | Byte Write in Progress | | ICCE | Vcc Block Erase | Current | 1 | 1000 | 10 | 30 | mA | Block Erase in Progress | | ICCES | Vcc Erase Susp | end Current | 1, 2 | | 5 | 10 | mA | Block Erase Suspended | | | | | 1, 2 | | | | 1137 | CE# = ViH | | IPPS | VPP Standby Cu | | 1 | | | +15/–300 | μΑ | VPP = GND | | IPPD | VPP Deep Power | | 1 | | 0.1 | 5.0 | μΑ | RP# = GND±0.2 V | | IPPR | VPP Read Currer | nt | 1 | | | 200 | μΑ | VPP > VCC | | IPPW | VPP Byte Write C | Current | 1 | | 10 | 30 | mA | VPP = VPPH | | | | , and the | , | | | 00 | 1177 | Byte Write in Progress | | IPPE | VPP Block Erase | Current | 1 | | 10 | 30 | mA | VPP = VPPH | | | | | | | | | 1117 | Block Erase in Progress | | IPPES | VPP Erase Suspe | end Current | 1 | | 90 | 200 | μA | VPP = VPPH | | | | | • | | | 200 | μ,, | Block Erase Suspended | ## 9.2.3 DC CHARACTERISTICS (contd.) | OVALDOL | DADAMATTED | NOTE | Vc | c = 5.0±0.5 | 5 V | UNIT | TEST | |---------|--------------------------------|------|----------|-------------|---------|---------------------------------------|----------------| | SYMBOL | PARAMETER | NOIE | MIN. | TYP. | MAX. | ONT | CONDITIONS | | VIL | Input Low Voltage | | -0.5 | | 0.8 | V | | | ViH | Input High Voltage | | 2.0 | | Vcc+0.5 | V | | | ,, | O. I. Mallana | 0 | | | 0.45 | v | Vcc = Vcc MIN. | | Vol | Output Low Voltage | 3 | | | 0.43 | V | IoL = 5.8 mA | | | Output High Voltage | 0 | 0.4 | | | v | Vcc = Vcc MIN. | | VOH1 | (TTL) | 3 | 2.4 | | | V | IoH = -2.5 mA | | | | | 0.05.1/ | | | | Vcc = Vcc MIN. | | | Output High Voltage | | 0.85 Vcc | | | v | IOH = -2.5 mA | | VOH2 | (CMOS) | | | | | \ \ | Vcc = Vcc MIN. | | | , | | Vcc-0.4 | | | | Ioн = -100 μA | | | VPP Voltage during Normal | 4 | 0.0 | | 6.5 | V | | | VPPL | Operations | 4 | 0.0 | | 0.5 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | ,, | VPP Voltage during Erase/Write | | 11.4 | 12.0 | 10.6 | V | | | VPPH | Operations | | 11.4 | 12.0 | 12.6 | \ \ | | | VLKO | Vcc Erase/Write Lock Voltage | | 2.0 | | | ٧ | | - All currents are in RMS unless otherwise noted. Typical values at Vcc = 5.0 V, VPP = 12.0 V, TA = +25°C. These currents are valid for all product versions (packages and speeds). - Icces is specified with the device deselected. If reading in erase suspend mode, current draw is the sum of Icces and Icce. - 3. Includes RY/BY#. - Block erases/byte writes are inhibited when VPP = VPPL and not guaranteed in the range between VPPH and VPPL. ## 9.2.4 AC CHARACTERISTICS - READ-ONLY OPERATIONS (NOTE 1) • Vcc = $5.0\pm0.25$ V, $5.0\pm0.5$ V, TA = 0 to+70°C or -25 to +85°C | | | VERSIONS | Vcc±0.25 | ٧ | | )<br>08SA-K85<br>8SAH-K85 | | | | | | |-------|----------|---------------------------------------------------------------------------|----------|----|------|---------------------------|---------|----------------------------------------------|------|-----------------------------------------------|----| | | VENSIONS | | Vcc±0.5 | v | | | LH28F00 | (NOTE 5)<br>_H28F008SA-K85<br>H28F008SAH-K85 | | (NOTE 5)<br>LH28F008SA-K12<br>LH28F008SAH-K12 | | | SYN | 1BOL | PARAMETER | NO | TE | MIN. | MAX. | MIN. | MAX. | MIN. | MIN. MAX. | | | tavav | tRC | Read Cycle Time | | | 85 | | 90 | | 120 | | ns | | tavov | tacc | Address to Output Delay | | | | 85 | | 90 | | 120 | ns | | tELQV | tce | CE# to Output Delay | 2 | | | 85 | | 90 | | 120 | ns | | tphqv | tpwH | RP# High to Output Delay | | | | 400 | | 400 | | 400 | ns | | tglav | toe | OE# to Output Delay | 2 | | | 40 | | 45 | | 50 | ns | | tELQX | tız | CE# to Output Low Z | 3 | | 0 | | 0 | | 0 | | ns | | tehqz | tHZ | CE# High to Output High 2 | <u> </u> | | | 55 | | 55 | | 55 | ns | | tGLQX | toLz | OE# to Output Low Z | 3 | | 0 | | 0 | | 0 | | ns | | tghqz | tDF | OE# High to Output High 2 | 2 3 | | | 30 | | 30 | | 30 | ns | | | tон | Output Hold from Address,<br>CE# or OE# Change,<br>Whichever Occurs First | 3 | | 0 | | 0 | | 0 | | ns | - See AC Input/Output Reference Waveform (Fig. 5 and Fig. 6) for timing measurements. - 2. OE# may be delayed up to tcE-toE after the falling edge of CE# without impact on tcE. - 3. Sampled, not 100% tested. - See Fig. 5 "Transient Input/Output Reference Waveform" and Fig. 7 "Transient Equivalent Testing Load Circuit" (High Speed Configuration) for testing characteristics. - See Fig. 6 "Transient Input/Output Reference Waveform" and Fig. 7 "Transient Equivalent Testing Load Circuit" (Standard Configuration) for testing characteristics. Fig. 8 AC Waveform for Read Operations ## 9.2.5 AC CHARACTERISTICS - WRITE OPERATIONS (NOTE 1) • Vcc = $5.0\pm0.25$ V, $5.0\pm0.5$ V, TA = 0 to $+70^{\circ}$ C or -25 to $+85^{\circ}$ C | | | VERSIONS | Vcc±0 | ).25 V | | )8SA-K85<br>8SAH-K85 | | | | | | |--------|------|--------------------------------------|-------|--------|------|----------------------|------|----------------------|------|----------------------|------| | | | VENSIONS | Vcc±0 | 0.5 V | | | | )8SA-K85<br>8SAH-K85 | 1 | 08SA-K12<br>8SAH-K12 | UNIT | | SYN | 1BOL | PARAMETER | N | OTE | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | tavav | twc | Write Cycle Time | | | 85 | | 90 | | 120 | | ns | | tPHWL | tPS | RP# High Recovery to WE# Going Low | | 2 | 1 | | 1 | | 1 | | μs | | tELWL | tcs | CE# Setup to WE# Going L | _ow | | 10 | | 10 | | 10 | | ns | | twLwH | twp | WE# Pulse Width | | | 40 | | 40 | | 40 | | ns | | tvpwh | tvps | VPP Setup to WE#<br>Going High | | 2 | 100 | | 100 | | 100 | | ns | | tavwh | tas | Address Setup to WE#<br>Going High | | 3 | 40 | | 40 | | 40 | | ns | | tDVWH | tos | Data Setup to WE#<br>Going High | | 4 | 40 | | 40 | | 40 | | ns | | twHDX | tDH | Data Hold from WE# High | | | 5 | | 5 | | 5 | | ns | | twhax | tan | Address Hold from WE# Hig | gh | | 5 | | 5 | | 5 | | ns | | twheh | tcH | CE# Hold from WE# High | | | 10 | | 10 | | 10 | | ns | | twhwl | twph | WE# Pulse Width High | | | 30 | | 30 | | 30 | | ns | | twhrl | | WE# High to RY/BY#<br>Going Low | | | | 100 | | 100 | | 100 | ns | | twhqv1 | | Duration of Byte Write Operation | | 5, 6 | 6 | | 6 | | 6 | | μs | | twhqv2 | | Duration of Block Erase<br>Operation | | 5, 6 | 0.3 | | 0.3 | | 0.3 | | s | | twhgl | | Write Recovery before Read | d | | 0 | | 0 | | 0 | | ns | | tQVVL | tvph | VPP Hold from Valid SRD, RY/BY# High | 2 | 2, 6 | 0 | | 0 | | 0 | | ns | - Read timing characteristics during erase and byte write operations are the same as during read-only operations. Refer to Section 9.2.4 "AC CHARACTERISTICS" for read-only operations. - 2. Sampled, not 100% tested. - Refer to Table 2 for valid Ain for byte write or block erasure. - Refer to Table 2 for valid DIN for byte write or block erasure. - 5. The on-chip WSM incorporates all byte write and block erase system functions and overhead of standard SHARP flash memory, including byte program, verify (byte write) and block precondition, precondition verify, erase and erase verify (block erase). - Byte write and block erase durations are measure to completion (SR.7 = 1, RY/BY# = VOH). VPP should be held at VPPH until determination of byte write/block erase success (SR.3/4/5 = 0). - See Fig. 5 "Transient Input/Output Reference Waveform" and Fig. 7 "Transient Equivalent Testing Load Circuit" (High Speed Configuration) for testing characteristics. - See Fig. 6 "Transient Input/Output Reference Waveform" and Fig. 7 "Transient Equivalent Testing Load Circuit" (Standard Configuration) for testing characteristics. Fig. 9 AC Waveform for WE#-Controlled Write Operations ### 9.2.6 ALTERNATIVE CE#-CONTROLLED WRITES (NOTE 1) • Vcc = $5.0\pm0.25$ V, $5.0\pm0.5$ V. TA = 0 to $+70^{\circ}$ C or -25 to $+85^{\circ}$ C | | | VERSIONS | Vcc±0 | 0.25 V | | )8SA-K85<br>8SAH-K85 | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | | |---------------|------|-----------------------------------------|-------|--------|------|----------------------|------|-----------------------------------------|------|---------------------------|------| | | | VERSIONS | Vcc± | 0.5 V | | | | 08SA-K85<br>8SAH-K85 | | )<br>08SA-K12<br>8SAH-K12 | UNIT | | SYM | IBOL | PARAMETER | ı | NOTE | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | 1 | | tavav | twc | Write Cycle Time | | | 85 | | 90 | | 120 | | ns | | tPHEL | tps | RP# High Recovery to CE# Going Low | | 2 | 1 | | 1 | | 1 | | μs | | twlel | tws | WE# Setup to CE# Going L | _ow | | 0 | | 0 | | 0 | <u> </u> | ns | | tELEH | tCP | CE# Pulse Width | | | 50 | | 50 | | 50 | <u> </u> | ns | | tvpeh | tvps | VPP Setup to CE# Going High | | 2 | 100 | | 100 | | 100 | | ns | | taveh | tas | Address Setup to CE#<br>Going High | | 3 | 40 | | 40 | | 40 | | ns | | toveh | tos | Data Setup to CE#<br>Going High | | 4 | 40 | | 40 | | 40 | | ns | | <b>t</b> EHDX | tDH | Data Hold from CE# High | | | 5 | | 5 | | 5 | | ns | | tEHAX | tan | Address Hold from CE# Hig | gh | | 5 | | 5 | | 5 | | ns | | tehwh | twH | WE# Hold from CE# High | | | 0 | | 0 | | 0 | | ns | | tEHEL | teph | CE# Pulse Width High | | | 25 | | 25 | | 25 | | ns | | tehal | | CE# High to RY/BY#<br>Going Low | | | | 100 | | 100 | | 100 | ns | | tEHQV1 | | Duration of Byte Write Operation | | 5 | 6 | | 6 | | 6 | | μs | | tEHQV2 | | Duration of Block Erase<br>Operation | | 5 | 0.3 | | 0.3 | | 0.3 | | S | | tEHGL | | Write Recovery before Read | d | | 0 | | 0 | | 0 | | ns | | tavvl | tvph | VPP Hold from Valid SRD,<br>RY/BY# High | | 2, 5 | 0 | | 0 | | 0 | | ns | - 1. Chip-Enable Controlled Writes: Write operations are driven by the valid combination of CE# and WE#. In systems where CE# defines the write pulse width (within a longer WE# timing waveform), all setup, hold and inactive WE# times should be measured relative to the CE# waveform. - 2. Sampled, not 100% tested. - 3. Refer to Table 2 for valid Ain for byte write or block erasure. - 4. Refer to Table 2 for valid DIN for byte write or block erasure. - Byte write and block erase durations are measure to completion (SR.7 = 1, RY/BY# = VOH). VPP should be held at VPPH until determination of byte write/block erase success (SR.3/4/5 = 0). - 6. See Fig. 5 "Transient Input/Output Reference Waveform" and Fig. 7 "Transient Equivalent Testing Load Circuit" (High Speed Configuration) for testing characteristics. - 7. See Fig. 6 "Transient Input/Output Reference Waveform" and Fig. 7 "Transient Equivalent Testing Load Circuit" (Standard Configuration) for testing characteristics. Fig. 10 AC Waveform for CE#-Controlled Write Operations ## • ### 9.2.7 RESET OPERATIONS Fig. 11 AC Waveform for Reset Operation ### Reset AC Specifications (NOTE 1) | SYMBOL | PARAMETER | NOTE | Vcc = 5 | UNIT | | |----------|-----------------------------------------------------------------------------------------------------------------|------|---------|------|------| | STIVIDUL | PARAWEIER | NOTE | MIN. | MAX. | UNIT | | tPLPH | RP# Pulse Low Time (If RP# is tied to Vcc, this specification is not applicable) | | 100 | | ns | | tplrh | RP# Low to Reset during Block Erase or Byte Write (If RP# is tied to Vcc, this specification is not applicable) | 2, 3 | | 12 | μs | ### NOTES: - These specifications are valid for all product versions (packages and speeds). - If RP# is asserted while a block erase or byte write operation is not executing, the reset will complete within 100 ns. - 3. A reset time, tPHQV, is required from the latter of RY/BY# or RP# going high until outputs are valid. ### 9.2.8 BLOCK ERASE AND BYTE WRITE PERFORMANCE • Vcc = $5.0\pm0.25$ V, $5.0\pm0.5$ V, TA = 0 to $+70^{\circ}$ C or -25 to $+85^{\circ}$ C | PARAMETER | NOTE | 1 | | | | |------------------|------|------|---------------|----------|------| | PARAMETER | NOIE | MIN. | TYP. (NOTE 1) | MAX. | UNIT | | Block Erase Time | 2 | | 1.6 | 10 | s | | Block Write Time | 2 | | 0.6 | 2.1 | s | | Byte Write Time | | | 8 | (NOTE 3) | μs | ### NOTES: - 25°C, 12.0 V VPP. - 2. Excludes system-level overhead. 3. Contact your SHARP representative for information on the maximum byte write specification. ## 10 ORDERING INFORMATION | OPTION | ORDER CODE | VALID OPERATIONAL COMBINATIONS | | |--------|------------------|--------------------------------|------------------| | | | Vcc = 5.0±0.5 V | Vcc = 5.0±0.25 V | | | | 100 pF load, | 30 pF load, | | | | TTL I/O Levels | 1.5 V I/O Levels | | 1 | LH28F008SAXX-K85 | 90 ns | 85 ns | | 2 | LH28F008SAXX-K12 | 120 ns | |