# LH525CST 1 #### Contents | 1. | Description | • • | • | • | • • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | Z | |-----|---------------------|--------|------|-----|------|-----|-----|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|----| | 2. | Pin Configuration | | • | | | • | • | • | • | • | • | • | | | • | | • | • | • | • | • | | | • | • | | • | 2 | | 3. | Truth Table | | - | | | • | • | • | • | • | - | | • | | • | • | • | • | • | • | | • | • | | • | • | • | 3 | | 4. | Block Diagram | | | • | | • | • | • | • | • | | | • | • | • | • | | • | • | | | • | • | • | • | • | | 3 | | 5. | Absolute Maximum Ra | it ing | S | | | | | | • | • | • | • | • | | • | • | • | • | | • | • | • | • | • | | | | 4 | | 6. | Recommended DC Oper | atin | g | Coı | nd i | tie | ons | 3 | | | | | | • | • | • | | • | • | • | • | | • | • | | | • | 4 | | 7. | DC Electrical Chara | cter | is | t i | cs | | | • | | • | • | • | | • | • | • | • | • | | • | | • | - | • | | • | • | 4 | | 8. | AC Electrical Chara | ecter | is | t i | cs | | | • | • | | • | • | ٠ | • | • | • | • | | • | • | • | • | • | • | | • | • | 5 | | 9. | Data Retention Char | racte | ri | st | ics | 3 | | ٠ | • | • | | • | • | | • | • | • | - | • | • | • | • | • | • | • | • | | 6 | | 10. | Pin Capacitance | | • | • | • | | | | ٠ | | | ٠ | • | • | • | • | • | • | • | • | • | • | • | • | • | ٠ | • | 6 | | 11. | Timing Chart | | • | • | | | • | • | • | ٠ | • | • | • | • | • | | | • | • | • | • | | • | • | | • | • | 7 | | 12. | Package and Packing | g Spe | ec i | fi | cat | tio | n | | | | | | | | | | | | | | | | | | | | | 10 | #### 1. Decription The LH52256CST is a static RAM organized as 32, $768\times8$ bit with provides low-power standby mode. It is fabricated using silicon gate CMOS process technology. #### Features OAccess Time .... 500 ns (Max.) Operating current .... 10 mA (Max.) .... 5 mA (Max. t RC, $t wc = 1 \mu s$ ) OStandby current · · · · 20 \(\mu\) A (Max.) OData retention current 1.0 μ A (Max. Vccpr = 3.0 V, Ta = 25°C) OSingle power supply Operating temperature - . . . 2.5 V to 3.6 V C to +70 ℃ OFully static operation OThree-state output ONot designed or rated as radiation hardened $\bigcirc$ 28 pin TSOP (TSOP 28-P-0813) plastic package ON-type bulk silicon #### 2. Pin Configuration | Pin Name | Function | | | | | | |--------------|---------------------|--|--|--|--|--| | Ao to A14 | Address inputs | | | | | | | CE | Chip enable | | | | | | | WE | Write enable | | | | | | | ŌE | Output enable | | | | | | | I/O1 to I/O8 | Data inputs/outputs | | | | | | | Vcc | Power supply | | | | | | | GND | Ground | | | | | | #### 3. Truth Table | CE | WE | ΟE | Mode | I/O1 to I/O3 | Supply current | |----|----|----|----------------|----------------|----------------| | Н | * | * | Standby | High impedance | Standby (Isa) | | L | Н | L | Read | Data output | Active (I ac) | | L | H | Н | Output disable | High impedance | Active (I ac) | | L | L | * | Write | Data Input | Active (I cc) | (\*=Don't Care, L=Low, H=High) # SHARP # 5. Absolute Maximum Ratings | Parameter | Symbol | Ratings | Unit | |-----------------------|--------|----------------------|------| | Supply voltage (*1) | Vcc | -0.3 to $+7.0$ | V | | Input voltage (*1) | VIN | -0.3 (*2) to Vcc+0.3 | V | | Operating temperature | Topr | 0 to +70 | r | | Storage temperature | Tstg | -65 to +150 | r | Note) \*1. The maximum applicable voltage on any pin with respect to GND. $\pm 2.$ Undershoot of -3.0V is allowed width of pluse bellow 50ns. ### 6. Recommended DC Operating Conditions (Ta= 0 % to +70 %) | Parameter | Symbol | Min. | Typ. | Max. | Unit | |----------------|--------|-----------|------|---------|------| | Supply voltage | Vcc | 2.5 | | 3.6 | V | | Input voltage | ViH | Vcc-0.5 | | Vcc+0.3 | V | | • | VIL | -0.3 (*3) | | 0.2 | V | Note) \*3. Undershoot of -3.0V is allowed width of pluse below 50ns. #### 7. DC Electrical Characteristics $(T_a = 0 \, \text{°C to} + 7 \, 0 \, \text{°C}, V_{cc} = 2.5 \, \text{V to} 3.6 \, \text{V})$ | Parameter | Symbol | Conditions | Min. | Typ. (*4) | Max. | Unit | |------------------------|--------|-----------------------------------------------------------------------------------------------------------------------|---------|-----------|------|------| | Input leakage | ILI | V <sub>IN</sub> =OV to V <sub>CC</sub> | -1.0 | | 1.0 | μA | | Output leakage current | ILO | CE =Vin or OE =Viii Vi/o =OV to Vix | -1.0 | | 1.0 | μΑ | | Operating supply | Icc | Minimum cycle V <sub>IN</sub> =V <sub>IL</sub> or V <sub>III</sub> , I <sub>1/0</sub> =OmA, CE =V <sub>IL</sub> | | 2 | 1 0 | m A | | current | Icci | tR:, trc =1 μ S<br>V <sub>IN</sub> =V <sub>IL</sub> or V <sub>III</sub> , I <sub>1/0</sub> =:OmA, CE =V <sub>IL</sub> | i | | 5 | m A | | Standby | Isa | <u>CE</u> ≥V <sub>cc</sub> − 0, 2V | | 0.3 | 2 0 | μΑ | | current | Issı | CE =Vm | | | 0.4 | m A | | Output | VoL | Io.= 0.5mA | | | 0.5 | V | | voltage | Vон | Iон= -0.5mA | Vcc-0.5 | | | V | Note) \*4. Typical values at Vcc=5.0V, Ta=25℃. ### 8. AC Electrical Characteristics #### AC Test Conditions | Input pulse level | 0 V to Vcc | | | | | | |------------------------------------|----------------------------|--|--|--|--|--| | Input rise and fall time | 1 0 n s | | | | | | | Input and Output timing Ref. level | 1.5 V | | | | | | | Output load | C <sub>L</sub> =100pF (*5) | | | | | | Note) \*5. Including scope and jig capacitance. #### Read cycle (Ta = 0 % to + 70 % , Vcc = 2.5 V to 3.6 V) | Parameter | Symbol | Min. | Max. | Unit | | |-------------------------------------|--------|------|------|------|---| | Read cycle time | trc | 500 | | ns | | | Address access time | t AA | | 500 | ns | 1 | | CE access time | t ace | | 500 | ns | 1 | | Output enable to output valid | toe | | 250 | ns | | | Output hold from address change | tон | 2 0 | | ns | 1 | | CE Low to output active | t L 2 | 10 | | ns | * | | OE Low to output active | tolz | 10 | | ns | * | | CE High to output in High impedance | tнz | 0 | 6 0 | ns | * | | OE High to output in High impedance | tonz | 0 | 6 0 | ns | * | ## Write cycle (Ta = 0 % to + 7 0 % , Vcc = 2.5 V to 3.6 V) | Parameter | Symbol | Min. | Max. | Unit | | |-------------------------------------|--------|------|------|------|------------| | Write cycle time | t wc | 500 | | ns | | | CE Low to end of write | tcw | 350 | | ns | | | Address valid to end of write | t aw | 350 | | ns | | | Address setup time | tas | 0 | | ns | | | Write pluse width | twp | 250 | | ns | | | Write recovery time | twr | 0 | | ns | | | Input data setup time | t ow | 150 | | ns | ] | | Input data hold time | t DH | 0 | | ns | | | WE High to output active | tow | 1 0 | | ns | <b>*</b> 6 | | WE Low to output in High impedance | twz | 0 | 6 0 | ns | <b>*</b> 6 | | OE High to output in High impedance | tonz | 0 | 6 0 | ns | <b>*</b> 6 | Note) \*6. Active output to High impedance and High impedance to output active tests specified for a $\pm 200 \mathrm{mV}$ transition from steady state levels into the test load. # **SHARP** # 9. Data Retention Characteristics (Ta= 0℃ to +70℃) | Paramenter | Symbol | Conditions | | Min. | Typ. (*7) | Max. | Unit | |-------------------------------|--------|-------------------------------------------------------|-----------------------------------------------|--------------|-----------|------------------|-------------------| | Data Retention supply voltage | VCCDR | CE≥ Vccdr-0.2 V | 7 | 2.0 | | 3.6 | v | | Data Retention supply current | ICCDR | $V_{CCDR} = 3 V$ $\overline{CE} \ge V_{CCDR} = 0.2 V$ | $T a = 25 \mathcal{C}$ $T a = 40 \mathcal{C}$ | | 0.3 | 1.0<br>3.0<br>15 | μ A<br>μ A<br>μ A | | Chip enable setup time | tcor | | | 0 | | , | ns | | Chip enable hold time | tr | | | (*8)<br>t rc | | | ns | Note) \*7. Typical values at Ta=25℃ ∗8. Read Cycle ## 10. Pin Capacitance $(T_a=25$ °C, f=1MHz) | Parameter | Symbol | Conditions | Min. | Typ. | Max. | Unit | | |-------------------|--------|-----------------|------|------|------|------|------------| | Input capacitance | CIN | $V_{1N} = 0 V$ | | | 7 | p F | <b>*</b> 9 | | I/O capacitance | C1/0 | $V_{I/O} = 0 V$ | | | 10 | pF | <b>*</b> 9 | Note) \* 9. This parameter is sampled and not production tested. Write cycle timing chart - (OE Low fixed) - Note) \* 11. A write occurs during the overlap of a low CE, and a low WE, A write begins at the latest transition among CE going low, and WE going low. A write ends at the earliest transition among CE going high, and WE going high. two is measured from the beginning of write to the end of write. - \* 12. to is measured from the later of CE going low to the end of write. - \* 13. the is measured from the address valid to the beginning of write. - \* 14. tm is measured from the end of write to the address change. - \* 15. During this period, I/O pins are in the output state, therefore the input signals of opposite phase to the outputs must not be applied. - \* 16. If $\overline{\text{CE}}$ goes low simultaneously with $\overline{\text{WE}}$ going low or after $\overline{\text{WE}}$ going low, the outputs remain in high impedance state. - \* 17. If CE goes high simultaneously with WE going high or before WE going high, the outputs remain in high impedance state. #### 12 Package and packing specification 1. Package Outline Specification Refer to drawing No.AA1068 #### 2. Markings #### 2-1. Marking contents (1) Product name: LH52256CST (2) Company name : SHARP (3) Date code (4) The marking of "JAPAN" indicates the country of origin. #### 2-2. Marking layout Refer drawing No. AA1068 (This layout do not define the dimensions of marking character and marking position.) 3. Packing Specification (Dry packing for surface mount packages) Dry packing is used for the purpose of maintaining IC quality after mounting packages on the PCB (Printed Circuit Board). When the epoxy resin which is used for plastic packages is stored at high humidity, it may absorb 0.15% or more of its weight in moisture. If the surface mount type package for a relatively large chip absorbs a large amount of moisture between the epoxy resin and insert material (e.g. chip, lead frame) this moisture may suddenly vaporize into steam when the entire package is heated during the soldering process (e.g. VPS). This causes expansion and results in separation between the resin and insert material, and sometimes cracking of the package. This dry packing is designed to prevent the above problem from occurring in surface mount packages. 3-1. Packing Materials | Material Name | Material Specification | Purpose | |------------------------|-------------------------------------|---------------------------------------------------------| | Tray | Conductive plastic (80devices/tray) | Fixing of device | | Upper cover tray | Conductive plastic (ltray/case) | Fixing of device | | Laminated aluminum bag | Aluminum polyethylene (lbag/case) | Drying of device | | Des iccant | Silica gel | Drying of device | | P P band | Polypropylene (3pcs/case) | Fixing of tray | | Inner case | Card board (800devices/case) | Packaging of device | | Label | Paper | Indicates part number, quantity and date of manufacture | | Outer case | Card board | Outer packing of tray | (Devices shall be placed into a tray in the same direction.) 3-2. Outline dimension of tray Refer to attached drawing 4. Storage and Opening of Dry Packing 4-1. Store under conditions shown below before opening the dry packing (1) Temperature range : 5~40℃ (2) Humidity : 80% RH or less 4-2. Notes on opening the dry packing (1) Before opening the dry packing, prepare a working table which is grounded against ESD and use a grounding strap. (2) The tray has been treated to be conductive or anti-static. If the device is transferred to another tray, use a equivalent tray. 4-3. Storage after opening the dry packing Perform the following to prevent absorption of moisture after opening. (1) After opening the dry packing, store the ICs in an environment with a temperature of 5~25℃ and a relative humidity of 60% or less and mount ICs within 3 days after opening dry packing. #### 4-4. Baking (drying) before mounting - (1) Baking is necessary - (A) If the humidity indicator in the desiccant becomes pink - (B) If the procedure in section 4-3 could not be performed - (2) Recommended baking conditions If the above conditions (A) and (B) are applicable, bake it before mounting. The recommended conditions are 16-24 hours at 120°C. Heat resistance tray is used for shipping tray. 5. Surface Mount Conditions Please perform the following conditions when mounting ICs not to deteriorate IC quality. 5-1. Soldering conditions (The following conditions are valid only for one time soldering.) | Mounting Method | Temperature and Duration | Measurement Point | |------------------|----------------------------------------------|-------------------| | Reflow soldering | Peak temperature of 230°C or less, | IC surface | | (air) | duration less than 15 seconds. | | | | 200℃ or over, duration less than 40 seconds. | | | | Temperature increase rate of 1~4°C/second | | | Manual soldering | 260℃ or less, duration less | IC outer lead | | (soldering iron) | than 10 seconds | surface | 5-2. Conditions for removal of residual flux (1) Ultrasonic washing power 25 Watts/liter or less (2) Washing time Total 1 minute maximum (3) Solvent temperature : 15~40℃ ■ 8180798 0019862 T39 **■**