# LM124/LM324 Single-Supply Quad Operational Amplifier ### **Features** - Large DC voltage gain—100 dB - Compatible with all forms of logic - · Temperature compensated - Unity Gain Bandwidth—1 MHz - Large output voltage swing—0V to (+Vs -1.5V) - · Input common mode voltage range includes ground ## **Description** Each of the devices in this series consists of four independent high-gain operational amplifiers that are designed for single-supply operation. Operation from split power supplies is also possible and the low power supply drain is independent of the magnitude of the power supply voltage. Used with a dual supply, the circuit will operate over a wide range of supply voltages. However, a large amount of cross-over distortion may occur with loads to ground. An external current-sinking resistor to -Vs will reduce crossover distortion. There is no crossover distortion problem in single-supply operation if the load is direct-coupled to ground. # **Pin Assignments** ## **Absolute Maximum Ratings** | Parameter | Conditions | Min. | Max. | Units | | | |---------------------------------------------|-------------------------------------------------------------------|------|------------|-------|--|--| | Supply Voltage | | | +32 or ±16 | V | | | | Differential Input Voltage | | | 32 | V | | | | Input Voltage | | -0.3 | +32 | V | | | | Output Short Circuit to Ground <sup>1</sup> | One Amplifier<br>+V <sub>S</sub> ≤ 15V and T <sub>A</sub> = +25°C | | Continuous | | | | | Input Current <sup>2</sup> | V <sub>IN</sub> < -0.3V | | 50 | mA | | | | Operating Temperature Range | | | | | | | | LM124 | -55 | +125 | °C | | | | | LM324 | 0 | +70 | °C | | | | #### Notes: - Short circuits from the output to +Vs can cause excessive heating and eventual destruction. The maximum output current is approximately 40 mA independent of the magnitude of +Vs. At values of supply voltage in excess d +Vs, continuous short circuits can exceed the power dissipation ratings and cause eventual destruction. Destructive dissipation can result from simultaneous shorts on all amplifiers. - 2. This input current will only exist when the voltage at any of the input leads is driven negative. It is due to the collector-base junction of the input PNP transistors becoming forward biased and thereby acting as input diode clamps. In addition to this diode action, there is also lateral NPN parasitic transistor action on the IC chip. This transistor action can cause the output voltages of the op amps to go to the +Vs voltage level (or to ground for a large overdrive) for the time duration that an input is driven negative. This is not destructive and normal output states will re-establish when the input voltage again returns to a value greater than 0.3V. ### **Thermal Characteristics** | Parameter | SOIC | Plastic DIP | Ceramic DIP | |-------------------------------------|-----------|-------------|-------------| | Maximum Junction Temperature | +125°C | +125°C | +175°C | | Max. PD TA < 50°C | 300 mW | 468 mW | 1042 mW | | Thermal Resistance, θJC | _ | _ | 60°C/W | | Thermal Resistance, θJA | 200°C/W | 160°C/W | 120°C/W | | For T <sub>A</sub> > 50°C Derate at | 5.0 mW/°C | 6.25 mW/°C | 8.38 mW/°C | ### **Electrical Characteristics** $+V_S = +5.0V$ (see Note 1) and TA= $+25^{\circ}$ C, unless otherwise noted. | | | | | LM124 | | | LM324 | | | |---------------------------------|---------------------|-----------------------------------------------------------------------------|------|-------|---------|------|-------|---------|-------| | Paramet | ers | Test Conditions | Min. | Тур. | Max. | Min. | Тур. | Max. | Units | | Input Offset Vo | ltage <sup>1</sup> | | | ±2.0 | ±5.0 | | ±2.0 | ±7.0 | mV | | Input Bias Curr | rent <sup>2</sup> | | | 45 | 150 | | 45 | 250 | nA | | Input Offset Cu | ırrent | | | ±3.0 | ±30 | | ±5.0 | ±50 | nA | | Input Voltage F | Range <sup>3</sup> | +VS = +30V | 0 | | +Vs-1.5 | 0 | | +Vs-1.5 | ٧ | | Supply Current | | RL = ∞, +VS = 30V | | 1.5 | 3.0 | | 1.5 | 3.0 | mA | | (Over Tempera | ature) | R <sub>L</sub> = ∞ on all op amps | | 0.7 | 1.2 | | 0.7 | 1.2 | mA | | Large Signal V<br>Gain | oltage | $+V_S = 15V$<br>(for large V <sub>OUT</sub> swing)<br>R <sub>L</sub> ≥ 2 KΩ | 50 | 100 | | 25 | 100 | | V/mV | | Output | Vон | $+V_S = +30V$ , $R_L = 2K\Omega$ | 26 | | | 26 | | | V | | Voltage Swing | Vон | R <sub>L</sub> ≥ 10 KΩ | 27 | 28 | | 27 | 28 | | ٧ | | | VoL | +VS = +5.0V, RL =<br>10KΩ | | 5.0 | 20 | | 5.0 | 20 | mV | | Common Mode<br>Rejection Ratio | = | | 70 | 85 | | 65 | 70 | | dB | | Power Supply<br>Rejection Ratio | ) | | 65 | 100 | | 65 | 100 | | dB | | Channel Separ | ration <sup>4</sup> | F = 1 KHz to 20 KHz<br>(Input referred) | | -120 | | | -120 | | dB | | Output<br>Current | Source | V <sub>IN+</sub> = 1V, V <sub>IN-</sub> = 0V,<br>+V <sub>S</sub> = 15V | 20 | 40 | | 20 | 40 | | mA | | | Sink | VIN- = 1V, VIN+ = 0V,<br>+VS = 15V | 10 | 20 | | 10 | 20 | | mA | | | | VIN+ = 1V, VIN- = 0V,<br>+VOUT = 200 mV | 12 | 50 | | 12 | 50 | | μА | - 1. VOUT = 1.4V, Rs = $0\Omega$ with +Vs from 5V to 30V; and over the full common mode range (0V to +Vs-1.5V). - 2. The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the input lines. - 3. The input common mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3V. The upper end of the common mode voltage range is +Vs-1.5V, but either or both inputs can go to +32V without damage. - 4. Due to proximity of external components, ensure that coupling is not originating via stray capacitance between these externall parts. This typically can be detected as this type of capacitance increases at higher frequencies. ### **Electrical Characteristics** +VS = +5.0V, LM124 = -55° $\leq$ TA $\leq$ 125°C, LM324 = 0°C $\leq$ TA $\leq$ 70°C unless other wise noted. | Parameters | | Test | | LM124 | | | LM324 | | | |-----------------------------------------|----------------|--------------------------------------------------------------------------------|------|-------|---------|------|-------|---------|----------------| | | | Conditions | Min. | Тур . | Max . | Min. | Тур. | Max . | Unit | | Short Circuit Current <sup>1</sup> | | T <sub>A</sub> = +25°C | | 40 | 60 | | 40 | 60 | mA | | Input Offset Voltage | ,2 | | | | ±7.0 | | | ±9.0 | mV | | Input Offset Voltage | Drift | $R_S = 0\Omega$ | | 7.0 | | | 7.0 | | μV/°C | | Input Offset Current | | | | | ±100 | | | ±150 | nA | | Input Offset Current | Drift | | | 10 | | | 10 | | p <b>A</b> /°C | | Input Bias Current <sup>3</sup> | | | | 40 | 300 | | 40 | 500 | nA | | Input Voltage Range | e <sup>4</sup> | +VS = +30V | 0 | | +Vs-2.0 | 0 | | +Vs-2.0 | V | | Large Signal<br>Voltage Gain | | +Vs - +15V<br>(For Large<br>V <sub>OUT</sub> Swing)<br>R <sub>L</sub> ≥ 2.0 KΩ | 25 | | | 15 | | | V/mV | | Output Voltage<br>Swing | Vон | +Vs = +30V,<br>R <sub>L</sub> = 2 KΩ | 26 | | | 26 | | | V | | | Vон | R <sub>L</sub> ≥ 10 KΩ | 27 | 28 | | 27 | 28 | | V | | | VoL | +VS = +5.0V,<br>R <sub>L</sub> = 10 KΩ | | 5.0 | 20 | | 5.0 | 20 | mV | | Output Current | Source | V <sub>IN+</sub> = +1.0V,<br>V <sub>IN-</sub> = 0V,<br>+V <sub>S</sub> = +15V | 10 | 20 | | 10 | 20 | | mA | | Sink | | V <sub>IN</sub> -= +1.0V,<br>V <sub>IN</sub> += 0V,<br>+VS = +15V | 5.0 | 8.0 | | 5.0 | 8.0 | | mA | | Differential Input Voltage <sup>4</sup> | | | | | +Vs | | | +Vs | V | - Short circuits from the output to +Vs can cause excessive heating and eventual destruction. The maximum output current is approximately 40 mA independent of the magnitude of +Vs. At values of supply voltage in excess of +Vs, continuous short circuits can exceed the power dissipation ratings and cause eventual destruction. Destructive dissipation can result from simultaneous shorts on an amplifiers. - 2. VOUT =1.4V, Rs = $0\Omega$ with +Vs from 5V to 30V and over the full common mode range (0V to +Vs -1.5V). - 3. The direction of the input current is out of the IC due to the PNP input stage. This current is essentially constant, independent of the state of the output so no loading change exists on the input lines. - 4. The input common mode voltage or either input signal voltage should not be allowed to go negative by more than 0.3V. The upper end of the common mode voltage range is +Vs -1.5V, but either or both inputs can go to +32V without damage. # **Typical Performance Characteristics** Figure 1. Follower Small Signal Pulse Response Figure 2. Output Voltage Swing vs. Frequency Figure 3. Output Voltage vs. Output Source Current Figure 4. Output Voltage vs. Output Sink Current Figure 5. Current Limiting Output Current vs. Temperature # **Typical Performance Characteristics** (continued) Figure 6. Input Voltage vs. Supply Voltage Figure 7. Input Bias Current vs. Temperature Figure 8. Supply Current vs. Supply Voltage Figure 9. Open Loop Voltage Gain vs. Supply Voltage Figure 10. Open Loop Voltage Gain vs. Frequency Figure 11. Follower Large Pulse Response Signal vs. Time # **Mechanical Dimensions** ### 14-Lead Plastic DIP | Cumbal | Inches | | Millin | Notes | | |--------|----------|------|--------|-------|-------| | Symbol | Min. | Max. | Min. | Max. | Notes | | Α | _ | .210 | _ | 5.33 | | | A1 | .015 | | .38 | _ | | | A2 | .115 | .195 | 2.93 | 4.95 | | | В | .014 | .022 | .36 | .56 | | | B1 | .045 | .070 | 1.14 | 1.78 | | | С | .008 | .015 | .20 | .38 | 4 | | D | .725 | .795 | 18.42 | 20.19 | 2 | | D1 | .005 | _ | .13 | _ | | | Е | .300 | .325 | 7.62 | 8.26 | | | _E1 | .240 | .280 | 6.10 | 7.11 | 2 | | e | .100 BSC | | 2.54 | BSC | | | eB | _ | .430 | _ | 10.92 | | | L | .115 | .200 | 2.92 | 5.08 | · | | N | 14 | | 1 | 4 | 5 | - 1. Dimensioning and tolerancing per ANSI Y14.5M-1982. - 2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch (0.25mm). - 3. Terminal numbers are shown for reference only. - 4. "C" dimension does not include solder finish thickness. - 5. Symbol "N" is the maximum number of terminals. # Mechanical Dimensions (continued) ### 14-Lead Ceramic DIP | Cumbal | Inc | hes | Millimeters | | Notes | | |--------|----------|----------|-------------|----------|-------|--| | Symbol | Min. | Max. | Min. | Max. | Notes | | | Α | _ | .200 | _ | 5.08 | | | | b1 | .014 | .023 | .36 | .58 | 8 | | | b2 | .045 | .065 | 1.14 | 1.65 | 2 | | | c1 | .008 | .015 | .20 | .38 | 8 | | | D | _ | .785 | | 19.94 | 4 | | | Е | .220 | .310 | 5.59 | 7.87 | 4 | | | е | .100 | .100 BSC | | 2.54 BSC | | | | eA | .300 BSC | | 7.62 BSC | | 7 | | | L | .125 | .200 | 3.18 | 5.08 | | | | Ø | .015 | .060 | .38 | 1.52 | 3 | | | s1 | .005 | _ | .13 | _ | 6 | | | α | 90° | 105° | 90° | 105° | | | - Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark. - 2. The minimum limit for dimension "b2" may be .023 (.58mm) for leads number 1, 7, 8 and 14 only. - 3. Dimension "Q" shall be measured from the seating plane to the base plane. - 4. This dimension allows for off-center lid, meniscus and glass overrun. - The basic pin spacing is .100 (2.54mm) between centerlines. Each pin centerline shall be located within ±.010 (.25mm) of its exact longitudinal position relative to pins 1 and 14. - 6. Applies to all four corners (leads number 1, 7, 8, and 14). - 7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is 90°. - 8. All leads Increase maximum limit by .003 (.08mm) measured at the center of the flat, when lead finish applied. - 9. Twelve spaces. # **Mechanical Dimensions** (continued) ### 14-Lead SOIC | C | Inc | hes | Millimeters | | NI-4 | | |--------|------|------|-------------|------|-------|--| | Symbol | Min. | Max. | Min. | Max. | Notes | | | Α | .053 | .069 | 1.35 | 1.75 | | | | A1 | .004 | .010 | 0.10 | 0.25 | | | | В | .013 | .020 | 0.33 | 0.51 | | | | C | .008 | .010 | 0.19 | 0.25 | 5 | | | D | .336 | .345 | 8.54 | 8.76 | 2 | | | E | .150 | .158 | 3.81 | 4.01 | 2 | | | е | .050 | BSC | 1.27 BSC | | | | | Н | .228 | .244 | 5.79 | 6.20 | | | | h | .010 | .020 | 0.25 | 0.50 | | | | L | .016 | .050 | 0.40 | 1.27 | 3 | | | N | 14 | | 14 | | 6 | | | α | 0° | 8° | 0° | 8° | · | | | ccc | | .004 | _ | 0.10 | | | - 1. Dimensioning and tolerancing per ANSI Y14.5M-1982. - 2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch (0.25mm). - 3. "L" is the length of terminal for soldering to a substrate. - 4. Terminal numbers are shown for reference only. - 5. "C" dimension does not include solder finish thickness. - 6. Symbol "N" is the maximum number of terminals. # **Ordering Information** | Part Number | Package | Operating Temperature Range | |-------------|----------------------|-----------------------------| | LM324M | 14-Lead Plastic SOIC | 0°C to +70°C | | LM324N | 14-Lead Plastic DIP | 0°C to +70°C | | LM124D | 14-Lead Ceramic DIP | -55°C to +125°C | | LM124D/883B | 14-Lead Ceramic DIP | -55°C to +125°C | #### Note: 1. 883B suffix denotes Mil-Std-883, Level B processing. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com 5/20/98 0.0m 001 Stock#DS3000124 © 1998 Fairchild Semiconductor Corporation