# **DM74LS393 Dual 4-Bit Binary Counter** ### **General Description** Each of these monolithic circuits contains eight masterslave flip-flops and additional gating to implement two individual four-bit counters in a single package. The 'LS393 comprises two independent four-bit binary counters each having a clear and a clock input. N-bit binary counters can be implemented with each package providing the capability of divide-by-256. The LS393 has parallel outputs from each counter stage so that any submultiple of the input count freqency is available for system-timing signals. #### **Features** - Dual version of the popular 'LS93 - 'LS393 dual 4-bit binary counter with individual clocks - Direct clear for each 4-bit counter - Dual 4-bit versions can significantly improve system densities by reducing counter package count by 50% - Typical maximum count frequency 35 MHz - Buffered outputs reduce possibility of collector commutation ### **Connection Diagram** #### **Dual-In-Line Package** TL/F/6434-1 Order Number DM74LS393M or DM74LS393N See NS Package Number M14A or N14A ### **Function Table** ## Count Sequence (Each Counter) | Count | | Outputs | | | | | | | |-------|----|---------|----|----|--|--|--|--| | | QD | Qc | QB | QA | | | | | | 0 | L | L | L | L | | | | | | 1 | L | L | L | Н | | | | | | 2 | L | L | н | L | | | | | | 3 | L | L | Н | н | | | | | | 4 | L | н | L | L | | | | | | 5 | L | н | L | н | | | | | | 6 | L | Н | Н | L | | | | | | 7 | L | н | Н | н | | | | | | 8 | н | L | L | L | | | | | | 9 | н | L | L | н | | | | | | 10 | н | L | н | L | | | | | | 11 | Н | L | н | н | | | | | | 12 | Н | н | L | L | | | | | | 13 | н | Н | L | Н | | | | | | 14 | н | Н | н | L | | | | | | 15 | Н | Н | н | н | | | | | H = High Logic Level L = Low Logic Level Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaran- teed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. ### **Absolute Maximum Ratings (Note)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage 7V Input Voltage Clear 7V A 5.5V Operating Free Air Temperature Range DM74LS Storage Temperature Range 0°C to +70°C -65°C to +70°C **Recommended Operating Conditions** | Symbol | Parameter | | | l laste | | | |------------------|----------------------------------|------------|------|---------|------|-------| | • | | | Min | Nom | Max | Units | | V <sub>CC</sub> | Supply Voltage | | 4.75 | 5 | 5.25 | ٧ | | V <sub>IH</sub> | High Level Input Voltage | | 2 | | | V | | VIL | Low Level Input Voltage | | | | 0.8 | V | | lon | High Level Output Current | | | | -0.4 | mA | | IOL | Low Level Output Current | | | | 8 | mA | | fCLK | Clock Frequency (Note 1) | | 0 | | 25 | MHz | | f <sub>CLK</sub> | Clock Frequency (Note 2) | | 0 | | 20 | MHz | | t <sub>W</sub> | Pulse Width (Note 7) | Α | 20 | | | | | | | Clear High | 20 | | | ns | | t <sub>REL</sub> | Clear Release Time (Notes 3 & 7) | | 25↓ | | | ns | | TA | Free Air Operating Temperature | | 0 | | 70 | °C | ### Electrical Characteristics over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Conditions | | Min | Typ<br>(Note 4) | Max | Units | |--------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------|-------|-----|-----------------|------|-------| | V <sub>I</sub> | Input Clamp Voltage | $V_{CC} = Min, I_I = -18 mA$ | | | | -1.5 | V | | V <sub>OH</sub> | High Level Output<br>Voltage | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max<br>V <sub>IL</sub> = Max, V <sub>IH</sub> = Min | | 2.7 | 3.4 | | V | | V <sub>OL</sub> | V <sub>OL</sub> Low Level Output<br>Voltage | $V_{CC} = Min, I_{OL} = Max$<br>$V_{IL} = Max, V_{IH} = Min$ | | | 0.35 | 0.5 | V | | | | $I_{OL} = 4 \text{ mA}, V_{CC} = \text{Min}$ | | | 0.25 | 0.4 | 1 | | Iį | Input Current @ Max Input Voltage | $V_{CC} = Max, V_I = 7V$ | Clear | | | 0.1 | mA | | | | $V_{CC} = Max, V_I = 5.5V$ | Α | | | 0.2 | | | lін | | V <sub>CC</sub> = Max, V <sub>I</sub> = 2.7V | Clear | | | 20 | | | Current | | Α | | | 40 | μΑ | | | I <sub>IL</sub> Low Level Input<br>Current | $V_{CC} = Max, V_I = 0.4V$ | Clear | | | -0.4 | mA. | | | | | Α | | | -1.6 | | | | los | Short Circuit<br>Output Current | V <sub>CC</sub> = Max<br>(Note 5) | | -20 | | -100 | mA | | lcc | Supply Current | V <sub>CC</sub> = Max (Note 6) | | | 15 | 26 | mA | Note 1: $C_L = 15 \text{ pF}$ , $R_L = 2 \text{ k}\Omega$ , $T_A = 25^{\circ}\text{C}$ and $V_{CC} = 5\text{V}$ . Note 2: $C_L$ = 50 pF, $R_L$ = 2 k $\Omega$ , $T_A$ = 25°C and $V_{CC}$ = 5V. Note 3: The symbol ( $\downarrow$ ) indicates that the falling edge of the clear pulse is used for reference. Note 4: All typicals are at $V_{CC} = 5V$ , $T_A = 25$ °C. Note 5: Not more than one output should be shorted at a time, and the duration should not exceed one second. Note 6: 1cc is measured with all outputs open, both CLEAR inputs grounded following momentary connection to 4.5V, and all other inputs grounded. Note 7: $T_A = 25$ °C, and $V_{CC} = 5V$ . 2-399 # Switching Characteristics at V<sub>CC</sub> = 5V and T<sub>A</sub> = 25°C (See Section 1 for Test Waveforms and Output Load) | Symbol | Parameter | From (Input)<br>To (Output) | | | | | | |------------------|----------------------------------------------------|-----------------------------|------------------------|-----|------------------------|-----|-------| | | | | C <sub>L</sub> = 15 pF | | C <sub>L</sub> = 50 pF | | Units | | | | | Min | Max | Min | Max | | | fmax | Maximum Clock<br>Frequency | A to<br>Q <sub>A</sub> | 25 | | 20 | | MHz | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | A to<br>Q <sub>A</sub> | | 20 | | 24 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | A to<br>Q <sub>A</sub> | | 20 | | 30 | ns | | t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output | A to<br>Q <sub>D</sub> | | 60 | | 87 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | A to<br>Q <sub>D</sub> | | 60 | | 87 | ns | | t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output | Clear to<br>Any Q | | 39 | | 45 | ns | ### **Logic Diagram** TL/F/6434-2