## Advance Information ## Micropower Voltage Regulators The LP2950 and LP2951 are micropower voltage regulators that are specifically designed to maintain proper regulation with an extremely low input–to–output voltage differential. These devices feature a very low quiescent bias current of 75 $\mu A$ and are capable of supplying output currents in excess of 100 mA. Internal current and thermal limiting protection is provided. The LP2951 has three additional features. The first is the Error Output that can be used to signal external circuitry of an out of regulation condition, or as a microprocessor power—on reset. The second feature allows the output voltage to be preset to 5.0 V or programmed from 1.25 V to 29 V. It consists of a pinned out resistor divider along with direct access to the Error Amplifier feedback input. The third feature is a Shutdown input that allows a logic level signal to turn—off or turn—on the regulator output. Due to the low input-to-output voltage differential and bias current specifications, these devices are ideally suited for battery powered computer, consumer, and industrial equipment where an extension of useful battery life is desirable. These LP2950 is available in the three pin case 29 package, and the LP2951 is available in the eight pin dual-in-line SO-8 surface mount packages. The 'A' suffix devices feature an initial output voltage tolerance +0.5%. #### LP2950 and LP2951 Features: - Low Quiescent Bias Current of 75 μA - Low Input–to–Output Voltage Differential of 50 mV at 100 μA and 380 mV at 100 mA - 5.0 V ±0.5% Allows Use as a Regulator or Reference - Extremely Tight Line and Load Regulation - Requires Only a 1.0 μF Output Capacitor for Stability - Internal Current and Thermal Limiting #### LP2951 Additional Features: - Error Output Signals an Out of Regulation Condition - Output Programmable from 1.25 V to 29 V - Logic Level Shutdown Input #### ORDERING INFORMATION | Device | Туре | Tested Operating<br>Temperature Range | Package | |-------------------------------|------------------------------|---------------------------------------|--------------------| | LP2950CP-5.0<br>LP2950ACP-5.0 | 5.0 V Fixed | | TO-226AA/<br>TO-92 | | LP2951CD<br>LP2951ACD | 5.0 V Fixed or<br>Adjustable | T <sub>A</sub> = −25° to +85°C | SO-8 | | LP2951CP1<br>LP2951ACP1 | 5.0 Fixed or<br>Adjustable | | Plastic | This document contains information on a new product. Specifications and information herein are subject to change without notice. ## © Motorola, Inc. 1995 # LOW DROPOUT MICROPOWER VOLTAGE REGULATORS SEMICONDUCTOR TECHNICAL DATA P SUFFIX PLASTIC PACKAGE CASE 29 (TO-226AA/TO-92) Pin: 1. Output 2. Ground 3. Input **D SUFFIX**PLASTIC PACKAGE CASE 751 (SO-8) P1 SUFFIX PLASTIC PACKAGE CASE 626 #### **PIN CONNECTIONS** **■** 6367253 0091591 941 **■** ## **MAXIMUM RATINGS** ( $T_C = 25^{\circ}C$ , unless otherwise noted.) | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------------|-------------------|--------------------|------| | Input Voltage | VCC | 30 | Vdc | | Power Dissipation and Thermal Characteristics | _ | | | | Maximum Power Dissipation Case 751(SO-8) D Suffix | PD | Internally Limited | W | | Thermal Resistance Junction-to-Ambient | $R_{\theta JA}$ | 180 | °C/W | | Thermal Resistance Junction-to-Case Case 29 (TO-226AA/TO-92) P Suffix | R <sub>0</sub> JC | 45 | °C/W | | Thermal Resistance Junction-to-Ambient | R <sub>0</sub> JA | 160 | ∘C/W | | Thermal Resistance Junction-to-Case Case 626 P1 Suffix | R <sub>0</sub> JC | 83 | °C/W | | Thermal Resistance Junction-to-Ambient | R <sub>0</sub> JA | 105 | ∘C/W | | Feedback Input Voltage | V <sub>fb</sub> | -1.5 to +30 | Vdc | | Shutdown Input Voltage | V <sub>sd</sub> | -0.3 to +30 | Vdc | | Error Comparator Output Voltage | Verr | -0.3 to +30 | Vdc | | Operating Junction Temperature | TJ | 125 | °C | | Operating Ambient Temperature | TA | -40 to +125 | °C | | Storage Temperature Range | T <sub>stg</sub> | -65 to +150 | °C | ## **Representative Block Diagrams** This device contains 34 active transistors. **ELECTRICAL CHARACTERISTICS** ( $V_{IO}$ = 6.0 V, $I_O$ = 100 $\mu$ A, $C_O$ = 1.0 $\mu$ F, $T_J$ = 25°C [Note 1], unless otherwise noted.) | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------|----------------------------|-----------|----------| | Output Voltage<br>$V_{in} = 6.0 \text{ V, I}_{O} = 100 \mu\text{A,T,I} = 25^{\circ}\text{C}$ | Vo | 4.975 | 5.000 | 5.025 | V | | $V_{\text{in}} = 6.0 \text{ V to } 30 \text{ V, I}_{\text{O}} = 100 \text{ mA,T}_{\text{J}} = -25 \text{ to } +85^{\circ}\text{C}$ | | 4.070 | 3.000 | J.023 | | | LP2950C/LP2951C | | 4.950 | _ | 5.050 | | | LP2950AC/LP2951AC | | 4.925 | _ | 5.075 | | | $V_{in} = 6.0 \text{ V to } 30 \text{ V}, I_O < 100 \text{ mA}, T_J = -40 \text{ to } +125 ^{\circ}\text{C}$ | | | | | | | LP2950C/LP2951C<br>LP2950AC/LP2951AC | | _ | 4.9 to 5.1<br>4.94 to 5.06 | _<br> | | | | Dogu | | 4.94 10 5.06 | | - 0/ | | Line Regulation (V <sub>in</sub> = 6.0 V to 30 V)<br>LP2950C/LP2951C | Regline | _ | 0.08 | 0.20 | % | | LP2950AC/LP2951AC | | - | 0.04 | 0.10 | | | Load Regulation (I <sub>O</sub> = 100 μA to 100 mA) | Regload | | | | % | | LP2950C/LP2951C | Jioud | _ | 0.13 | 0.20 | | | LP2950AC/LP2951AC | | | 0.05 | 0.10 | | | Dropout Voltage | V <sub>I</sub> – V <sub>O</sub> | | | | mV | | $I_O = 100 \mu\text{A}$ | | _ | 30 | 80 | | | I <sub>O</sub> = 100 mA | | | 350 | 450 | | | Supply Bias Current | lcc | | 02 | 120 | | | $I_{O} = 100 \mu\text{A}$ $I_{O} = 100 \text{mA}$ | | _ | 93<br>4.0 | 120<br>12 | μA<br>mA | | Dropout Supply Bias Current (V <sub>in</sub> = 4.5 V, I <sub>O</sub> = 100 μA) | CCdropout | _ | 110 | 170 | μA | | Current Limit (V <sub>O</sub> Shorted) | | | 220 | 300 | mA | | Thermal Regulation | Limit | | 0.05 | 0.20 | %/W | | | Regthermal | | 0.05 | 0.20 | - | | Output Noise Voltage (10 Hz to 100 kHz) [Note 2]<br>$C_L = 1.0 \mu\text{F}$ | V <sub>n</sub> | _ | 126 | | μVrm | | C <sub>L</sub> = 100 μF | | _ | 56 | _ | ĺ | | P2951A/LP2951AC ONLY | 1 | | 4 | | | | Reference Voltage (T <sub>J</sub> = 25°C) | V <sub>ref</sub> | | | | V | | LP2951C | | 1.210 | 1.235 | 1.260 | | | LP2951AC | | 1.220 | 1.235 | 1.250 | | | Reference Voltage ( $T_J = -25 \text{ to } +85^{\circ}\text{C}$ ) | V <sub>ref</sub> | | | | | | LP2951C | 1 | 1.185 | _ | 1.285 | | | LP2951AC | | 1.190 | _ | 1.270 | - | | Reference Voltage (T <sub>J</sub> = $-40 \text{ to } +125^{\circ}\text{C}$ )<br>100 mA < I <sub>O</sub> < 100 mA, V <sub>In</sub> = 23 to 30 V | V <sub>ref</sub> | | | | | | LP2951C | | _ | 1.185 to 1.285 | _ | | | LP2951AC | | _ | 1.195 to 1.270 | _ | | | Feedback Pin Bias Current | 1 <sub>FB</sub> | _ | 15 | 60 | nA | | RROR COMPARATOR | , | | 1 | <u> </u> | | | Output Leakage Current (V <sub>OH</sub> = 30 V) | likg | _ | 0.01 | 2.0 | μА | | Output Low Voltage (V <sub>in</sub> = 4.5 V, I <sub>OL</sub> = 400 μA) | VOL | _ | 150 | 250 | mV | | Upper Threshold Voltage (V <sub>in</sub> = 6.0 V) | V <sub>thu</sub> | 25 | 44 | _ | mV | | Lower Threshold Voltage (V <sub>in</sub> = 6.0 V) | V <sub>thl</sub> | | 60 | 95 | mV | | Hysteresis (V <sub>in</sub> = 6.0 V) | V <sub>hy</sub> | | 15 | _ | mV | | SHUTDOWN INPUT | i Tiy | | 1 .0 | L | 1 ,,,, | | Input Logic Voltage | V <sub>shtdn</sub> | | | | v | | Logic "0" (Regulator On) | · snian | 0 | _ | 0.7 | | | Logic "1" (Regulator Off) | | 2.0 | _ | 30 | | | _ , , , | 1 | | | | μА | | Shutdown Pin Input Current | lshtdn | | | | | | Shutdown Pin Input Current V <sub>Shtdn</sub> = 2.4 V | 'shtdn | _ | 35 | 50 | | | Shutdown Pin Input Current | ¹shtdn | -<br>- | 35<br>450 | 50<br>600 | | NOTES: 1. Low duty pulse techniques are used during test to maintain junction temperature as close to ambient as possible. 2. Noise tests on the LP2951 are made with a 0.01µF bypass capacitor connected across Pins 7 and 1. **MOTOROLA ANALOG IC DEVICE DATA** **6367253 0091593 714 📼** #### **DEFINITIONS** **Dropout Voltage** – The input/output voltage differential at which the regulator output no longer maintains regulation against further reductions in input voltage. Measured when the output drops 100 mV below its nominal value (which is measured at 1.0 V differential), dropout voltage is affected by junction temperature, load current and minimum input supply requirements. Line Regulation – The change in output voltage for a change in input voltage. The measurement is made under conditions of low dissipation or by using pulse techniques such that average chip temperature is not significantly affected. **Load Regulation** – The change in output voltage for a change in load current at constant chip temperature. **Maximum Power Dissipation** – The maximum total device dissipation for which the regulator will operate within specifications. **Thermal Regulation** – Change in output voltage, excluding load or line regulation effects, 10 ms after a 50 mA load pulse is applied when $V_{in} = 30 \text{ V}$ and $V_{O} = 5.0 \text{ V}$ . The resulting chip power dissipation is (30-5.0 V)(50 mA) = 1.25 W. **Bias Current** – Current which is used to operate the regulator chip and is not delivered to the load. **Output Noise Voltage** – The rms AC voltage at the output, with constant load and no input ripple, measured over a specified frequency range. **Leakage Current** – Current drawn through a bipolar transistor collector–base junction, under a specified collector voltage, when the transistor is off. Upper Threshold Voltage – Voltage applied to the comparator input terminal, below the reference voltage which is applied to the other comparator input terminal, which causes the comparator output to change state from a logic "0" to "1". Lower Threshold Voltage – Voltage applied to the comparator input terminal, below the reference voltage which is applied to the other comparator input terminal, which causes the comparator output to change state from a logic "1" to "0". **Hysteresis** – The difference between Lower Threshold voltage and Upper Threshold voltage. MOTOROLA ANALOG IC DEVICE DATA L 6367253 0091595 597 📟 Figure 13. Shutdown Threshold Voltage versus Temperature 1.8 SHUTDOWN THRESHOLD VOLTAGE (V) 1.6 1.4 Output Off 1.2 Output On 1.0 8.0 40 - 20 0 20 40 80 100 t, TEMPERATURE (°C) #### **APPLICATIONS INFORMATION** #### Introduction The LP2950/LP2951 regulators are designed with internal current limiting and thermal shutdown making them user–friendly. Typical application circuits for the LP2950 and LP2951 are shown in Figures 17 through 25. These regulators are not internally compensated and thus require a 1.0 $\mu F$ (or greater) capacitance between the LP2950/LP2951 output terminal and ground for stability. Most types of aluminum, tantalum or multilayer ceramic will perform adequately. Solid tantalums or appropriate multilayer ceramic capacitors are recommended for operation below 25°C. At lower values of output current, less output capacitance is required for output stability. The capacitor can be reduced to 0.33 $\mu\text{F}$ for currents less than 10 mA, or 0.1 $\mu\text{F}$ for currents below 1.0 mA. Using the 8–pin versions at voltages less than 5V operates the error amplifier at lower values of gain, so that more output capacitance is needed for stability. For the worst case operating condition of a 100 mA load at 1.23 V output (Output Pin 1 shorted to the feedback Pin 7) a 3.3 $\mu\text{F}$ (or greater) capacitor should be used. The LP2950 will remain stable and in regulation when operated with no output load. When setting the output voltage of the LP2951 with external resistors, the resistance values should be chosen to draw a minimum of 1.0 $\mu$ A. A bypass capacitor is recommended across the LP2950/LP2951 input to ground if more than 4 inches of wire connects the input to either a battery or power supply filter capacitor. Input capacitance at the LP2951 Feedback Pin 7 can create a pole, causing instability if high value external resistors are used to set the output voltage. Adding a 100 pF capacitor between the Output Pin 1 and the Feedback Pin 7 and increasing the output filter capacitor to at least 3.3 $\mu\text{F}$ will stabilize the feedback loop. #### **Error Detection Comparator** The comparator switches to a positive logic low whenever the LP2951 output voltage falls more than approximately 5.0% out of regulation. This value is the comparator's designed—in offset voltage of 60 mV divided by the 1.235 V internal reference. As shown in the representative block diagram. This trip level remains 5.0% below normal regardless of the value of regulated output voltage. For example, the error flag trip level is 4.75 V for a normal 5.0 V regulated output, or 9.50 V for a 10 V output voltage. MOTOROLA ANALOG IC DEVICE DATA 6367253 0091596 423 6 Figure 1 is a timing diagram which shows the ERROR signal and the regulated output voltage as the input voltage to the LP2951 is ramped up and down. The ERROR signal becomes valid (low) at about 1.3 V input. It goes high when the input reaches about 5.0 V (Vout exceeds about 4.75 V). Since the LP2951's dropout voltage is dependent upon the load current (refer to the curve in the Typical Performance Characteristics), the input voltage trip point will vary with load current. The output voltage trip point does not vary with load. The error comparator output is an open collector which requires an external pull—up resistor. This resistor may be returned to the 5.0 V output or some other voltage within the system. The resistance value should be chosen to be consistent with the 400 $\mu A$ sink capability of the error comparator. A value between 100 k and 1.0 $M\Omega$ is suggested. No pull—up resistance is required if this output is unused. When operated in the shutdown mode, the error comparator output will go high if it has been pulled up to an external supply. To avoid this invalid response, the error comparator output should be pulled up to $V_{out}$ (see Figure 15). Figure 15. ERROR Output Timing #### Programming the Output Voltage (LP2951) The LP2951 may be pin-strapped for 5.0 V using its internal voltage divider by tying Pin 1 (output) to Pin 2 (sense) and Pin 7 (feedback) to Pin 6 (5.0 V tap). Alternatively, it may be programmed for any output voltage between its 1.235 reference voltage and its 30 V maximum rating. An external pair of resistors is required, as shown in Figure 16. Figure 16. Adjustable Regulator The complete equation for the output voltage is: $$V_{out} = V_{ref} \left( 1 + R_1/R_2 \right) + I_{FB} R_1$$ where $V_{Tef}$ is the nominal 1.235 V reference voltage and $I_{FB}$ is the feedback pin bias current, nominally -20 nA. The minimum recommended load current of 1.0 $\mu A$ forces an upper limit of 1.2 $M\Omega$ on the value of $R_2$ , if the regulator must work with no load. $I_{FB}$ will produce a 2% typical error in $V_{out}$ which may be eliminated at room temperature by adjusting $R_1.$ For better accuracy, choosing $R_2$ = 100 k reduces this error to 0.17% while increasing the resistor program current to 12 $\mu A.$ Since the LP2951 typically draws 75 $\mu A$ at no load with Pin 2 open circuited, the extra 11 $\mu A$ of current drawn is often a worthwhile tradeoff for eliminating the need to set output voltage in test. #### **Output Noise** In many applications it is desirable to reduce the noise present at the output. Reducing the regulator bandwidth by increasing the size of the output capacitor is the only method for reducing noise on the 3 lead LP2950. However, increasing the capacitor from 1.0 $\mu F$ to 220 $\mu F$ only decreases the noise from 430 $\mu V$ to 160 $\mu V$ rms for a 100 kHz bandwidth at the 5.0 V output. Noise can be reduced fourfold by a bypass capacitor across $R_1$ , since it reduces the high frequency gain from 4 to unity. Pick $$C_{Bypass} \approx \frac{1}{2\pi R_1 \times 200 \text{ Hz}}$$ or about 0.01 $\mu$ F. When doing this, the output capacitor must be increased to 3.3 $\mu$ F to maintain stability. These changes reduce the output noise from 430 $\mu$ V to 126 $\mu$ Vrms for a 100 kHz bandwidth at 5.0 V output. With bypass capacitor added, noise no longer scales with output voltage so that improvements are more dramatic at higher output voltages. ### **TYPICAL APPLICATIONS** Figure 17. 1.0 A Regulator with 1.2 V Dropout Figure 18. Lithium Ion Battery Cell Charger Figure 19. Low Drift Current Source Figure 20. Latch Off When Error Flag Occurs Figure 21. 5.0 V Regulator with 2.5 V Sleep Function Figure 22. Regulator with Early Warning and Auxiliary Output Early Warning flag on low input voltage. Main output latches off at lower input voltages. Battery backup on auxiliary output. Operation: Regulator #1's $V_{OUt}$ is programmed one diode drop above 5.0 V. Its error flag becomes active when $V_{in} \leq 5.7 \text{ V}$ . When $V_{in}$ drops below 5.3 V, the error flag of regulator #2 becomes active and via $Q_1$ latches the main output off. When $V_{in}$ again exceeds 5.7 V, regulator #1 is back in regulation and the early warning signal rises, unlatching regulator #2 via $D_3$ . Figure 23. 2.0 A Low Dropout Regulator Figure 24. Open Circuit Detector for 4.0 to 20 mA Current Loop $V_{out} = 1.25V (1.0 + R_1/R_2)$ For 5.0 V output, use internal resistors. Wire Pin 6 to 7, and wire Pin 2 to $\pm V_{OUt}$ Buss. Figure 25. Low Battery Disconnect ## **OUTLINE DIMENSIONS** PLASTIC PACKAGE CASE 29-04 (TO-226AA/TO-92) #### NOTES: - NOTES: 1 DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. CONTROLL OF PACKAGE BEYOND DIMENSION R. IS UNCONTROLLED. - IS UNCONTROLLED. DIMENSION F APPLIES BETWEEN P AND L. DIMENSION D AND J APPLY BETWEEN L AND K MINIMUM. LEAD DIMENSION IS UNCONTROLLED IN P AND BEYOND DIMENSION K MINIMUM. | | INCHES | | MILLIMETERS | | |-----|--------|-------|-------------|------| | DIM | MIN | MAX | MIN | MAX | | A | 0.175 | 0.205 | 4.45 | 5.20 | | В | 0.170 | 0.210 | 4.32 | 5.33 | | С | 0.125 | 0.165 | 3.18 | 4.19 | | D | 0.016 | 0.022 | 0.41 | 0.55 | | F | 0.016 | 0.019 | 0.41 | 0.48 | | G | 0.045 | 0.055 | 1.15 | 1.39 | | H | 0.095 | 0.105 | 2.42 | 2.66 | | J | 0.015 | 0.020 | 0.39 | 0.50 | | K | 0.500 | | 12.70 | | | L | 0.250 | _ | 6.35 | | | N | 0.080 | 0.105 | 2.04 | 2.66 | | Р | | 0.100 | | 2.54 | | R | 0.115 | | 2.93 | _ | | ٧ | 0.135 | | 3.43 | | - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. - PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MiN | MAX | MIN | MAX | | Α | 4.80 | 5.00 | 0.189 | 0.196 | | 8 | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 BSC | | 0.050 BSC | | | J | 0.18 | 0.25 | 0.007 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | М | 0° | 7° | 0° | 7° | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | #### **OUTLINE DIMENSIONS** #### NOTES: - DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL - PACKAGE CONTOUR OPTIONAL (ROUND OR SQUARE CORNERS). - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. | | MILLIMETERS | | INC | HES | |-----|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.40 | 10.16 | 0.370 | 0.400 | | В | 6.10 | 6.60 | 0.240 | 0.260 | | С | 3.94 | 4.45 | 0.155 | 0.175 | | D | 0.38 | 0.51 | 0.015 | 0.020 | | F | 1.02 | 1.78 | 0.040 | 0.070 | | G | 2.54 BSC | | 0.100 BSC | | | Н | 0.76 | 1.27 | 0.030 | 0.050 | | J | 0.20 | 0.30 | 800.0 | 0.012 | | К | 2.92 | 3.43 | 0.115 | 0.135 | | L | 7.62 BSC | | 0.300 BSC | | | М | - | 10° | - | 10° | | N | 0.76 | 1.01 | 0.030 | 0.040 | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and (A) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. ## **Literature Distribution Centers:** USA: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. EUROPE: Motorola Ltd.; European Literature Centre; 88 Tanners Drive, Blakelands, Milton Keynes, MK14 5BP, England. JAPAN: Nippon Motorola Ltd.; 4-32-1, Nishi-Gotanda, Shinagawa-ku, Tokyo 141, Japan. ASIA PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Center, No. 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong. 6367253 0091602 557 1PHX33841-0 PRINTED IN USA 3/95 IMPERIAL LITHO 12105 4,500 LIN/INT YCAAAA 45154 LP2950/D