### **LP3985** # Micropower, 150mA Low-Noise Ultra Low-Dropout CMOS Voltage Regulator ### **General Description** The LP3985 is designed for portable and wireless applications with demanding performance and space requirements. The LP3985 is stable with a small 1 $\mu$ F ±30% ceramic or high-quality tantalum output capacitor. The micro SMD requires the smallest possible PC board area - the total application circuit area can be less than 2.0mm x 2.5mm, a fraction of a 1206 case size. The LP3985's performance is optimized for battery powered systems to deliver ultra low noise, extremely low dropout voltage and low quiescent current. Regulator ground current increases only slightly in dropout, further prolonging the battery life. An optional external bypass capacitor reduces the output noise without slowing down the load transient response. Fast start-up time is achieved by utilizing an internal power-on circuit that actively pre-charges the bypass capacitor. Power supply rejection is better than 60 dB at low frequencies and starts to roll off at 10 kHz. High power supply rejection is maintained down to low input voltage levels common to battery operated circuits. The device is ideal for mobile phone and similar battery powered wireless applications. It provides up to 150 mA, from a 2.5V to 6V input. The LP3985 consumes less than $1.5\mu A$ in disable mode and has fast turn-on time less than $200\mu s$ . The LP3985 is available in a 5 bump small bump micro SMD, a 5 bump large bump micro SMD, and a 5 pin SOT-23 package. Performance is specified for -40°C to +125°C temperature range and is available in 2.5V, 2.6V, 2.7V, 2.8V, 2.85V, 2.9V, 3.0V. 3.1V, 3.2V, 3.3V, 4.7V and 5.0V output voltages. For other output voltage options between 2.5V to 5.0V or for a dual LP3985, please contact National Semiconductor sales office. ### **Key Specifications** - 2.5 to 6.0V input range - 150mA guaranteed output - 60dB PSRR at 1kHz, 50dB at 10kHz @ 3.1V<sub>IN</sub> - ≤1.5µA quiescent current when shut down - Fast Turn-On time: 200 µs (typ.) - 100mV maximum dropout with 150mA load - 37µVrms output noise over 10Hz to 100kHz - -40 to +125°C junction temperature range for operation - 2.5V, 2.6V, 2.7V, 2.8V, 2.85V, 2.9V, 3.0V, 3.1V, 3.2V, 3.3V, 4.7V and 5.0V outputs standard #### **Features** - Miniature 5-I/O micro SMD and SOT-23-5 package - Logic controlled enable - Stable with ceramic and high quality tantalum capacitors - Fast turn-or - Thermal shutdown and short-circuit current limit # **Applications** - CDMA cellular handsets - Wideband CDMA cellular handsets - GSM cellular handsets - Portable information appliances # **Typical Application Circuit** 10136402 Note: Pin Numbers in parenthesis indicate micro SMD package. \* Optional Noise Reduction Capacitor. # **Block Diagram** 10136401 # **Pin Description** | Name | * micro SMD | SOT | Function | |------------------|-------------|-----|-------------------------------------| | V <sub>EN</sub> | A1 | 3 | Enable Input Logic, Enable High | | GND | B2 | 2 | Common Ground | | V <sub>OUT</sub> | C1 | 5 | Output Voltage of the LDO | | V <sub>IN</sub> | C3 | 1 | Input Voltage of the LDO | | BYPASS | A3 | 4 | Optional Bypass Capacitor for Noise | | | | | Reduction | <sup>\*</sup>The pin numbering scheme for the micro SMD package was revised in April 2002 to conform to JEDEC standard. Only the pin numbers were revised. No changes to the physical location of the inputs/outputs were made. For reference purposes, the obsolete numbering scheme had VEN as pin 1, GND as pin 2, VOUT as pin 3, VIN as pin 4, and BYPASS as pin 5. # **Connection Diagrams** SOT-23-5 Package (MF) Top View See NS Package Number MF05A #### micro SMD, 5 Bump Package (BPA05 and BLA05) Top View See NS Package Number BPA05 and BLA05 # **Ordering Information** #### BP refers to 0.170mm bump size for micro SMD Package | Output<br>Voltage (V) | Grade | LP3985 Supplied as 250<br>Units, Tape and Reel | LP3985 Supplied as 3000<br>Units, Tape and Reel | |-----------------------|-------|------------------------------------------------|-------------------------------------------------| | 2.5 | STD | LP3985IBP-2.5 | LP3985IBPX-2.5 | | 2.6 | STD | LP3985IBP-2.6 | LP3985IBPX-2.6 | | 2.7 | STD | LP3985IBP-2.7 | LP3985IBPX-2.7 | | 2.8 | STD | LP3985IBP-2.8 | LP3985IBPX-2.8 | | 2.85 | STD | LP3985IBP-285 | LP3985IBPX-285 | | 2.9 | STD | LP3985IBP-2.9 | LP3985IBPX-2.9 | | 3.0 | STD | LP3985IBP-3.0 | LP3985IBPX-3.0 | | 3.1 | STD | LP3985IBP-3.1 | LP3985IBPX-3.1 | | 3.2 | STD | LP3985IBP-3.2 | LP3985IBPX-3.2 | | 3.3 | STD | LP3985IBP-3.3 | LP3985IBPX-3.3 | | 4.7 | STD | LP3985IBP-4.7 | LP3985IBPX-4.7 | | 5.0 | STD | LP3985IBP-5.0 | LP3985IBPX-5.0 | #### BL refers to 0.300mm bump size for micro SMD Package | Output<br>Voltage (V) | Grade | LP3985 Supplied as 250<br>Units, Tape and Reel | LP3985 Supplied as 3000<br>Units, Tape and Reel | |-----------------------|-------|------------------------------------------------|-------------------------------------------------| | 2.7 | STD | LP3985IBL-2.7 | LP3985IBLX-2.7 | | 2.8 | STD | LP3985IBL-2.8 | LP3985IBLX-2.8 | | 2.85 | STD | LP3985IBL-285 | LP3985IBLX-285 | | 2.9 | STD | LP3985IBL-2.9 | LP3985IBLX-2.9 | | 3.0 | STD | LP3985IBL-3.0 | LP3985IBLX-3.0 | | 3.1 | STD | LP3985IBL-3.1 | LP3985IBLX-3.1 | | 3.3 | STD | LP3985IBL-3.3 | LP3985IBLX-3.3 | | 5.0 | STD | LP3985IBL-5.0 | LP3985IBLX-5.0 | #### For SOT Package | Output<br>Voltage (V) | Grade | LP3985 Supplied as 1000<br>Units, Tape and Reel | LP3985 Supplied as 3000<br>Units, Tape and Reel | Package Marking | |-----------------------|-------|-------------------------------------------------|-------------------------------------------------|-----------------| | 2.5 | STD | LP3985IM5-2.5 | LP3985IM5X-2.5 | LCSB | | 2.6 | STD | LP3985IM5-2.6 | LP3985IM5X-2.6 | LCTB | | 2.7 | STD | LP3985IM5-2.7 | LP3985IM5X-2.7 | LCUB | | 2.8 | STD | LP3985IM5-2.8 | LP3985IM5X-2.8 | LCJB | | 2.85 | STD | LP3985IM5-285 | LP3985IM5X-285 | LCXB | | 2.9 | STD | LP3985IM5-2.9 | LP3985IM5X-2.9 | LCYB | | 3.0 | STD | LP3985IM5-3.0 | LP3985IM5X-3.0 | LCRB | | 3.1 | STD | LP3985IM5-3.1 | LP3985IM5X-3.1 | LCZB | | 3.2 | STD | LP3985IM5-3.2 | LP3985IM5X-3.2 | LDPB | | 3.3 | STD | LP3985IM5-3.3 | LP3985IM5X-3.3 | LDQB | | 4.7 | STD | LP3985IM5-4.7 | LP3985IM5X-4.7 | LDRB | | 5.0 | STD | LP3985IM5-5.0 | LP3985IM5X-5.0 | LDSB | # Absolute Maximum Ratings (Notes 1, 2) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. $\begin{array}{ccc} V_{\text{IN}}, \, V_{\text{EN}} & -0.3 \text{ to } 6.5 \text{V} \\ V_{\text{OUT}} & -0.3 \text{ to } (V_{\text{IN}} + 0.3) \leq 6.5 \text{V} \\ \text{Junction Temperature} & 150 ^{\circ}\text{C} \\ \text{Storage Temperature} & -65 ^{\circ}\text{C to } +150 ^{\circ}\text{C} \\ \text{Lead Temp.} & 235 ^{\circ}\text{C} \\ \text{Pad Temp. (Note 3)} & 235 ^{\circ}\text{C} \end{array}$ Maximum Power Dissipation SOT23-5 (Note 4) 364mW micro SMD (Note 4) 355mW ESD Rating(Note 5) Human Body Model 2kV Machine Model 150V # **Operating Ratings** (Notes 1, 2) $\begin{array}{lll} V_{\text{IN}} & 2.5 \text{ to 6V} \\ V_{\text{EN}} & 0 \text{ to (V}_{\text{IN}}\text{+}0.3) \leq 6V \\ & \text{Junction Temperature} & -40^{\circ}\text{C to +}125^{\circ}\text{C} \end{array}$ Thermal Resistance $\theta_{JA}$ (SOT23-5) 220°C/W $\theta_{JA}$ (micro SMD) 255°C/W Maximum Power Dissipation SOT23-5 (Note 6) 250mW micro SMD (Note 6) 244mW ### **Electrical Characteristics** Unless otherwise specified: $V_{IN} = V_{OUT(nom)} + 0.5V$ , $C_{IN} = 1 \mu F$ , $I_{OUT} = 1 mA$ , $C_{OUT} = 1 \mu F$ , $C_{BYPASS} = 0.01 \mu F$ . Typical values and limits appearing in standard typeface are for $T_J = 25^{\circ}C$ . Limits appearing in **boldface type** apply over the entire junction temperature range for operation, $-40^{\circ}C$ to $+125^{\circ}C$ . (Note 7) (Note 8) | Symbol | Parameter | Conditions | Tun | Limit | | Units | | |----------------------|------------------------------|----------------------------------------------|--------|-------|-------|-----------------------|--| | | | | Тур | Min | Max | Units | | | | Output Voltage | I <sub>OUT</sub> = 1mA | | -2 | 2 | % of | | | | Tolerance | | | -3 | 3 | V <sub>OUT(nom)</sub> | | | | Line Regulation Error | $V_{IN} = (V_{OUT(nom)} + 0.5V)$ to 6.0V, | | | | | | | ۸\/ | | For 4.7 and 5.0 options | | -0.19 | 0.19 | %/V | | | $\Delta V_{OUT}$ | | For all other options | | -0.1 | 0.1 | | | | | Load Regulation Error | $I_{OUT} = 1 \text{ mA to } 150 \text{ mA}$ | 0.0025 | | 0.005 | | | | | (Note 9) | LP3985IM5 (SOT23-5) | | | | %/mA | | | | | LP3985 (micro SMD) | 0.0004 | | 0.002 | | | | | Output AC Line Regulation | $V_{IN} = V_{OUT(nom)} + 1V,$ | 1.5 | | | m\/ | | | | | I <sub>OUT</sub> = 150 mA (Figure 1) | | | | mV <sub>P-P</sub> | | | | Power Supply Rejection Ratio | $V_{IN} = V_{OUT(nom)} + 0.2V,$ | 60 | | | - dB | | | | | f = 1 kHz, | | | | | | | PSRR | | I <sub>OUT</sub> = 50 mA ( <i>Figure 2</i> ) | | | | | | | PSRR | | $V_{IN} = V_{OUT(nom)} + 0.2V,$ | 50 | | | | | | | | f = 10 kHz, | | | | | | | | | I <sub>OUT</sub> = 50 mA ( <i>Figure 2</i> ) | | | | | | | $I_Q$ | Quiescent Current | $V_{EN} = 1.4V$ , $I_{OUT} = 0$ mA | | | | | | | | | For 4.7 and 5.0 options | 100 | | 165 | | | | | | For all other options | 85 | | 150 | | | | | | $V_{EN} = 1.4V$ , $I_{OUT} = 0$ to 150 mA | | | | μΑ | | | | | For 4.7 and 5.0 options | 155 | | 250 | | | | | | For all other options | 140 | | 200 | | | | | | $V_{EN} = 0.4V$ | 0.003 | | 1.5 | | | | | Dropout Voltage (Note 10) | I <sub>OUT</sub> = 1 mA | 0.4 | | 2 | - mV | | | | | I <sub>OUT</sub> = 50 mA | 20 | | 35 | | | | | | I <sub>OUT</sub> = 100 mA | 45 | | 70 | | | | | | I <sub>OUT</sub> = 150 mA | 60 | | 100 | | | | I <sub>sc</sub> | Short Circuit Current Limit | Output Grounded | 600 | | | ^ | | | | | (Steady State) | | | | mA | | | I <sub>OUT(PK)</sub> | Peak Output Current | $V_{OUT} \ge V_{OUT(nom)} - 5\%$ | 550 | 300 | | mA | | #### Electrical Characteristics (Continued) Unless otherwise specified: $V_{IN} = V_{OUT(nom)} + 0.5V$ , $C_{IN} = 1 \mu F$ , $I_{OUT} = 1 mA$ , $C_{OUT} = 1 \mu F$ , $C_{BYPASS} = 0.01 \mu F$ . Typical values and limits appearing in standard typeface are for $T_J = 25^{\circ}C$ . Limits appearing in **boldface type** apply over the entire junction temperature range for operation, $-40^{\circ}C$ to $+125^{\circ}C$ . (Note 7) (Note 8) | Symbol | Parameter | Conditions | Тур | Limit | | Unito | |------------------|------------------------------|-----------------------------------|-----|-------|-----|-------| | | | | | Min | Max | Units | | T <sub>ON</sub> | Turn-On Time | C <sub>BYPASS</sub> = 0.01 µF | 200 | | | μs | | | (Note 11) | | | | | μο | | e <sub>n</sub> | Output Noise Voltage | BW = 10 Hz to 100 kHz, | 30 | | | μVrms | | | | $C_{OUT} = 1\mu F$ | | | | | | | Output Noise Density | $C_{BP} = 0$ | 230 | | | nV/ | | | | | | | | √Hz | | I <sub>EN</sub> | Maximum Input Current at EN | $V_{EN} = 0.4$ and $V_{IN} = 6.0$ | ±1 | | | nA | | V <sub>IL</sub> | Maximum Low Level Input | V <sub>IN</sub> = 2.5 to 6.0V | | | 0.4 | V | | | Voltage at EN | | | | | | | V <sub>IH</sub> | Minimum High Level Input | V <sub>IN</sub> = 2.5 to 6.0V | | 1.4 | | V | | | Voltage at EN | | | | | | | C <sub>OUT</sub> | Output Capacitor | Capacitance | | 1 | 20 | μF | | | | ESR | | 5 | 500 | mΩ | | TSD | Thermal Shutdown Temperature | | 160 | | | °C | | טפו | Thermal Shutdown Hysteresis | | 20 | | | °C | **Note 1:** Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables. Note 2: All voltages are with respect to the potential at the GND pin. Note 3: Additional information on lead temperature and pad temperature can be found in National Semiconductor Application Note (AN-1112). Note 4: The Absolute Maximum power dissipation depends on the ambient temperature and can be calculated using the formula: $P_D = (T_J - T_A)/\theta_{JA}$ where $T_J$ is the junction temperature, $T_A$ is the ambient temperature, and $\theta_{JA}$ is the junction-to-ambient thermal resistance. The 364mW rating for SOT23-5 appearing under Absolute Maximum Ratings results from substituting the Absolute Maximum junction temperature, 150°C, for $T_J$ , 70°C for $T_A$ , and 220°C/W for $\theta_{JA}$ . More power can be dissipated safely at ambient temperatures below 70°C. Less power can be dissipated safely at ambient temperatures above 70°C. The Absolute Maximum power dissipation can be increased by 4.5mW for each degree below 70°C, and it must be derated by 4.5mW for each degree above 70°C. Note 5: The human body model is 100pF discharged through 1.5kΩ resistor into each pin. The machine model is a 200 pF capacitor discharged directly into each pin. Note 6: Like the Absolute Maximum power dissipation, the maximum power dissipation for operation depends on the ambient temperature. The 250mW rating for SOT23-5 appearing under Operating Ratings results from substituting the maximum junction temperature for operation, 125°C, for $T_J$ , 70°C for $T_A$ , and 220°C/W for $\theta_{JA}$ into (Note 4) above. More power can be dissipated at ambient temperatures below 70°C. Less power can be dissipated at ambient temperatures above 70°C. The maximum power dissipation for operation can be increased by 4.5mW for each degree below 70°C, and it must be derated by 4.5mW for each degree above 70°C. Note 7: All limits are guaranteed. All electrical characteristics having room-temperature limits are tested during production with $T_J = 25^{\circ}C$ or correlated using Statistical Quality Control (SQC) methods. All hot and cold limits are guaranteed by correlating the electrical characteristics to process and temperature variations and applying statistical process control. Note 8: The target output voltage, which is labeled $V_{OUT(nom)}$ , is the desired voltage option. Note 9: An increase in the load current results in a slight decrease in the output voltage and vice versa. Note 10: Dropout voltage is the input-to-output voltage difference at which the output voltage is 100mV below its nominal value. This specification does not apply for input voltages below 2.5V. Note 11: Turn-on time is time measured between the enable input just exceeding V<sub>IH</sub> and the output voltage just reaching 95% of its nominal value. FIGURE 1. Line Transient Input Test Signal FIGURE 2. PSRR Input Test Signal #### **Output Voltage Change vs Temperature** #### **Ground Current vs Load Current** #### Ground Current vs V<sub>IN</sub> @ 25°C 10136435 # $\begin{tabular}{ll} \textbf{Typical Performance Characteristics} & \textbf{Unless otherwise specified, } C_{IN} = C_{OUT} = 1 \ \mu F \ \text{Ceramic, } \\ C_{BYPASS} = 0.01 \ \mu F, \ V_{IN} = V_{OUT} + 0.2V, \ T_A = 25 \ ^{\circ}C, \ Enable pin is tied to \ V_{IN}. \ \end{tabular} . \ \ \end{tabular}$ #### Ground Current vs V<sub>IN</sub> @ 125°C #### Short Circuit Current (µSMD) #### Short Circuit Current (µSMD) #### **Short Circuit Current (SOT)** #### **Short Circuit Current (SOT)** # Typical Performance Characteristics Unless otherwise specified, $C_{IN}$ = $C_{OUT}$ = 1 $\mu$ F Ceramic, $C_{BYPASS}$ = 0.01 $\mu$ F, $V_{IN}$ = $V_{OUT}$ + 0.2V, $T_A$ = 25°C, Enable pin is tied to $V_{IN}$ . (Continued) # Short Circuit Current (SOT) #### Short Circuit Current (µSMD) #### Short Circuit Current (µSMD) #### **Output Noise Spectral Density** #### Ripple Rejection ( $V_{IN} = V_{OUT} + 0.2V$ ) # $\begin{tabular}{ll} \textbf{Typical Performance Characteristics} & \textbf{Unless otherwise specified, } C_{IN} = C_{OUT} = 1 \ \mu F \ \text{Ceramic, } \\ C_{BYPASS} = 0.01 \ \mu F, \ V_{IN} = V_{OUT} + 0.2V, \ T_A = 25 \ ^{\circ}C, \ Enable pin is tied to \ V_{IN}. \ \end{tabular} . \ \ \end{tabular}$ #### Ripple Rejection ( $V_{IN} = 5.0V$ ) #### Start Up Time ( $V_{IN} = V_{OUT} + 0.2V$ ) #### Start Up Time ( $V_{IN} = 4.2V$ ) #### Start Up Time ( $V_{IN} = V_{OUT} + 0.2V$ ) #### Start Up Time ( $V_{IN} = 4.2V$ ) 10136417 # Typical Performance Characteristics Unless otherwise specified, $C_{IN}$ = $C_{OUT}$ = 1 $\mu$ F Ceramic, $C_{BYPASS}$ = 0.01 $\mu$ F, $V_{IN}$ = $V_{OUT}$ + 0.2V, $T_A$ = 25°C, Enable pin is tied to $V_{IN}$ . (Continued) #### Start Up Time ( $V_{IN} = 4.2V$ ) #### **Line Transient Response** #### **Line Transient Response** # Load Transient Response ( $V_{IN} = 3.2V$ ) ### Load Transient Response ( $V_{IN} = 4.2V$ ) # Load Transient Response ( $V_{IN} = 3.2V$ ) # Load Transient Response ( $V_{IN} = 4.2V$ ) ## Enable Response ( $V_{IN} = V_{OUT} + 0.2V$ ) #### Enable Response (V<sub>IN</sub> = 4.2V) # Enable Response ( $V_{IN} = V_{OUT} + 0.2V$ ) ### Enable Response ( $V_{IN} = 4.2V$ ) 10136456 # Typical Performance Characteristics Unless otherwise specified, C<sub>IN</sub> = C<sub>OUT</sub> = 1 µF Ceramic, $C_{BYPASS} = 0.01 \mu F$ , $V_{IN} = V_{OUT} + 0.2V$ , $T_A = 25 ^{\circ}C$ , Enable pin is tied to $V_{IN}$ . (Continued) ## Application Hints #### **External Capacitors** Like any low-dropout regulator, the LP3985 requires external capacitors for regulator stability. The LP3985 is specifically designed for portable applications requiring minimum board space and smallest components. These capacitors must be correctly selected for good performance. #### **Input Capacitor** An input capacitance of ≈ 1µF is required between the LP3985 input pin and ground (the amount of the capacitance may be increased without limit). This capacitor must be located a distance of not more than 1cm from the input pin and returned to a clean analog ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input. Important: Tantalum capacitors can suffer catastrophic failures due to surge current when connected to a low-impedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be guaranteed by the manufacturer to have a surge current rating sufficient for the application. There are no requirements for the ESR on the input capacitor, but tolerance and temperature coefficient must be considered when selecting the capacitor to ensure the capacitance will be $\approx 1 \mu F$ over the entire operating temperature range. #### **Output Capacitor** The LP3985 is designed specifically to work with very small ceramic output capacitors. A ceramic capacitor (temperature characteristics X7R, X5R, Z5U, or Y5V) in 1 to 22 µF range with $5m\Omega$ to $500m\Omega$ ESR range is suitable in the LP3985 application circuit. It may also be possible to use tantalum or film capacitors at the output, but these are not as attractive for reasons of size and cost (see next section Capacitor Characteristics). The output capacitor must meet the requirement for minimum amount of capacitance and also have an ESR (Equivalent Series Resistance) value which is within a stable range (5 m $\Omega$ to 500 m $\Omega$ ). #### **No-Load Stability** The LP3985 will remain stable and in regulation with no external load. This is specially important in CMOS RAM keep-alive applications. #### **Capacitor Characteristics** The LP3985 is designed to work with ceramic capacitors on the output to take advantage of the benefits they offer: for capacitance values in the range of 1µF to 4.7µF range, ceramic capacitors are the smallest, least expensive and have the lowest ESR values (which makes them best for eliminating high frequency noise). The ESR of a typical 1µF ceramic capacitor is in the range of 20 m $\Omega$ to 40 m $\Omega$ , which easily meets the ESR requirement for stability by the LP3985. The ceramic capacitor's capacitance can vary with temperature. The capacitor type X7R, which operates over a temperature range of -55°C to +125°C, will only vary the capacitance to within ±15%. Most large value ceramic capacitors (≈ 2.2µF) are manufactured with Z5U or Y5V temperature characteristics. Their capacitance can drop by more than 50% as the temperature goes from 25°C to 85°C. Therefore, X7R is recommended over Z5U and Y5V in applications where the ambient temperature will change significantly above or below 25°C. Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 1μF to 4.7μF range. Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly ) than a ceramic capacitor with the same ESR value. It should also be noted that the ESR of a typical tantalum will increase about 2:1 as the temperature goes from 25°C down to -40°C, so some guard band must be allowed. #### **Noise Bypass Capacitor** Connecting a $0.01\mu F$ capacitor between the $C_{\text{BYPASS}}$ pin and ground significantly reduces noise on the regulator output. This cap is connected directly to a high impedance node ### Application Hints (Continued) in the band gap reference circuit. Any significant loading on this node will cause a change on the regulated output voltage. For this reason, DC leakage current through this pin must be kept as low as possible for best output voltage accuracy. The types of capacitors best suited for the noise bypass capacitor are ceramic and film. High-quality ceramic capacitors with either NPO or COG dielectric typically have very low leakage. Polypropolene and polycarbonate film capacitors are available in small surface-mount packages and typically have extremely low leakage current. Unlike many other LDO's, addition of a noise reduction capacitor does not effect the load transient response of the device. #### **On/Off Input Operation** The LP3985 is turned off by pulling the $V_{EN}$ pin low, and turned on by pulling it high. If this feature is not used, the $V_{EN}$ pin should be tied to $V_{IN}$ to keep the regulator output on at all time. To assure proper operation, the signal source used to drive the $V_{EN}$ input must be able to swing above and below the specified turn-on/off voltage thresholds listed in the Electrical Characteristics section under $V_{IL}$ and $V_{IH}$ . #### **Fast On-Time** The LP3985 output is turned on after Vref voltage reaches its final value (1.23V nomial). To speed up this process, the noise reduction capacitor at the bypass pin is charged with an internal 70uA current source. The current source is turned off when the bandgap voltage reaches approximately 95% of its final value. The turn on time is determined by the time constant of the bypass capacitor. The smaller the capacitor value, the shorter the turn on time, but less noise gets reduced. As a result, turn on time and noise reduction need to be taken into design consideration when choosing the value of the bypass capacitor. #### Micro SMD Mounting The micro SMD package requires specific mounting techniques which are detailed in National Semiconductor Application Note (AN-1112). Referring to the section *Surface Mount Technology (SMT) Assembly Considerations*, it should be noted that the pad style which must be used with the 5 pin package is NSMD (non-solder mask defined) type. For best results during assembly, alignment ordinals on the PC board may be used to facilitate placement of the micro SMD device. #### Micro SMD Light Sensitivity Exposing the micro SMD device to direct sunlight will cause misoperation of the device. Light sources such as halogen lamps can effect electrical performance if brought near to the device. The wavelengths which have most detrimental effect are reds and infra-reds, which means that the fluorescent lighting used inside most buildings has very little effect on performance. A micro SMD test board was brought to within 1cm of a fluorescent desk lamp and the effect on the regulated output voltage was negligible, showing a deviation of less than 0.1% from nominal. # **Physical Dimensions** inches (millimeters) unless otherwise noted MF05A (Rev A) 5-Lead Small Outline Package (MF) NS Package Number MF05A # Physical Dimensions inches (millimeters) unless otherwise noted (Continued) #### DIMENSIONS ARE IN MILLIMETERS #### LAND PATTERN RECOMMENDATION BPA05XXX (Rev C) micro SMD, 5 Bump, Package (BPA05) NS Package Number BPA05CMC The dimensions for X1, X2 and X3 are as given: X1 = 0.828 +/- 0.03mm X2 = 1.387 +/- 0.03mm X3 = 0.900 +/- 0.10mm #### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) #### LAND PATTERN RECOMMENDATION micro SMD,5 Bump, Package (BLA05) **NS Package Number BLA05ADC** The dimensions for X1, X2 and X3 are as given: X1 = 1.006 + -0.03mm X2 = 1.438 + -0.03mmX3 = 0.995 + /- 0.10mm #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. Email: support@nsc.com www.national.com **National Semiconductor** Europe Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 **National Semiconductor** Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 **National Semiconductor** Tel: 81-3-5639-7560 Fax: 81-3-5639-7507 Email: ap.support@nsc.com