# 9338/DM9338 8-Bit Multiple Port Register ### **General Description** The DM9338 is an 8-bit multiple port register designed for high speed random access memory applications where the ability to simultaneously read and write is desirable. A common use would be as a register bank in a three address computer. Data can be written into any one of the eight bits and read from any two of the eight bits simultaneously. ### **Connection Diagrams** Order Number 9338DMQB, 9338FMQB or DM9338N See NS Package Number J16A, N16E or W16A | Pin Names | Description | | | | | | |----------------|----------------------------------------|--|--|--|--|--| | A0-A2 | Write Address Inputs | | | | | | | D <sub>A</sub> | Data Input | | | | | | | B0-B2 | B Read Address Inputs | | | | | | | C0-C2 | C Read Address Inputs | | | | | | | CP | Clock Pulse Input (Active Rising Edge) | | | | | | | SLE | Slave Enable Input (Active LOW) | | | | | | | Z <sub>B</sub> | B Output | | | | | | | Z <sub>C</sub> | C Output | | | | | | ### **Absolute Maximum Ratings (Note)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage 7V Input Voltage 5.5V Operating Free Air Temperature Range Military -55°C to +125°C Commercial 0°C to +70°C Storage Temperature Range -65°C to +150°C Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. ## **Recommended Operating Conditions** | Symbol | Parameter | Military | | | Commercial | | | Units | |-------------------------------------------|------------------------------------------------|-----------|-----|------|------------|-----|------|-------| | | | Min | Nom | Max | Min | Nom | Max | | | V <sub>CC</sub> | Supply Voltage | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | ٧ | | VIH | High Level Input Voltage | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low Level Input Voltage | | | 0.8 | | | 0.8 | V | | Іон | High Level Output Current | | | -0.8 | | | -0.8 | mA | | lor | Low Level Output Current | | | 16 | | | 16 | mA | | TA | Free Air Operating Temperature | -55 | | 125 | 0 | | 70 | °C | | t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup Time HIGH or LOW<br>D <sub>A</sub> to CP | 20<br>12 | | | 20<br>12 | | | ns | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold Time HIGH or LOW DA to CP | 0<br>-8.0 | | | 0<br>8.0 | | | ns | | t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup Time HIGH or LOW<br>An to CP | 10<br>10 | | | 10<br>10 | | | ns | | t <sub>h</sub> (iH)<br>t <sub>h</sub> (L) | Hold Time HIGH or LOW<br>An to CP | 0 | | | 0<br>0 | | | ns | | t <sub>w</sub> (H)<br>t <sub>w</sub> (L) | CP Pulse Width HIGH or LOW | 23<br>13 | | | 23<br>13 | | | ns | ### **Electrical Characteristics** Over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Conditions | | Min | Typ<br>(Note 1) | Max | Units | |-----------------|--------------------------------------|-----------------------------------------------------------------------|-----|-----|-----------------|------|-------| | Vi | Input Clamp Voltage | V <sub>CC</sub> = Min, I <sub>1</sub> = -12 mA | | | | -1.5 | ٧ | | V <sub>OH</sub> | High Level Output Voltage | V <sub>CC</sub> = Min, I <sub>OH</sub> = Max<br>V <sub>IL</sub> = Max | | 2.4 | 3.4 | | ٧ | | V <sub>OL</sub> | Low Level Output Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max<br>V <sub>IH</sub> = Min | | | 0.2 | 0.4 | ٧ | | 11 | Input Current @ Max<br>Input Voltage | $V_{CC} = Max, V_I = 5.5V$ | | | | 1 | mA | | 1 <sub>IH</sub> | High Level Input Current | $V_{CC} = Max, V_I = 2.4V$ | | | <del></del> | 27 | μΑ | | կլ | Low Level Input Current | $V_{CC} = Max, V_I = 0.4V$ | | | | -1.1 | mA | | los | Short Circuit<br>Output Current | V <sub>CC</sub> = Max | MIL | -10 | | -70 | mA | | | | (Note 2) | СОМ | -10 | | -70 | | | lcc | Supply Current | V <sub>CC</sub> = Max | | | | 135 | mA | Note 1: All typicals are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C. Note 2: Not more than one output should be shorted at a time. #### **Switching Characteristics** $V_{CC} = +5.0V$ , $T_A = +25$ °C (See Section 1 for waveforms and load configurations) | | Parameter | | | | | | |--------------------------------------|-------------------------------------------------------------------------|------------|----------|--------------|----------|-------| | Symbol | | 9338 (MIL) | | DM9338 (COM) | | Units | | 100 | | Min | Max | Min | Max | | | tpLH<br>tpнL | Propagation Delay<br>B <sub>n</sub> or C <sub>n</sub> to Z <sub>n</sub> | | 40<br>35 | 13<br>18 | 40<br>35 | ns | | <sup>†</sup> PLH<br><sup>†</sup> PHL | Propagation Delay $D_A$ to $Z_n$ | | 45<br>50 | 25<br>25 | 45<br>50 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>CP to Z <sub>n</sub> | | 35<br>30 | 18<br>13 | 35<br>30 | ns | ### **Functional Description** The 9338 8-bit multiple port register can be considered a 1-bit slice of eight high speed working registers. Data can be written into any one and read from any two of the eight locations simultaneously. Master/slave operation eliminates all race problems associated with simultaneous read/write activity from the same location. When the clock input (CP) is LOW data applied to the data input line (D<sub>A</sub>) enters the selected master. This selection is accomplished by coding the three write input select lines (A0-A2) appropriately. Data is stored synchronously with the rising edge of the clock pulse. The information for each of the two slaved (output) latches is selected by two sets of read address inputs (B0–B2 and C0–C2). The information enters the slave while the clock is HIGH and is stored while the clock is LOW. If Slave Enable is LOW (SLE), the slave latches are continuously enabled. The signals are available on the output pins ( $Z_{\rm B}$ and $Z_{\rm C}$ ). The input bit selection and the two output bit selections can be accomplished independently or simultaneously. The data flows into the device, is demultiplexed according to the state of the write address lines and is clocked into the selected latch. The eight latches function as masters and store the input data. The two output latches are slaves and hold the data during the read operation. The state of each slave is determined by the state of the master selected by its associated set of read address inputs. The method of parallel expansion is shown in Figure a. One 9338 is needed for each bit of the required word length. The read and write input lines should be connected in common on all of the devices. This register configuration provides two words of n-bits each at one time, where n devices are connected in parallel. ### Logic Symbol 4-311