# 8XC51RA/RB/RC CHMOS SINGLE-CHIP 8-BIT MICROCONTROLLER Commercial/Express 87C51RA/83C51RA/80C51RA/87C51RB/83C51RB/87C51RC/83C51RC \*See Table 1 for Proliferation Options - High Performance CHMOS EPROM/ ROM/CPU - 24 MHz Operation - 512 Bytes of On-Chip Data RAM - Dedicated Hardware Watchdog Timer (One-Time Enabled with Reset-Out) - Three 16-Bit Timer/Counters - Programmable Clock Out - Up/Down Timer/Counter - **■** Three Level Program Lock System - 8K/16K/32K On-Chip Program Memory - Improved Quick Pulse Programming Algorithm - **■** Boolean Processor - 32 Programmable I/O Lines - **■** 6 Interrupt Sources - Programmable Serial Channel with: - Framing Error Detection - Automatic Address Recognition - TTL and CMOS Compatible Logic Levels - 64K External Program Memory Space - **■** 64K External Data Memory Space - MCS® 51 Compatible Instruction Set - Power Saving Idle and Power Down Modes - ONCE (On-Circuit Emulation) Mode - **Four-Level Interrupt Priority** - Extended Temperature Range (-40°C to +85°C) ## **MEMORY ORGANIZATION** | ROMiess<br>Device | ROM<br>Device | EPROM<br>Version | ROM/EPROM<br>Bytes | RAM<br>Bytes | |-------------------|---------------|------------------|--------------------|--------------| | 80C51RA | 83C51RA | 87C51RA | 8K | 512 | | 80C51RA | 83C51RB | 87C51RB | 16K | 512 | | 80C51RA | 83C51RC | 87C51RC | 32K | 512 | These devices can address up to 64 Kbytes of external program/data memory. The Intel 8XC51RA/8XC51RB/8XC51RC is a single-chip control-oriented microcontroller which is fabricated on Intel's reliable CHMOS III-E technology. Being a member of the MCS 51 family of controllers, the 8XC51RA/8XC51RB/8XC51RC uses the same powerful instruction set, has the same architecture, and is pinfor-pin compatible with the existing MCS 51 family of products. The 8XC51RA/8XC51RB/8XC51RC is an enhanced version of the 8XC52/8XC54/8XC58. The added features make it an even more powerful microcontroller for applications that require 512 bytes of on-chip data RAM and dedicated hardware WatchDog Timer with reset-out features. Throughout this document 8XC51RX will refer to the 8XC51RA, 8XC51RB and 8XC51RC unless information applies to a specific device. For a detailed description of 8XC51RA/RB/RC, refer to the 8XC51RA/RB/RC Hardware Description, order number 272668. \*Other brands and names are the property of their respective owners. Information in this document is provided in connection with Intel products. Intel assumes no liability whatsoever, including infringement of any patent or copyright, for sale and use of Intel products except as provided in Intel's Terms and Conditions of Sale for such products. Intel retains the right to make changes to these specifications at any time, without notice. Microcomputer Products may have minor variations to this specification known as errata. COPYRIGHT © INTEL CORPORATION, 1995 December 1995 Order Number: 272659-002 **4**826175 0173582 769 **....** **Table 1. Proliferations Options** | | Standard*1 | -1 | -20 | -24 | |---------|------------|----|-----|-----| | 80C51RA | X | Х | Х | Х | | 83C51RA | X | Х | Х | Х | | 87C51RA | X | Х | Х | Х | | 83C51RB | X | Х | Х | Х | | 87C51RB | Х | Х | Х | Х | | 83C51RC | Х | Х | X | Х | | 87C51RC | X | X | Х | Х | ## NOTES: \*1 3.5 MHz to 12 MHz; 5V ±20% -1 3.5 MHz to 16 MHz; 5V ±20% -20 3.5 MHz to 20 MHz; 5V ±20% -24 3.5 MHz to 24 MHz; 5V ±10% Figure 1. 8XC51RX Block Diagram 2 ## **PROCESS INFORMATION** This device is manufactured on P629.5, a CHMOS III-E process. Additional process and reliability information is available in Intel's *Components Quality and Reliability Handbook*, Order No. 210997. ## **PACKAGES** | Part | Prefix | Package Type | |---------|--------|--------------------------| | 8XC51RX | P | 40-Pin Plastic DIP (OTP) | | 8XC51RX | N | 44-Pin PLCC (OTP) | | 8XC51RX | S | 44-Pin QFP (OTP) | Figure 2. Pin Connections ADVANCE INFORMATION ## PIN DESCRIPTIONS Vcc: Supply voltage. Vss: Circuit ground. V<sub>SS1</sub>: Secondary ground (not on DIP). Provided to reduce ground bounce and improve power supply by-passing. #### NOTE: This pin is not a substitute for the $V_{SS}$ pin (pin 22). (Connection not necessary for proper operation.) Port 0: Port 0 is an 8-bit, open drain, bidirectional I/O port. As an output port each pin can sink several LS TTL inputs. Port 0 pins that have 1's written to them float, and in that state can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external Program and Data Memory. In this application it uses strong internal pullups when emitting 1's, and can source and sink several LS TTL inputs. Port 0 also receives the code bytes during EPROM programming, and outputs the code bytes during program verification. External pullup resistors are required during program verification. Port 1: Port 1 is an 8-bit bidirectional I/O port with internal pullups. The Port 1 output buffers can drive LS TTL inputs. Port 1 pins that have 1's written to them are pulled high by the internal pullups, and in that state can be used as inputs. As inputs, Port 1 pins that are externally pulled low will source current (I<sub>IL</sub>, on the data sheet) because of the internal pullups. In addition, Port 1 serves the functions of the following special features of the 8XC51RX: | Port Pin | Alternate Function | |----------|-------------------------------------------------------------------------| | P1.0 | T2 (External Count Input to Timer/<br>Counter 2), Clock-Out | | P1.1 | T2EX (Timer/Counter 2 Capture/<br>Reload Trigger and Direction Control) | Port 1 receives the low-order address bytes during EPROM programming and verifying. Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pullups. The Port 2 output buffers can drive LS TTL inputs. Port 2 pins that have 1's written to them are pulled high by the internal pullups, and in that state can be used as inputs. As inputs, Port 2 pins that are externally pulled low will source current (I<sub>IL</sub>, on the data sheet) because of the internal pullups. Port 2 emits the high-order address byte during fetches from external Program Memory and during accesses to external Data Memory that use 16-bit addresses (MOVX @DPTR). In this application it uses strong internal pullups when emitting 1's. During accesses to external Data Memory that use 8-bit addresses (MOVX @Ri), Port 2 emits the contents of the P2 Special Function Register. Some Port 2 pins receive the high-order address bits during EPROM programming and program verification. Port 3: Port 3 is an 8-bit bidirectional I/O port with internal pullups. The Port 3 output buffers can drive LS TTL inputs. Port 3 pins that have 1's written to them are pulled high by the internal pullups, and in that state can be used as inputs. As inputs, Port 3 pins that are externally pulled low will source current (I<sub>IL</sub>, on the data sheet) because of the pullups. Port 3 also serves the functions of various special features of the 8051 Family, as listed below: | Port Pin | Alternate Function | |----------|----------------------------------------| | P3.0 | RXD (serial input port) | | P3.1 | TXD (serial output port) | | P3.2 | INTO (external interrupt 0) | | P3.3 | INT1 (external interrupt 1) | | P3.4 | T0 (Timer 0 external input) | | P3.5 | T1 (Timer 1 external input) | | P3.6 | WR (external data memory write strobe) | | P3.7 | RD (external data memory read strobe) | RST: Reset I/O. A high on this pin for two machine cycles while the oscillator is running resets the device. The port pins will be driven to their reset condition when a minimum $V_{IHI}$ voltage is applied whether the oscillator is running or not. An internal pulldown resistor permits a power-on reset with only a capacitor connected to $V_{CC}$ . After a WatchDog Timer overflow, this RST pin will drive an output high pulse at a minimum $V_{OH2}$ for 96 x $T_{OSC}$ duration while the internal reset signal is active. ALE: Address Latch Enable output pulse for latching the low byte of the address during accesses to ex- 4 advance information ternal memory. This pin (ALE/PROG) is also the program pulse input during EPROM programming for the 87C51RX. In normal operation ALE is emitted at a constant rate of 1/6 the oscillator frequency, and may be used for external timing or clocking purposes. Note, however, that one ALE pulse is skipped during each access to external Data Memory. If desired, ALE operation can be disabled by setting bit 0 of SFR location 8EH. With this bit set, the pin is weakly pulled high. However, the ALE disable feature will be suspended during a MOVX or MOVC instruction, idle mode, power down mode and ICE mode. The ALE disable feature will be terminated by reset. When the ALE disable feature is suspended or terminated, the ALE pin will no longer be pulled up weakly. Setting the ALE-disable bit has no affect if the microcontroller is in external execution mode. Throughout the remainder of this data sheet, ALE will refer to the signal coming out of the ALE/PROG pin, and the pin will be referred to as the ALE/PROG pin. **PSEN:** Program Store Enable is the read strobe to external Program Memory. When the 8XC51RX is executing code from external Program Memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external Data Memory. EA/Vpp: External Access enable. EA must be strapped to VSS in order to enable the device to fetch code from external Program Memory locations 0000H to 0FFFFH. Note, however, that if any of the Lock bits are programmed, EA will be internally latched on reset. EA should be strapped to V<sub>CC</sub> for internal program executions. This pin also receives the programming supply voltage (Vpp) during EPROM programming. XTAL1: Input to the inverting oscillator amplifier. XTAL2: Output from the inverting oscillator amplifier. #### **OSCILLATOR CHARACTERISTICS** XTAL1 and XTAL2 are the input and output, respectively, of a inverting amplifier which can be config- ured for use as an on-chip oscillator, as shown in Figure 3. Either a quartz crystal or ceramic resonator may be used. More detailed information concerning the use of the on-chip oscillator is available in Application Note AP-155, "Oscillators for Microcontrollers", Order No. 230659. Figure 3. Oscillator Connections To drive the device from an external clock source, XTAL1 should be driven, while XTAL2 floats, as shown in Figure 4. There are no requirements on the duty cycle of the external clock signal, since the input to the internal clocking circuitry is through a divide-by-two flip-flop, but minimum and maximum high and low times specified on the data sheet must be observed. An external oscillator may encounter as much as a 100 pF load at XTAL1 when it starts up. This is due to interaction between the amplifier and its feedback capacitance. Once the external signal meets the $V_{IL}$ and $V_{IH}$ specifications the capacitance will not exceed 20 pF. Figure 4. External Clock Drive Configuration ## **IDLE MODE** The user's software can invoke the Idle Mode. When the microcontroller is in this mode, power consumption is reduced. The Special Function Registers and the onboard RAM retain their values during Idle, but the processor stops executing instructions. Idle advance information Table 2. Status of the External Pins during Idle and Power Down | Mode | Program<br>Memory | ALE | PSEN | PORT0 | PORT1 | PORT2 | PORT3 | |------------|-------------------|-----|------|-------|-------|---------|-------| | ldle | Internal | 1 | 1 | Data | Data | Data | Data | | Idle | External | 1 | 1 | Float | Data | Address | Data | | Power Down | Internal | 0 | 0 | Data | Data | Data | Data | | Power Down | External | 0 | 0 | Float | Data | Data | Data | Mode will be exited if the chip is reset or if an enabled interrupt occurs. #### **POWER DOWN MODE** To save even more power, a Power Down mode can be invoked by software. In this mode, the oscillator is stopped and the instruction that invoked Power Down is the last instruction executed. The on-chip RAM and Special Function Registers retain their values until the Power Down mode is terminated. On the 8XC51RX either a hardware reset or an external interrupt can cause an exit from Power Down. Reset redefines all the SFRs but does not change the on-chip RAM. An external interrupt allows both the SFRs and on-chip RAM to retain their values. To properly terminate Power Down, the reset or external interrupt should not be executed before V<sub>CC</sub> is restored to its normal operating level, and must be held active long enough for the oscillator to restart and stabilize (normally less than 10 ms). With an external interrupt, INTO and INT1 must be enabled and configured as level-sensitive. Holding the pin low restarts the oscillator but bringing the pin back high completes the exit. Once the interrupt is serviced, the next instruction to be executed after RETI will be the one following the instruction that put the device into Power Down. # DEDICATED HARDWARE WATCHDOG TIMER (One-Time Enabled with Reset-Out) The 8XC51RX contains a dedicated WatchDog Timer (WDT) to allow recovery from software or hard- ware upset. WDT is disabled upon power-up. To enable the WDT, user must write 1EH and E1H in sequence to WDTRST Special Function Register. Once the WDT is enabled, the 14-bit counter will increment every machine cycle. While the oscillator is running, the WDT will be incrementing and cannot be disabled. The counter is reset by writing 1EH and E1H in sequence to the WDTRST. If the counter is not reset before it reaches 3FFFH (16383D), the chip will be forced into reset sequence and the WDT will be disabled as upon power-up. During this reset, the chip will drive an output Reset-High pulse for the duration of 96 x $T_{\rm OSC}$ at the RST pin. The duration of the Reset-High pulse works out to 6.00 $\mu s$ @ 16 MHz. While in the Idle mode the WDT continues to count. If the user does not wish to exit the Idle mode with a reset, then the processor must periodically "woken up" to service the WDT. In Power Down mode, the WDT stops counting and holds its current value. ## **DESIGN CONSIDERATION** - The window on the D87C51RX must be covered by an opaque label. Otherwise, the DC and AC characteristics may not be met, and the device may be functionally impaired. - When the idle mode is terminated by a hardware reset, the device normally resumes program execution, from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write when Idle is terminated by reset, the instruction following the one that invokes Idle should not be one that writes to a port pin or to external memory. #### NOTE For more detailed information on the reduced power modes refer to current Embedded Microcontrollers and Processors Handbook Volume I, (Order No. 270645) and Application Note AP-252 (Embedded Applications Handbook, Order No. 270648), "Designing with the 80C51BH." ADVANCE INFORMATION ## **ONCE MODE** The ONCE ("On-Circuit Emulation") Mode facilitates testing and debugging of systems using the 8XC51RX without the 8XC51RX having to be removed from the circuit. The ONCE Mode is invoked by: - 1) Pull ALE low while the device is in reset and PSEN is high; - 2) Hold ALE low as RST is deactivated. While the device is in ONCE Mode, the Port 0 pins float and the other port pins and ALE and PSEN are weakly pulled high. The oscillator circuit remains active. While the 8XC51RX is in this mode, an emulator or test CPU can be used to drive the circuit. Normal operation is restored when a normal reset is applied. ## **8XC51RX EXPRESS** The Intel EXPRESS system offers enhancements to the operational specifications of the MCS 51 family of microcontrollers. These EXPRESS products are designed to meet the needs of those applications whose operating requirements exceed commercial standards. The EXPRESS program includes the commercial standard temperature range with burn-in and an extended temperature range with or without burn-in. With the commercial standard temperature range, operational characteristics are guaranteed over the temperature range of 0°C to +70°C. With the extended temperature range option, operational characteristics are guaranteed over the range of -40°C to +85°C. The optional burn-in is dynamic for a minimum time of 168 hours at 125°C with $V_{CC}=6.9V\pm0.25V$ , following guidelines in MIL-STD-883, Method 1015. Package types and EXPRESS versions are identified by a one- or two-letter prefix to the part number. The prefixes are listed in Table 3. For the extended temperature range option, this data sheet specifies the parameters which deviate from their commercial temperature range limits. **Table 3. Prefix Identification** | | Bedrage | | | | | | | | | | | |--------|-----------------|----------------------|---------|--|--|--|--|--|--|--|--| | Prefix | Package<br>Type | Temperature<br>Range | Burn-In | | | | | | | | | | Р | Plastic | Commercial | No | | | | | | | | | | N | PLCC | Commercial | No | | | | | | | | | | S | QFP | Commercial | No | | | | | | | | | | TP | Plastic | Extended | No | | | | | | | | | | TN | PLCC | Extended | No | | | | | | | | | | TS | QFP | Extended | No | | | | | | | | | | LP | Plastic | Extended | Yes | | | | | | | | | | LN | PLCC | Extended | Yes | | | | | | | | | | LS | QFP | Extended | Yes | | | | | | | | | ## NOTE: Contact distributor or local sales office to match EXPRESS prefix with proper device. #### EXAMPLES: P80C51RA indicates 80C51RA in a plastic package and specified for commercial temperature range, without burn-in. TS87C51RC indicates 87C51RC in a QFP package and specified for extended temperature range, without burn-in. advance information ## **ABSOLUTE MAXIMUM RATINGS\*** NOTICE: This data sheet contains information on products in the sampling and initial production phases of development. The specifications are subject to change without notice. Verify with your local Intel Sales office that you have the latest data sheet before finalizing a design. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. ## **OPERATING CONDITIONS** | Symbol | Description | Min | Max | Units | |--------|--------------------------------------------------------------------------|--------------------------|----------------------|--------------------------| | TA | Ambient Temperature Under Bias<br>Commercial<br>Express | 0<br>-40 | +70<br>+85 | ů. | | Vcc | Supply Voltage<br>All Others<br>8XC51RX-24 | 4.0<br>4.5 | 6.0<br>5.5 | <b>&gt;</b> | | fosc | 0scillator Frequency<br>8XC51RX<br>8XC51RX-1<br>8XC51RX-20<br>8XC51RX-24 | 3.5<br>3.5<br>3.5<br>3.5 | 12<br>16<br>20<br>24 | MHz<br>MHz<br>MHz<br>MHz | ## DC CHARACTERISTICS (Over Operating Conditions) All parameter values apply to all devices unless otherwise indicated. | Symbol | Parameter | Min | Typ<br>(Note 4) | Max | Unit | Test Conditions | |------------------|---------------------------------------------------|--------------------------|-----------------|--------------------------|------|--------------------------------------------| | $V_{IL}$ | Input Low Voltage | -0.5 | | 0.2 V <sub>CC</sub> -0.1 | ٧ | | | $V_{IL1}$ | input Low Voltage EA | 0 | | 0.2 V <sub>CC</sub> -0.3 | ٧ | | | V <sub>IH</sub> | Input High Voltage<br>(Except XTAL1, RST) | 0.2 V <sub>CC</sub> +0.9 | | V <sub>CC</sub> +0.5 | ٧ | | | V <sub>IH1</sub> | Input High Voltage<br>(XTAL1, RST) | 0.7 V <sub>CC</sub> | | V <sub>CC</sub> +0.5 | ٧ | | | V <sub>OL</sub> | Output Low Voltage (Note 5)<br>(Ports 1, 2 and 3) | | | 0.3 | ٧ | $I_{OL} = 100 \mu A (Note 1)$ | | | | | | 0.45 | ٧ | I <sub>OL</sub> = 1.6 mA (Note 1) | | | | | | 1.0 | ٧ | I <sub>OL</sub> = 3.5 mA (Note 1) | | V <sub>OL1</sub> | Output Low Voltage (Note 5) | | | 0.3 | ٧ | $i_{OL} = 200 \mu\text{A} (\text{Note 1})$ | | | (Port 0, ALE, PSEN) | | | 0.45 | ٧ | I <sub>OL</sub> = 3.2 mA (Note 1) | | | | | | 1.0 | ٧ | $I_{OL} = 7.0 \text{ mA (Note 1)}$ | | V <sub>OH</sub> | Output High Voltage | V <sub>CC</sub> -0.3 | | | ٧ | $I_{OH} = -10 \mu\text{A}$ | | | (Ports 1, 2 and 3, ALE, PSEN) | V <sub>CC</sub> -0.7 | | | ٧ | $I_{OH} = -30 \mu\text{A}$ | | | | V <sub>CC</sub> -1.5 | | | ٧ | $I_{OH} = -60 \mu A$ | advance information ## DC CHARACTERISTICS (Over Operating Conditions) (Continued) All parameter values apply to all devices unless otherwise indicated. | Symbol | Parameter | Min | Typ<br>(Note 4) | Max | Unit | Test Conditions | |------------------|----------------------------------------------------------------------------------|----------------------|-----------------|----------------------------|--------------------------|--------------------------------------| | V <sub>OH1</sub> | Output High Voltage | V <sub>CC</sub> -0.3 | | i | ٧ | $I_{OH} = -200 \mu\text{A}$ | | | (Port 0 in External Bus Mode) | V <sub>CC</sub> -0.7 | - | | ٧ | $I_{OH} = -3.2 \text{mA}$ | | | | V <sub>CC</sub> -1.5 | | | ٧ | $l_{OH} = -7.0 \text{ mA}$ | | V <sub>OH2</sub> | Output High Voltage | 0.5 V <sub>CC</sub> | | | ٧ | $I_{OH} = -800 \mu A$ | | | (RST) | 0.75 V <sub>CC</sub> | | | ٧ | $I_{OH} = -300 \mu A$ | | | | 0.9 V <sub>CC</sub> | | | ٧ | $I_{OH} = -80 \mu\text{A}$ | | I <sub>IL</sub> | Logical 0 Input Current<br>(Ports 1, 2 and 3) | | | -50 | μА | V <sub>IN</sub> = 0.45V | | lu | Input leakage Current (Port 0) | | | ±10 | μΑ | $V_{IN} = V_{IL} \text{ or } V_{IH}$ | | ITL | Logical 1 to 0 Transition Current<br>(Ports 1, 2 and 3)<br>Commercial<br>Express | | | -675<br>-775 | μ <b>Α</b><br>μ <b>Α</b> | V <sub>IN</sub> = 2V | | RRST | RST Pulldown Resistor | 40 | | 225 | ΚΩ | | | CIO | Pin Capacitance | | 10 | | рF | @1 MHz, 25°C | | lcc | Power Supply Current:<br>Active Mode<br>at 12 MHz (Figure 5) | | 15 | 30 | mA | (Note 3) | | | at 16 MHz<br>at 20 MHz<br>at 24 MHz<br>Idle Mode | | | 38<br>47<br>56 | mA<br>mA<br>mA | | | | at 12 MHz (Figure 5)<br>at 16 MHz<br>at 20 MHz<br>at 24 MHz | | 5 | 7.5<br>9.5<br>11.5<br>13.5 | mA<br>mA<br>mA | | | | Power Down Mode | | 5 | 75 | μA | | #### NOTES: 2. Capacitive loading on Ports 0 and 2 cause the VOH on ALE and PSEN to drop below the 0.9 VCC specification when the address lines are stabilizing. 3. See Figures 6-9 for test conditions. Minimum $V_{CC}$ for Power Down is 2V. Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: Maximum I<sub>OL</sub> per port pin: Maximum IOL per 8-bit port- Port 0: Ports 1, 2 and 3: 15 mA Maximum total $I_{OL}$ for all output pins: 71 mA If $I_{OL}$ exceeds the test condition, $V_{OL}$ may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions. advance information <sup>1.</sup> Capacitive loading on Ports 0 and 2 may cause noise pulses above 0.4V to be superimposed on the Vols of ALE and Ports 1, 2 and 3. The noise is due to external bus capacitance discharging into the Port 0 and Port 2 pins when these pins change from 1 to 0. In applications where capacitive loading exceeds 100 pF, the noise pulses on these signals may exceed 0.8V. It may be desirable to qualify ALE or other signals with a Schmitt Triggers, or CMOS-level input logic. <sup>4.</sup> Typicals are based on a limited number of samples and are not guaranteed. The values listed are at room temperature Figure 6. I<sub>CC</sub> Test Condition, Active Mode Figure 5. I<sub>CC</sub> vs Frequency Figure 7. I<sub>CC</sub> Test Condition Idle Mode Figure 8. I<sub>CC</sub> Test Condition, Power Down Mode $V_{CC} = 2.0V$ to 6.0V Figure 9. Clock Signal Waveform for $I_{CC}$ Tests in Active and Idle Modes. TCLCH = TCHCL = 5 ns 10 ## **EXPLANATION OF THE AC SYMBOLS** Each timing symbol has 5 characters. The first character is always a 'T' (stands for time). The other characters, depending on their positions, stand for the name of a signal or the logical status of that signal. The following is a list of all the characters and what they stand for. - A: Address - C: Clock - D: Input Data - H: Logic level HIGH - I: Instruction (program memory contents) - L: Logic level LOW, or ALE - P: PSEN - Q: Output Data - R: RD signal - T: Time - V: Valid - W: WR signal - X: No longer a valid logic level - Z: Float For example, TAVLL = Time from Address Valid to ALE Low TLLPL = Time from ALE Low to PSEN Low AC CHARACTERISTICS (Over Operating Conditions, Load Capacitance for Port 0, ALE/PROG and PSEN = 100 pF, Load Capacitance for All Other Outputs = 80 pF) ## **EXTERNAL MEMORY CHARACTERISTICS** All parameter values apply to all devices unless otherwise indicated. In this table, 8XC51RX refers to 8XC51RX and 8XC51RX-1. 8XC51RX-24 refers to 8XC51RX-20 and 8XC51RX-24. | Symbol | Description | | MHz<br>Ilator | | MHz<br>llator | | MHz<br>llator | | lable<br>iliator | Units | |---------|--------------------------------------------------------------------------|-----|--------------------------------|-----|---------------|----|---------------|--------------------------|-------------------------------|--------------------------| | | | Min | Min Max Min Max Min Max Min Ma | | Max | 7 | | | | | | 1/TCLCL | Oscillator Frequency<br>8XC51RX<br>8XC51RX-1<br>8XC51RX-20<br>8XC51RX-24 | | | | | | | 3.5<br>3.5<br>3.5<br>3.5 | 12<br>16<br>20<br>24 | MHz<br>MHz<br>MHz<br>MHz | | TLHLL | ALE Pulse Width | 127 | | 60 | | 43 | | 2 TCLCL 40 | | ns | | TAVLL | Address Valid to<br>ALE Low | 43 | | 10 | | 12 | | TCLCL - 40 | | ns | | TLLAX | Address Hold After<br>ALE Low | 53 | | 20 | | 12 | | TCLCL - 30 | | ns | | TLLIV | ALE Low to Valid<br>Instruction In<br>8XC51RX<br>8XC51RX-24 | | 234 | | 125 | | 91 | | 4 TCLCL - 100<br>4 TCLCL - 75 | ns<br>ns | | TLLPL | ALE Low to PSEN<br>Low | 53 | | 20 | | 12 | | TCLCL - 30 | | ns | | TPLPH | PSEN Pulse Width | 205 | | 105 | | 80 | | 3 TCLCL - 45 | | ns | | TPLIV | PSEN Low to Valid<br>Instruction In<br>8XC51RX<br>8XC51RX-24 | | 145 | | 60 | | 35 | | 3 TCLCL - 105<br>3 TCLCL - 90 | ns<br>ns | | TPXIX | Input Instruction<br>Hold After PSEN | 0 | | 0 | | 0 | | 0 | | ns | ADVANCE INFORMATION ## **EXTERNAL MEMORY CHARACTERISTICS (Continued)** All parameter values apply to all devices unless otherwise indicated. | Symbol | Description | 12 MHz<br>Oscillator | | 20 MHz<br>Oscillator | | 24 MHz<br>Oscillator | | | able<br>liator | Units | |--------|----------------------------------------------------------------|----------------------|-----|----------------------|-----|----------------------|-----|----------------------------------------|-------------------------------|----------------| | | | Min | Max | Min | Max | Min | Max | Min | Max | | | TPXIZ | Input Instruction Float After<br>PSEN<br>8XC51RX<br>8XC51RX-24 | | 59 | | 30 | | 21 | | TCLCL - 25<br>TCLCL - 20 | ns<br>ns | | TAVIV | Address to Valid Instruction In | | 312 | | 145 | | 103 | | 5 TCLCL - 105 | ns | | TPLAZ | PSEN Low to Address Float | | 10 | | 10 | | 10 | | 10 | ns | | TRLRH | RD Pulse Width | 400 | | 200 | | 150 | | 6 TCLCL - 100 | | ns | | TWLWH | WR Pulse Width | 400 | | 200 | | 150 | | 6 TCLCL - 100 | | ns | | TRLDV | RD Low to Valid Data In<br>8XC51RX<br>8XC51RX-24 | | 252 | | 155 | | 113 | | 5 TCLCL - 165<br>5 TCLCL - 95 | ns<br>ns | | TRHDX | Data Hold After RD | 0 | | 0 | | 0 | | 0 | | ns | | TRHDZ | Data Float After RD | | 107 | | 40 | | 23 | | 2 TCLCL - 60 | ns | | TLLDV | ALE Low to Valid Data In<br>8XC51RX<br>8XC51RX-24 | | 517 | | 310 | | 243 | | 8 TCLCL - 150<br>8 TCLCL - 90 | ns<br>ns | | TAVDV | Address to Valid Data In<br>8XC51RX<br>8XC51RX-24 | | 585 | | 360 | | 285 | | 9 TCLCL - 165<br>9 TCLCL - 90 | ns<br>ns | | TLLWL | ALE Low to RD or WR Low | 200 | 300 | 100 | 200 | 75 | 175 | 3 TCLCL - 50 | 3 TCLCL + 50 | ns | | TAVWL | Address Valid to WR Low<br>8XC51RX<br>8XC51RX-24 | 203 | | 110 | | 77 | | 4 TCLCL - 130<br>4 TCLCL - 90 | | ns<br>ns | | TQVWX | Data Valid before WR<br>8XC51RX<br>8XC51RX-20<br>8XC51RX-24 | 33 | | 15 | | 12 | | TCLCL - 50<br>TCLCL - 35<br>TCLCL - 30 | | ns<br>ns<br>ns | | TWHQX | Data Hold after WR<br>8XC51RX<br>8XC51RX-20<br>8XC51RX-24 | 33 | | 10 | | 7 | | TCLCL-50<br>TCLCL-40<br>TCLCL-30 | | ns<br>ns<br>ns | | TQVWH | Data Valid to WR High<br>8XC51RX<br>8XC51RX-24 | 433 | | 280 | | 222 | | 7 TCLCL - 150<br>7 TCLCL - 70 | | ns<br>ns | | TRLAZ | RD Low to Address Float | | 0 | | 0 | | 0 | | 0 | ns | | TWHLH | RD or WR High to ALE High<br>8XC51RX<br>8XC51RX-24 | 43 | 123 | 10 | 90 | 12 | 71 | TCLCL-40<br>TCLCL-30 | TCLCL+40<br>TCLCL+30 | ns | 12 ## **EXTERNAL PROGRAM MEMORY READ CYCLE** ## **EXTERNAL DATA MEMORY READ CYCLE** ## **EXTERNAL DATA MEMORY WRITE CYCLE** ADVANCE INFORMATION ## SERIAL PORT TIMING - SHIFT REGISTER MODE Test Conditions: Over Operating Conditions; Load Capacitance = 80 pF | Symbol | Parameter | 12 MHz<br>Oscillator | | 20 MHz<br>Oscillator | | 24 MHz<br>Oscillator | | Variable<br>Oscillator | | Units | |--------|-------------------------------------------------------------------------|----------------------|-----|----------------------|-----|----------------------|-----|-------------------------------|----------------|----------| | | | Min | Max | Min | Max | Min | Max | Min | Max | | | TXLXL | Serial Port Clock<br>Cycle Time | 1 | | 0.600 | | 0.500 | | 12 TCLCL | | μs | | TQVXH | Output Data<br>Setup to Clock<br>Rising Edge | 700 | | 367 | | | 284 | 10 TCLCL - 133 | | ns | | TXHQX | Output Data<br>Hold after Clock<br>Rising Edge<br>8XC51RX<br>8XC51RX-24 | 50 | | 50 | | 34 | | 2 TCLCL - 117<br>2 TCLCL - 50 | | ns<br>ns | | TXHDX | Input Data Hold<br>After Clock<br>Rising Edge | 0 | | 0 | | 0 | | 0 | | ns | | TXHDV | Clock Rising<br>Edge to Input<br>Data Valid | | 700 | | 367 | | 284 | | 10 TCLCL - 133 | ns | ## SHIFT REGISTER MODE TIMING WAVEFORMS advance information **4826175 0173595 317** ## **EXTERNAL CLOCK DRIVE** | Symbol | Parameter | Min | Max | Units | |---------|--------------------------------------------------------------------------|--------------------------|-----------------------|----------------| | 1/TCLCL | Oscillator Frequency<br>8XC51RX<br>8XC51RX-1<br>8XC51RX-20<br>8XC51RX-24 | 3.5<br>3.5<br>3.5<br>3.5 | 12<br>16<br>20<br>24 | MHz | | TCHCX | High Time | 0.35 T <sub>OSC</sub> | 0.65 T <sub>OSC</sub> | ns | | TCLCX | Low Time | 0.35 T <sub>OSC</sub> | 0.65 T <sub>OSC</sub> | ns | | TCLCH | Rise Time<br>8XC51RX<br>8XC51RX-24 | | 20<br>10 | ns<br>ns | | TCHCL | Fall Time20<br>8XC51RX<br>8XC51RX-24 | | 20<br>10 | ns<br>ns<br>ns | ## **EXTERNAL CLOCK DRIVE WAVEFORM** ## AC TESTING INPUT, OUTPUT WAVEFORMS AC Inputs during testing are driven at V $_{CC}$ -0.5V for a Logic "1" and 0.45V for a Logic "0". Timing measurements are made at V $_{IH}$ min for a Logic "1" and V $_{IL}$ max for a Logic "0". ## **FLOAT WAVEFORMS** For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs, and begins to float when a 100 mV change from the loaded V<sub>OH</sub>/V<sub>OL</sub> level occurs. I<sub>OL</sub>/I<sub>OH</sub> = ±20 mA. **ADVANCE INFORMATION** ## PROGRAMMING THE EPROM The part must be running with a 4 MHz to 6 MHz oscillator. The address of an EPROM location to be programmed is applied to address lines while the code byte to be programmed in that location is applied to data lines. Control and program signals must be held at the levels indicated in Table 4. Normally EA/V<sub>PP</sub> is held at logic high until just before ALE/PROG is to be pulsed. The EA/V<sub>PP</sub> is raised to V<sub>PP</sub>, ALE/PROG is pulsed low and then EA/V<sub>PP</sub> is returned to a high (also refer to timing diagrams). ## NOTES: Exceeding the V<sub>PP</sub> maximum for any amount of time could damage the device permanently. The V<sub>PP</sub> source must be well regulated and free of glitches. ## **DEFINITION OF TERMS** ADDRESS LINES: P1.0-P1.7, P2.0-P2.5 respectively for A0-A13. DATA LINES: P0.0-P0.7 for D0-D7. CONTROL SIGNALS: RST, PSEN, P2.6, P2.7, P3.3, P3.6, P3.7 PROGRAM SIGNALS: ALE/PROG, EA/VPP **Table 4. EPROM Programming Modes** | Mode | | RST | PSEN | ALE/<br>PROG | EA/<br>V <sub>PP</sub> | P2.6 | P2.7 | P3.3 | P3.6 | P3.7 | |-------------------|-------------------------------------------|-----|------|--------------|------------------------|------|------|------|------|------| | Program Code Data | | Н | L | ъ | 12.75V | L | Н | Н | Н | Н | | Verify Code Data | | н | L | Н | Н | L | L | L | Н | Н | | | Program Encryption<br>Array Address 0-3FH | | L | T | 12.75V | L | Н | Н | L | Н | | Program Lock | Bit 1 | Н | L | 7 | 12.75V | Н | Н | Н | Н | Н | | Bits | Bit 2 | н | L | 7 | 12.75V | н | Н | н | L | L | | | Bit 3 | Н | L | ъ | 12.75V | Н | L | Н | Н | L | | Read Signature | Read Signature Byte | | | Н | Н | L | L | L | L | L | Figure 10. Programming the EPROM ## PROGRAMMING ALGORITHM Refer to Table 4 and Figures 10 and 11 for address, data, and control signals set up. To program the 87C51RX the following sequence must be exercised. - 1. Input the valid address on the address lines. - Input the appropriate data byte on the data lines. - Activate the correct combination of control signals. - 4. Raise $\overline{EA}/V_{PP}$ from $V_{CC}$ to 12.75V $\pm$ 0.25V. - Pulse ALE/PROG 5 times for the EPROM array, and 25 times for the encryption table and the lock bits. Repeat 1 through 5 changing the address and data for the entire array or until the end of the object file is reached. ## **PROGRAM VERIFY** Program verify may be done after each byte or block of bytes is programmed. In either case a complete verify of the programmed array will ensure reliable programming of the 87C51RX. The lock bits cannot be directly verified. Verification of the lock bits is done by observing that their features are enabled. Figure 11. Programming Signal's Waveforms advance information ## **ROM and EPROM Lock System** The program lock system, when programmed, protects the onboard program against software piracy. The 83C51RX has a one-level program lock system and a 64-byte encryption table. See line 2 of Table 5. If program protection is desired, the user submits the encryption table with their code, and both the lock-bit and encryption array are programmed by the factory. The encryption array is not available without the lock bit. For the lock bit to be programmed, the user must submit an encryption table. The 87C51RX has a 3-level program lock system and a 64-byte encryption array. Since this is an EPROM device, all locations are user-programmable. See Table 5. ## **Encryption Array** Within the EPROM array are 64 bytes of Encryption Array that are initially unprogrammed (all 1's). Every time that a byte is addressed during a verify, 6 address lines are used to select a byte of the Encryption Array. This byte is then exclusive-NOR'ed (XNOR) with the code byte, creating an Encryption Verify byte. The algorithm, with the array in the unprogrammed state (all 1's), will return the code in its original, unmodified form. For programming the Encryption Array, refer to Table 4 (Programming the EPROM). When using the encryption array, one important factor needs to be considered. If a code byte has the value OFFH, verifying the byte will produce the encryption byte value. If a large block (>64 bytes) of code is left unprogrammed, a verification routine will display the contents of the encryption array. For this reason all unused code bytes should be programmed with some value other than OFFH, and not all of them the same value. This will ensure maximum program protection. ## **Program Lock Bits** The 87C51RX has 3 programmable lock bits that when programmed according to Table 5 will provide different levels of protection for the on-chip code and data. If any program lock bits were programmed, erasing the EPROM will not erase the program lock bits and programming of the EPROM is disabled. ## **Reading the Signature Bytes** The 8XC51RX has 3 signature bytes in locations 30H, 31H, and 60H. To read these bytes follow the procedure for EPROM verify, but activate the control lines provided in Table 4 for Read Signature Byte. | Location | Device | Contents | | |----------|---------|----------|--| | 30H | All | 89H | | | 31H | All | 58H | | | 60H | 87C51RC | C2H | | | | 87C51RB | C1H | | | | 87C51RA | COH | | | | 83C51RC | 42H/C2H | | | | 83C51RB | 41H/C1H | | | | 83C51RA | 40H/C0H | | ## Erasure Characteristics (Windowed Packages Only) Erasure of the EPROM begins to occur when the chip is exposed to light with wavelength shorter than approximately 4,000 Angstroms. Since sunlight and fluorescent lighting have wavelengths in this range, exposure to these light sources over an extended time (about 1 week in sunlight, or 3 years in roomlevel fluorescent lighting) could cause inadvertent erasure. If an application subjects the device to this type of exposure, it is suggested that an opaque label be placed over the window. The recommended erasure procedure is exposure to ultraviolet light (at 2537 Angstroms) to an integrated dose of at least 15 W-sec/cm². Exposing the EPROM to an ultraviolet lamp of 12,000 $\mu$ W/cm² rating for 30 minutes, at a distance of about 1 inch, should be sufficient. Erasure leaves all the EPROM Cells in a 1's state. ADVANCE INFORMATION Table 5. Program Lock Bits and the Features | ı | Program Lock Bits | | | | | | | |---|-------------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | LB1 | LB2 | LB3 | Protection Type | | | | | 1 | υ | U | U | No Program Lock features enabled. (Code verify will still be encrypted by the Encryption Array if programmed.) | | | | | 2 | Р | υ | U | MOVC instructions executed from external program memory are disabled from fetching code bytes from internal memory, EA is sampled and latched on Reset, and further programming of the EPROM is disabled. | | | | | 3 | Р | Р | U | Same as 2, also verify is disabled. | | | | | 4 | Р | Р | Р | Same as 3, also external execution is disabled. | | | | NOTE: Any other combination of the lock bits is not defined. ## **EPROM PROGRAMMING AND VERIFICATION CHARACTERISTICS** $(T_A = 21^{\circ}C \text{ to } 27^{\circ}C; V_{CC} = 5V \pm 20\%; V_{SS} = 0V)$ | Symbol | Parameter | Min | Max | Units | |-----------------|-----------------------------------|---------|---------|----------| | V <sub>PP</sub> | Programming Supply Voltage | 12.5 | 13.0 | ٧ | | ipp | Programming Supply Current | | 75 | mA | | 1/TCLCL | Oscillator Frequency | 4 | 6 | MHz | | TAVGL | Address Setup to PROG Low | 48TCLCL | | | | TGHAX | Address Hold after PROG | 48TCLCL | | | | TDVGL | Data Setup to PROG Low | 48TCLCL | | | | TGHDX | Data Hold after PROG | 48TCLCL | | | | TEHSH | (Enable) High to V <sub>PP</sub> | 48TCLCL | | | | TSHGL | V <sub>PP</sub> Setup to PROG Low | 10 | | μs | | TGHSL | V <sub>PP</sub> Hold after PROG | 10 | | μs | | TGLGH | PROG Width | 90 | 110 | μs | | TAVQV | Address to Data Valid | | 48TCLCL | <b>T</b> | | TELQV | ENABLE Low to Data Valid | | 48TCLCL | | | TEHQZ | Data Float after ENABLE | 0 | 48TCLCL | | | TGHGL | PROG High to PROG Low | 10 | | μs | ADVANCE INFORMATION ## **EPROM PROGRAMMING AND VERIFICATION WAVEFORMS** ## Thermal impedance All thermal impedance data is approximate for static air conditions at 1W of power dissipation. Values will change depending on operating conditions and applications. See the Intel Packaging Handbook (Order Number 240800) for a description of Intel's thermal impedance test methodology. | Package | $\theta_{JA}$ | θJC | Device | | |---------|---------------|--------|--------|--| | Р | 45°C/W | 16°C/W | All | | | N | 46°C/W | 16°C/W | All | | | S | 87°C/W | 18°C/W | 51RA | | | | 96°C/W | 24°C/W | 51RB | | | | 90°C/W | 22°C/W | 51RC | | ## **DATA SHEET REVISION HISTORY** Data sheets are changed as new device information becomes available. Verify with your local Intel sales office that you have the latest version before finalizing a design or ordering devices. The following differences exist between this datasheet (272659-002) and the previous version (272659-001): - ADVANCE INFORMATION datasheet replaces PRODUCT PREVIEW datasheet. - 2. I<sub>TL</sub> (Commercial) changed from $-650~\mu\text{A}$ to $-675~\mu\text{A}.$ - 3. I<sub>TL</sub> (Express) changed from $-750~\mu\text{A}$ to $-775~\mu\text{A}.$ - 4. 8XC51RX-24, $V_{CC}$ changed from 5V $\pm$ 20% to 5V $\pm$ 10%. - Remove all CERDIP package types (prefix D, TD, LD). # الهint INTEL CORPORATION, 2200 Mission College Blvd., Santa Clara, CA 95052; Tel. (408) 765-8080 INTEL CORPORATION (U.K.) Ltd., Swindon, United Kingdom; Tel. (0793) 696 000 INTEL JAPAN k.k., Ibaraki-ken; Tel. 029747-8511 ADVANCE INFORMATION Qυ