# 12-Bit, 500ksps Sampling A/D Converter with Shutdown ## **FEATURES** - Single Supply 5V or ±5V Operation - Two Speed Grades, 500ksps (LTC1278-5) 400ksps (LTC1278-4) - 70dB S/(N + D) and 74dB THD at Nyquist - No Missing Codes Over Temperature - 75mW (Typ) Power Dissipation - Power Shutdown with Instant Wake-Up - Internal Reference Can Be Overdriven Externally - Internal Synchronized Clock; No Clock Required - High Impedance Analog Input - 0V to 5V or ±2.5V Input Range - New Flexible, Friendly Parallel Interface to DSPs and FIFOs - 24-Pin Narrow DIP and SOL Packages ## **APPLICATIONS** - High Speed Data Acquisition - Digital Signal Processing - Multiplexed Data Acquisition Systems - Audio and Telecom Processing - Spectrum Analysis ## DESCRIPTION The LTC1278 is a $1.6\mu s$ , 500ksps, sampling 12-bit A/D converter which draws only 75mW from a single 5V or $\pm$ 5V supplies. This easy-to-use device comes complete with a 200ns sample-and-hold, a precision reference and an internally trimmed clock. Unipolar and bipolar conversion modes add to the flexibility of the ADC. The low power dissipation is made even more attractive by a 8.5mW power-down feature. Instant wake-up from shutdown allows the converter to be powered down even during brief inactive periods. The LTC1278 converts 0V to 5V unipolar inputs from a single 5V supply and $\pm 2.5V$ bipolar inputs from $\pm 5V$ supplies. Maximum DC specs include $\pm 1LSB$ INL and $\pm 1LSB$ DNL. Outstanding guaranteed AC performance includes 70dB S/(N + D) and 78dB THD at the input frequency of 100kHz over temperature. The internal clock is trimmed for 1.6µs conversion time. The clock automatically synchronizes to each sample command, eliminating problems with asynchronous clock noise found in competitive devices. A separate convert start input and a data ready signal (BUSY) ease connections to FIFOs, DSPs and microprocessors. ## TYPICAL APPLICATION Single 5V Supply, 500kHz, 12-Bit Sampling A/D Converter # Effective Bits and Signal-to-(Noise + Distortion) vs Input Frequency # **ABSOLUTE MAXIMUM RATINGS** | $AV_{DD} = DV_{DD} = V_{DD} \text{ (Notes 1, 2)}$ | |-------------------------------------------------------------------| | Supply Voltage (V <sub>DD</sub> ) 12\ | | Negative Supply Voltage (V <sub>SS</sub> ) | | Bipolar Operation Only6V to GNE | | Total Supply Voltage (V <sub>DD</sub> to V <sub>SS</sub> ) | | Bipolar Operation Only 12\ | | Analog Input Voltage (Note 3) | | Unipolar Operation – 0.3V to V <sub>DD</sub> + 0.3V | | Bipolar Operation $V_{SS} = 0.3V$ to $V_{DD} + 0.3V$ | | Digital Input Voltage (Note 4) | | Unipolar Operation0.3V to 12V | | Bipolar OperationV <sub>SS</sub> – 0.3V to 12V | | Digital Output Voltage | | Unipolar Operation0.3V to V <sub>DD</sub> + 0.3V | | Bipolar OperationV <sub>SS</sub> – 0.3V to V <sub>DD</sub> + 0.3V | | Power Dissipation 500mW | | Operating Temperature Range | | LTC1278-4C, LTC1278-5C 0°C to 70°C | | LTC1278-4140°C to 85°C | | Storage Temperature Range65°C to 150°C | | Lead Temperature (Soldering, 10 sec) 300°C | # PACKAGE/ORDER INFORMATION | Ain 1 VRE 2 AGND 3 D11(MSB) 4 D10 5 09 6 DB 7 D7 8 | 24] AV <sub>DD</sub> 23] Vss 22] BUSY 21] GS 20] RD 19] CONVST 18] SHON 17] DV <sub>OD</sub> | ORDER PART NUMBER LTC1278-4CN LTC1278-5CN LTC1278-4IN LTC1278-4CS LTC1278-5CS | |----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------| | DS 10. D4 11 DGND 12 N PACKAGE 24-LEAD PLASTIC DIP TJMAX = 110°C, 0, TJMAX = 110°C, 0 | "" | | Consult factory for Military grade parts. # CONVERTER CHARACTERISTICS With Internal Reference (Notes 5, 6) | | | | LTC | 1278-4/LTC12 | 78-5 | | |-------------------------------|---------------------------|---|-----|--------------|----------|------------| | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | | Resolution (No Missing Codes) | | • | 12 | | | Bit | | Integral Linearity Error | (Note 7) | • | | | ±1 | LSB | | Differential Linearity Error | | • | | | ±1 | LSB | | Offset Error | (Note 8) | | | | ±4<br>±6 | LSB<br>LSB | | Gain Error | | | | | ±15 | LSB | | Gain Error Tempco | I <sub>OUT(REF)</sub> = 0 | • | | ±10 | ±45 | ppm/°C | ## ANALOG INPUT (Note 5) | SYMBOL | PARAMETER | CONDITIONS | | LTC12 | 78-4/LTC1<br>TYP | 278-5<br>MAX | UNITS | |-----------------|------------------------------|--------------------------------------------------------------------------------------------------------------------|---|-------|------------------|--------------|----------| | ViN | Analog Input Range (Note 9) | $4.95V \le V_{DD} \le 5.25V$ (Unipolar)<br>$4.75V \le V_{DD} \le 5.25V$ , $-5.25V \le V_{SS} \le -2.45V$ (Bipolar) | • | | 0 to 5<br>±2.5 | | V | | I <sub>IN</sub> | Analog Input Leakage Current | CS = High | • | | - | ±1 | μА | | C <sub>IN</sub> | Analog Input Capacitance | Between Conversions (Sample Mode) During Conversions (Hold Mode) | | | 45<br>5 | | pF<br>pF | ## **DYNAMIC ACCURACY** (Note 5) | SYMBOL | PARAMETER | CONDITIONS | | LTC12<br>MIN | 78-4/LTC<br>Typ | 1278-5<br>MAX | UNITS | |-----------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|---|--------------|-----------------|---------------|----------| | S/(N + D) | Signal-to-Noise Plus Distortion Ratio | 100kHz Input Signal<br>250kHz Input Signal | • | 70 | 72<br>70 | | dB<br>dB | | THD | Total Harmonic Distortion First 5 Harmonics | 100kHz Input Signal<br>250kHz Input Signal | • | | -80<br>-74 | -78 | dB<br>dB | | | Peak Harmonic or Spurious Noise | 100kHz Input Signal<br>250kHz Input Signal | • | | -84<br>-74 | -82 | dB<br>dB | | IMD | Intermodulation Distortion | f <sub>IN1</sub> = 99.37kHz, f <sub>IN2</sub> = 102.4kHz<br>f <sub>IN1</sub> = 249.37kHz, f <sub>IN2</sub> = 252.4kHz | | | -82<br>-70 | | dB<br>dB | | | Full Power Bandwidth | | | | 4 | | MHz | | | Full Linear Bandwidth (S/(N + D) ≥ 68dB) | | | | 350 | | kHz | # INTERNAL REFERENCE CHARACTERISTICS (Note 5) | | | | LTC* | 278-4/LTC1 | 278-5 | | |----------------------------------|----------------------------------------------------------------|---|-------|--------------|-------|----------------| | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | | V <sub>BEF</sub> Output Voltage | I <sub>OUT</sub> = 0 | | 2.400 | 2.420 | 2.440 | V | | V <sub>REF</sub> Output Tempco | I <sub>OUT</sub> = 0 | • | | ±10 | ±45 | ppm/°C | | V <sub>REF</sub> Line Regulation | $4.95V \le V_{DD} \le 5.25V$<br>$-5.25V \le V_{SS} \le -4.95V$ | | | 0.01<br>0.01 | | LSB/V<br>LSB/V | | V <sub>REF</sub> Load Regulation | 0V ≤ I <sub>OUT</sub> ≤ 1mA | | | 2 | | LSB/mA | # DIGITAL INPUTS AND DIGITAL OUTPUTS (Note 5) | | | | | LTC1278-4/LTC1278-5 | | | | |-------------------|-------------------------------------|-------------------------------------------------------------------------------------------|---|---------------------|--------------|-----|--------| | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | | V <sub>IH</sub> | High Level Input Voltage | V <sub>DD</sub> = 5.25V | • | 2.4 | | | V | | V <sub>IL</sub> | Low Level Input Voltage | V <sub>DD</sub> = 4.95V | • | | | 8.0 | V | | IIN | Digital Input Current | V <sub>IN</sub> = 0V to V <sub>DD</sub> | • | | | ±10 | μА | | CIN | Digital Input Capacitance | | | | 5 | | pF | | V <sub>OH</sub> | High Level Output Voltage | $\begin{aligned} V_{DD} &= 4.95 V \\ I_0 &= -10 \mu A \\ I_0 &= -200 \mu A \end{aligned}$ | • | 4 | 4.7 | | V<br>V | | V <sub>OL</sub> | Low Level Output Voltage | $V_{DD} = 4.95V$ $I_0 = 160\mu A$ $I_0 = 1.6mA$ | • | | 0.05<br>0.10 | 0.4 | V<br>V | | loz | High Z Output Leakage D11 to D0 | V <sub>OUT</sub> = 0V to V <sub>DD</sub> , CS High | • | | | ±10 | μΑ | | C <sub>OZ</sub> | High Z Output Capacitance D11 to D0 | CS High (Note 9 ) | • | | | 15 | ρF | | SOURCE | Output Source Current | V <sub>OUT</sub> = 0V | | | -10 | | mA | | I <sub>SINK</sub> | Output Sink Current | V <sub>OUT</sub> = V <sub>DD</sub> | | | 10 | | mA | # POWER REQUIREMENTS (Note 5) | SYMBOL<br>V <sub>DD</sub> | PARAMETER CONDITIONS | | | | LTC1278-4/LTC1278-5<br>MIN TYP MAX | | | |---------------------------|----------------------------------------|------------------------------------------------------|---|--------------|------------------------------------|--------------|----------| | | Positive Supply Voltage (Notes 10, 11) | Unipolar<br>Bipolar | | 4.95<br>4.75 | | 5.25<br>5.25 | V | | $V_{SS}$ | Negative Supply Voltage (Note 10) | Bipolar Only | | -2.45 | | -5.25 | V | | I <sub>DD</sub> | Positive Supply Current | f <sub>SAMPLE</sub> = 500ksps<br>SHDN = 0V | • | | 15.0<br>1.7 | 29.5<br>3.0 | mA<br>mA | | ISS | Negative Supply Current | f <sub>SAMPLE</sub> = 500ksps, V <sub>SS</sub> = -5V | • | | 0.12 | 0.30 | mA | | P <sub>D</sub> | Power Dissipation | f <sub>SAMPLE</sub> = 500ksps<br>SHDN = 0V | • | | 75.0<br>8.5 | 150<br>15 | mW<br>ww | # TIMING CHARACTERISTICS (Note 5) | OVERDOL | | | | | LTC1278-4/LTC1278-5 | | | |-----------------|--------------------------------------------------------------------|------------------------------------------------------------|---|----------------|---------------------|-------------------|----------| | SYMBOL | PARAMETER | CONDITIONS | | MIN TYP | | MAX | UNITS | | fsample(max) | Maximum Sampling Frequency | LTC1278-4<br>LTC1278-5 | | 400<br>500 | | _ | kHz | | tsample(MIN) | Minimum Throughput Time<br>(Acquisition Time Plus Conversion Time) | LTC1278-4<br>LTC1278-5 | • | | | 2.5<br>2.0 | да<br>2ц | | tconv | Conversion Time | LTC1278-4<br>LTC1278-5 | | | 2.0<br>1.6 | 2.3<br>1.85 | μs<br>μs | | tACQ | Acquisition Time | | | | 200 | | ns | | t <sub>1</sub> | CS↓ to RD↓ Setup Time | (Notes 9, 10) | • | 0 | | | ns | | t <sub>2</sub> | CS↓ to CONVST↓ Setup Time | (Notes 9, 10) | • | 20 | | | ns | | t <sub>3</sub> | SHDN↑ to CONVST↓ Wake-Up Time | (Note 10) | | | 350 | | ns | | t <sub>4</sub> | CONVST Low Time | (Notes 10, 12) | • | 40 | | | ns | | t <sub>5</sub> | CONVST↓ to BUSY↓ Delay | C <sub>L</sub> = 100pF<br>Commercial<br>Industrial | • | | 40 | 110<br>130<br>140 | ns<br>ns | | t <sub>6</sub> | Data Ready Before BUSY↑ | C <sub>L</sub> = 100pF | • | 20 | 40 | | ns | | t <sub>7</sub> | Wait Time RD↓ After BUSY↑ | Mode 2, (see Figure 14) (Note 9) | • | -20 | | | пѕ | | t <sub>8</sub> | Data Access Time After RD↓ | C <sub>L</sub> = 20pF (Note 9)<br>Commercial<br>Industrial | : | | 50 | 90<br>110<br>120 | ns<br>ns | | | | C <sub>L</sub> = 100pF<br>Commercial<br>Industrial | • | | 70 | 125<br>150<br>170 | ns<br>ns | | tg | Bus Relinquish Time | Commercial<br>Industrial | • | 20<br>20<br>20 | 30 | 75<br>85<br>90 | ns<br>ns | | t <sub>10</sub> | RD Low Time | (Note 9) | • | tg | | | ns | | t <sub>11</sub> | CONVST High Time | (Notes 9, 12) | • | 40 | | | ns | | t <sub>12</sub> | Aperture Delay of Sample-and-Hold | Jitter < 50ps | | | 15 | | ns | ## TIMING CHARACTERISTICS (Note 5) The indicates specifications which apply over the full operating temperature range; all other limits and typicals TA = 25°C Note 1: Absolute maximum ratings are those values beyond which the life of a device may be impaired. Note 2: All voltage values are with respect to ground with DGND and AGND wired together (unless otherwise noted). Note 3: When these pin voltages are taken below VSS (ground for unipolar mode) or above V<sub>DD</sub>, they will be clamped by internal diodes. This product can handle input currents greater than 60mA below VSS (ground for unipolar mode) or above V<sub>DD</sub> without latch-up. Note 4: When these pin voltages are taken below VSS (ground for unipolar mode), they will be clamped by internal diodes. This product can handle input currents greater than 60mA below VSS (ground for unipolar mode) without latch-up. These pins are not clamped to VDD. Note 5: $AV_{DD} = DV_{DD} = V_{DD} = 5V$ , $(V_{SS} = -5V \text{ for bipolar mode})$ , $f_{SAMPLE} = -5V \text{ for bipolar mode}$ 400kHz (LTC1278-4), 500kHz (LTC1278-5), $t_r = t_f = 5$ ns unless otherwise Note 6: Linearity, offset and full scale specifications apply for unipolar and bipolar modes. Note 7: Integral nonlinearity is defined as the deviation of a code from a straight line passing through the actual endpoints of the transfer curve. The deviation is measured from the center of the quantization band. Note 8: Bipolar offset is the offset voltage measured from -1/2LSB when the output code flickers between 0000 0000 0000 and 1111 1111 1111. Note 9: Guaranteed by design, not subject to test. Note 10: Recommended operating conditions. Note 11: AIN must not exceed VDD or fall below VSS by more than 50mV for specified accuracy. Therefore the minimum supply voltage for the unipolar mode is 4.95V. The minimum for the bipolar mode is 4.75V, -2.45V. Note 12: The falling CONVST edge starts a conversion. If CONVST returns high at a bit decision point during the conversion it can create small errors. For best performance ensure that CONVST returns high either within 120ns after conversion start (i.e., before the first bit decision) or after BUSY rises (i.e., after the last bit test). See mode 1a and 1b (Figures 12 and 13) timing diagrams. ## TYPICAL PERFORMANCE CHARACTERISTICS # TYPICAL PERFORMANCE CHARACTERISTICS #### Signal-to-Noise Ratio (without Harmonics) vs Input Frequency # Spurious Free Dynamic Range vs #### Intermodulation Distortion Plot Acquisition Time vs ## **Supply Current vs Temperature** #### Power Supply Feedthrough vs Ripple Frequency ## Reference Voltage vs Load Current ## PIN FUNCTIONS $A_{IN}$ (Pin 1): Analog Input. 0V to 5V (Unipolar), $\pm 2.5V$ (Bipolar). **V<sub>REF</sub> (Pin 2):** 2.42V Reference Output. Bypass to AGND (10μF tantalum in parallel with 0.1μF ceramic). AGND (Pin 3): Analog Ground. D11 to D4 (Pins 11 to 4): Three-State Data Outputs. D11 is the Most Significant Bit. DGND (Pin 12): Digital Ground. D3 to D0 (Pins 13 to 16): Three-State Data Outputs. **DV**<sub>DD</sub> (**Pin 17**): Digital Power Supply, 5V. Tie to AV<sub>DD</sub> pin. SHDN (Pin 18): Power Shutdown. **CONVST** (Pin 19): Conversion Start Signal. This active low signal starts a conversion on its falling edge (to recognize CONVST, CS has to be low). RD (Pin 20): READ Input. This enables the output drivers when CS is low. CS (Pin 21): The CHIP SELECT input must be low for the ADC to recognize CONVST and RD inputs. **BUSY** (Pin 22): The BUSY output shows the converter status. It is low when a conversion is in progress. $V_{SS}$ (Pin 23): Negative Supply. -5V for bipolar operation. Bypass to AGND with $0.1\mu F$ ceramic. Analog ground for unipolar operation. **AV<sub>DD</sub>** (Pin 24): Positive Supply, 5V. Bypass to AGND (10μF tantalum in parallel with 0.1μF ceramic). ## **FUNCTIONAL BLOCK DIAGRAM** ## **TEST CIRCUITS** #### **Load Circuits for Access Timing** ### **Load Circuits for Output Float Delay** ## TIMING DIAGRAMS ### CS to RD Setup Timing ## CS to CONVST Setup Timing ## SHDN to CONVST Wake-Up Timing # APPLICATIONS INFORMATION #### **CONVERSION DETAILS** The LTC1278 uses a successive approximation algorithm and an internal sample-and-hold circuit to convert an analog signal to a 12-bit parallel output. The ADC is complete with a precision reference and an internal clock. The control logic provides easy interface to microprocessors and DSPs. (Please refer to the Digital Interface section for the data format.) Conversion start is controlled by the $\overline{CS}$ and $\overline{CONVST}$ inputs. At the start of conversion the successive approximation register (SAR) is reset. Once a conversion cycle has begun it cannot be restarted. During conversion, the internal 12-bit capacitive DAC output is sequenced by the SAR from the most significant bit (MSB) to the least significant bit (LSB). Referring to Figure 1, the A<sub>IN</sub> input connects to the sample-and-hold capacitor during the acquire phase, and the comparator Figure 1. A<sub>IN</sub> Input offset is nulled by the feedback switch. In this acquire phase, a minimum delay of 200ns will provide enough time for the sample-and-hold capacitor to acquire the analog signal. During the convert phase, the comparator feedback switch opens, putting the comparator into the compare mode. The input switch switches $C_{SAMPLE}$ to ground, injecting the analog input charge onto the summing junction. This input charge is successively compared with the binary-weighted charges supplied by the capacitive DAC. Bit decisions are made by the high speed comparator. At the end of a conversion, the DAC output balances the $A_{IN}$ input charge. The SAR contents (a 12-bit data word) which represent the $A_{IN}$ are loaded into the 12-bit output latches. #### DYNAMIC PERFORMANCE The LTC1278 has excellent high speed sampling capability. FFT (Fast Fourier Transform) test techniques are used to test the ADC's frequency response, distortion and noise at the rated throughput. By applying a low distortion sine wave and analyzing the digital output using an FFT algorithm, the ADC's spectral content can be examined for frequencies outside the fundamental. Figure 2 shows a typical LTC1278 FFT plot. Figure 2. LTC1278 Nonaveraged, 4096 Point FFT Plot #### Signal-to-Noise Ratio The Signal-to-Noise plus Distortion Ratio [S/(N+D)] is the ratio between the RMS amplitude of the fundamental input frequency to the RMS amplitude of all other frequency components at the A/D output. The output is band limited to frequencies from above DC and below half the sampling frequency. Figure 2 shows a typical spectral content with a 500kHz sampling rate and a 100kHz input. The dynamic performance is excellent for input frequencies up to the Nyquist limit of 250kHz. #### **Effective Number of Bits** The Effective Number of Bits (ENOBs) is a measurement of the resolution of an ADC and is directly related to the S/(N + D) by the equation: $$N = [S/(N + D) - 1.76]/6.02$$ where N is the Effective Number of Bits of resolution and S/(N+D) is expressed in dB. At the maximum sampling rate of 500kHz the LTC1278 maintains very good ENOBs up to the Nyquist input frequency of 250kHz. Refer to Figure 3. Figure 3. Effective Bits and Signal-to-Noise + Distortion vs Input Frequency #### **Total Harmonic Distortion** Total Harmonic Distortion (THD) is the ratio of the RMS sum of all harmonics of the input signal to the fundamental itself. The out-of-band harmonics alias into the frequency band between DC and half the sampling frequency. THD is expressed as: THD = $$20\log \sqrt{\frac{V_2^2 + V_3^2 + V_4^2 \dots + V_N^2}{V_1}}$$ where $V_1$ is the RMS amplitude of the fundamental frequency and $V_2$ through $V_N$ are the amplitudes of the second through Nth harmonics. THD versus input frequency is shown in Figure 4. The LTC1278 has good distortion performance up to the Nyquist frequency and beyond. Figure 4. Distortion vs Input Frequency #### Intermodulation Distortion If the ADC input signal consists of more than one spectral component, the ADC transfer function nonlinearity can produce intermodulation distortion (IMD) in addition to THD. IMD is the change in one sinusoidal input caused by the presence of another sinusoidal input at a different frequency. If two pure sine waves of frequencies fa and fb are applied to the ADC input, nonlinearities in the ADC transfer function can create distortion products at sum and difference frequencies of mfa $\pm$ nfb, where m and n = 0, 1, 2, 3, etc. For example, the 2nd order IMD terms include (fa + fb) and (fa – fb) while the 3rd order IMD terms include (2fa + fb), (2fa – fb), (fa + 2fb), and (fa – 2fb). If the two input sine waves are equal in magnitude, the value (in decibels) of the 2nd order IMD products can be expressed by the following formula: IMD (fa $$\pm$$ fb) = 20log $\frac{Amplitude \text{ at (fa } \pm \text{ fb)}}{Amplitude \text{ at fa}}$ Figure 5 shows the IMD performance at a 100kHz input. Figure 5. Intermodulation Distortion Plot #### **Peak Harmonic or Spurious Noise** The peak harmonic or spurious noise is the largest spectral component excluding the input signal and DC. This value is expressed in decibels relative to the RMS value of a full scale input signal. ## Full Power and Full Linear Bandwidth The full power bandwidth is that input frequency at which the amplitude of the reconstructed fundamental is reduced by 3dB for a full scale input signal. The full linear bandwidth is the input frequency at which the S/(N+D) has dropped to 68dB (11 effective bits). The LTC1278 has been designed to optimize input bandwidth, allowing ADC to undersample input signals with frequencies above the converter's Nyquist Frequency. The noise floor stays very low at high frequencies; S/(N+D) becomes dominated by distortion at frequencies far beyond Nyquist. #### Driving the Analog Input The analog input of the LTC1278 is easy to drive. It draws only one small current spike while charging the sample-and-hold capacitor at the end of conversion. During conversion the analog input draws no current. The only requirement is that the amplifier driving the analog input must settle after the small current spike before the next conversion starts. Any op amp that settles in 200ns to small current transients will allow maximum speed operation. If slower op amps are used, more settling time can be provided by increasing the time between conversions. Suitable devices capable of driving the ADC's $A_{\text{IN}}$ input include the LT1360, LT1220, LT1223 and LT1224 op amps. #### Internal Reference The LTC1278 has an on-chip, temperature compensated, curvature corrected, bandgap reference, which is factory trimmed to 2.42V. It is internally connected to the DAC and is available at pin 2 to provide up to 1mA current to an external load. For minimum code transition noise the reference output should be decoupled with a capacitor to filter wideband noise from the reference ( $10\mu F$ tantalum in parallel with a $0.1\mu F$ ceramic). The $V_{REF}$ pin can be driven with a DAC or other means to provide input span adjustment in bipolar mode. The $V_{REF}$ pin must be driven to at least 2.45V to prevent conflict with the internal reference. The reference should be driven to no more than 4.8V to keep the input span within the $\pm 5V$ supplies. Figure 6 shows an LT1006 op amp driving the reference pin. (In the unipolar mode, the input span is already 0V to 5V with the internal reference so driving the reference is not recommended, since the input span will exceed the supply and codes will be lost at the full scale.) Figure 7 shows a typical reference, the LT1019A-2.5 connected to the LTC1278. This will provide an improved drift (equal to the maximum 5ppm/°C of the LT1019A-2.5) and a±2.582V full scale. Figure 6. Driving the V<sub>REF</sub> with the LT1006 Op Amp Figure 7. Supplying a 2.5V Reference Voltage to the LTC1278 with the LT1019A-2.5 #### UNIPOLAR/BIPOLAR OPERATION AND ADJUSTMENT Figure 8a shows the ideal input/output characteristics for the LTC1278. The code transitions occur midway between successive integer LSB values (i.e., 1/2LSB, 1/2LSB, 1/2LSB, ... FS -11/2LSB). The output code is naturally binary with 1LSB = FS/4096 = 5V/4096 = 1.22mV. Figure 8b shows the input/output transfer characteristics for the bipolar mode in two's complement format. Figure 8a. LTC1278 Unipolar Transfer Characteristics Figure 8b. LTC1278 Bipolar Transfer Characteristics Figure 9a. Full Scale Adjust Circuit Figure 9b. LTC1278 Unipolar Offset and Full Scale Adjust Circuit #### Unipolar Offset and Full Scale Error Adjustments In applications where absolute accuracy is important, then offset and full scale errors can be adjusted to zero. Offset error must be adjusted before full scale error. Figure 9a shows the extra components required for full scale error adjustment. If both offset and full scale adjustments are needed, the circuit in Figure 9b can be used. For zero offset error apply 0.61mV (i.e., 1/2LSB) at the input and adjust the offset trim until the LTC1278 output code flickers between 0000 0000 0000 and 0000 0000 0001. For zero full scale error apply an analog input of 4.99817V (i.e., FS – 1 1/2LSB or last code transition) at the input and adjust R5 until the LTC1278 output code flickers between 1111 1111 1110 and 1111 1111 1111. ### **Bipolar Offset and Full Scale Error Adjustments** Bipolar offset and full scale errors are adjusted in a similar fashion to the unipolar case. Again, bipolar offset must be adjusted before full scale error. Bipolar offset error adjustment is achieved by trimming the offset of the op amp Figure 9c. LTC1278 Bipolar Offset and Full Scale Adjust Circuit driving the analog input of the LTC1278 while the input voltage is 1/2LSB below ground. This is done by applying an input voltage of -0.61mV (-1/2LSB) to the input in Figure 9c and adjusting the R8 until the ADC output code flickers between 0000 0000 0000 and 1111 1111 1111. For full scale adjustment, an input voltage of 2.49817V (FS -3/2LSBs) is applied to the input and R5 is adjusted until the output code flickers between 0111 1111 1110 and 0111 1111 1111. #### **BOARD LAYOUT AND BYPASSING** Wire wrap boards are not recommended for high resolution or high speed A/D converters. To obtain the best performance from the LTC1278, a printed circuit board is required. Layout for the printed circuit board should ensure that digital and analog signal lines are separated as much as possible. In particular, care should be taken not to run any digital track alongside an analog signal track or underneath the ADC. The analog input should be screened by AGND. High quality tantalum and ceramic bypass capacitors should be used at the $AV_{DD}$ and $V_{REF}$ pins as shown in Figure 10. For the bipolar mode, a $0.1\mu F$ ceramic provides adequate bypassing for the $V_{SS}$ pin. The capacitors must be located as close to the pins as possible. The traces connecting the pins and the bypass capacitors must be kept short and should be made as wide as possible. Input signal leads to $A_{IN}$ and signal return leads from AGND (pin 3) should be kept as short as possible to minimize input noise coupling. In applications where this is not possible, a shielded cable between source and ADC is recommended. Also, since any potential difference in grounds between the signal source and ADC appears as an error voltage in series with the input signal, attention should be paid to reducing the ground circuit impedances as much as possible. A single point analog ground separate from the logic system ground should be established with an analog ground plane at pin 3 (AGND) or as close as possible to the ADC. Pin 12 (DGND) and all other analog grounds should be connected to this single analog ground point. No other digital grounds should be connected to this analog ground point. Low impedance analog and digital power supply common returns are essential to low noise operation of the ADC and the foil width for these tracks should be as wide as possible. In applications where the ADC data outputs and control signals are connected to a continuously active microprocessor bus, it is possible to get errors in conversion results. These errors are due to feedthrough from the microprocessor to the successive approximation comparator. The problem can be eliminated by forcing the microprocessor into a WAIT state during conversion or by using three-state buffers to isolate the ADC data bus. #### **DIGITAL INTERFACE** The A/D converter is designed to interface with microprocessors as a memory mapped device. The $\overline{\text{CS}}$ and $\overline{\text{RD}}$ control inputs are common to all peripheral memory interfacing. A separate $\overline{\text{CONVST}}$ is used to initiate a conversion. #### **Internal Clock** The A/D converter has an internal clock that eliminates the need of synchronization between the external clock and the $\overline{\text{CS}}$ and $\overline{\text{RD}}$ signals found in other ADCs. The internal clock is factory trimmed to achieve a typical conversion time of 1.6 $\mu$ s. No external adjustments are required, and with the typical acquisition time of 250ns, throughput performance of 500ksps is assured. #### Power Shutdown The LTC1278 provides a shutdown feature that will save power when the ADC is in inactive periods. To power down the ADC, pin 18 (SHDN) needs to be driven low. When in power shutdown mode, the LTC1278 will not start a conversion even though the CONVST goes low. All the Figure 10. Power Supply Grounding Practice Figure 11. Internal Logic for Control Inputs CS. RD. CONVST and SHDN power is off except the Internal Reference which is still active and provides 2.42V output voltage to the other circuitry. In this mode the ADC draws 8.5mW instead of 75mW (for minimum power, the logic inputs must be within 600mV of the supply rails). The wake-up time from the power shutdown to active state is 350ns. ### **Timing and Control** Conversion start and data read operations are controlled by three digital inputs: $\overline{CS}$ , $\overline{CONVST}$ and $\overline{RD}$ . Figure 11 shows the logic structure associated with these inputs. A logic "0" for $\overline{CONVST}$ will start a conversion after the ADC has been selected (i.e., $\overline{CS}$ is low). Once initiated it cannot be restarted until the conversion is complete. Converter status is indicated by the $\overline{BUSY}$ output, and this is low while conversion is in progress. Figures 12 through 16 show several different modes of operation. In modes 1a and 1b (Figures 12 and 13) $\overline{CS}$ and $\overline{RD}$ are both tied low. The falling $\overline{CONVST}$ starts the conversion. The data outputs are always enabled and data can be latched with the $\overline{BUSY}$ rising edge. Mode 1a shows operation with a narrow low going $\overline{CONVST}$ pulse. Mode 1b shows high going $\overline{CONVST}$ pulse. In mode 2 (Figure 14) $\overline{CS}$ is tied low. The falling $\overline{CONVST}$ signal again starts the conversion. Data outputs are in three-state until read by MPU with the $\overline{RD}$ signal. Mode 2 can be used for operation with a shared MPU databus. In Slow memory and ROM modes (Figures 15 and 16) $\overline{CS}$ is tied low and $\overline{CONVST}$ and $\overline{RD}$ are tied together. The MPU starts conversion and read the output with the $\overline{RD}$ signal. Conversions are started by the MPU or DSP (no external sample clock). In Slow memory mode the processor takes $\overline{RD}$ (= $\overline{CONVST}$ ) low and starts the conversion. $\overline{BUSY}$ goes low forcing the processor into a WAIT state. The previous conversion result appears on the data outputs. When the conversion is complete, the new conversion results appear on the data outputs; $\overline{BUSY}$ goes high releasing the processor, and the processor takes $\overline{RD}$ (= $\overline{CONVST}$ ) back high and reads the new conversion data In ROM mode, the processor takes $\overline{RD}$ (= CONVST) low which starts a conversion and reads the previous conversion result. After the conversion is complete, the processor can read the new result (which will initiate another conversion). Figure 12. Mode 1a. CONVST Starts a Conversion. Data Ouputs Always Enabled.(CONVST = + Figure 13. Mode 1b. CONVST Starts a Conversion. Data Outputs Always Enabled.(CONVST = \\_\_\_\_\_\_\_) Figure 14. Mode 2. CONVST Starts a Conversion. Data is Read by RD Figure 15. Slow Memory Mode Figure 16. ROM Mode Timing