DALLAS SEMICONDUCTOR CORP 50E D 2614130 0004594 9 1 DS1609 Dual Port RAM T-46-23-05 #### **FEATURES** - Totally asynchronous 256 byte dual port memory - Multiplexed address and data bus keeps pin count low - Dual port memory cell allows random access with minimum arbitration - Each port has standard independent RAM control signals - Fast access time - Low power CMOS design - 24 pin DIP or 24 pin SOIC surface mount package - Both CMOS and TTL compatible - Reduced performance operation down to 2.5 volts - Operating temperature of -40°C to +85°C - Standby current of 100 nA @ 25°C makes the device ideal for battery backup or battery operate applications. #### PIN ASSIGNMENT D\$1609 24 PIN DIP (600 mil) See Mech. Drawing - Sect. 16, Pg. 4 DS1609S 24 PIN SOIC (300 mil) See Mech. Drawing — Sect. 16, Pg. 6 #### PIN DESCRIPTION Vcc - +5 volt supply GND - Ground AD0-AD7 - Port address/data CE - Port enable OE Output enable WE Output enable W - Write enable ## DESCRIPTION The DS1609 is a random access 256 byte dual port memory designed to connect two asyncronous address/data buses together with a common memory element. Both ports have unrestricted access to all 256 bytes of memory and with modest system discipline no arbitration is required. Each port is controlled by three control signals: output enable, write enable, and port enable. The device is packaged in plastic 24 pin DIP and 24 pin SOIC. Output enable access times of 35 ns are available when operating at 5 volts. Reduced performance operation at reduced voltage can be achieved down to 2.5 volts. #### DALLAS SEMICONDUCTOR CORP 5NF #### **OPERATION - READ CYCLE** The main elements of the dual port RAM are shown in Figure 1. A read cycle to either port begins by placing an address on the multiplexed bus pins AD0 - AD7. The port enable control (CE) is then transitioned low. This control signal causes address to be latched internally. Addresses can be removed from the bus provided address hold time is met. Next, the output enable control $(\overline{OE})$ is transitioned low, which begins the data access portion of the read cycle. With both CE and OE active low, data will appear valid after the output enable access time toFA. Data will remain valid as long as both port enable and output enable remains low. A read cycle is terminated with the first occurring rising edge of either CE or OE. The address/data bus will return to a high impedance state after time t<sub>CEZ</sub> or t<sub>OEZ</sub> as referenced to the first occurring rising edge. WE must remain high during read cycles. #### **OPERATION -- WRITE CYCLE** A write cycle to either port begins by placing an address on the multiplexed bus pins AD0 - AD7. The port enable control (CE) is then transitioned low. This control signal causes address to be latched internally. As with a read cycle, the address can be removed from the bus provided address hold time is met. Next the write enable control signal (WE) is transitioned low which begins the write data portion of the write cycle. With both CE and WE active low the data to be written to the selected memory location is placed on the multiplexed bus. Provided that data setup (t<sub>DS</sub>) and data hold (t<sub>DH</sub>) times are met, data is written into the memory and the write cycle is terminated on the first occurring rising edge of either CE or WE. Data can be removed from the bus as soon 2614130 0004595 0 **3** DAL as the write cycle is terminated. OE must remain high during write cycles. T-46-23-05 #### ARBITRATION The DS1609 dual port RAM has a special cell design that allows for simultaneous accesses from two ports (see Figure 2). Because of this cell design, no arbitration is required for read cycles occurring at the same instant. However, an argument for arbitration can be made for reading and writing the cell at the exact same instant or a write from both ports at the same instant. If a write cycle occurs while a read cycle is in progress, the read cycle will likely recover either the old data or new data and not some combination of both. However, the write cycle will update the memory with correct data. Simultaneous write cycles to the same memory location pose the additional concern that the cell may be in contention causing a metastable state. Depending on the timing of the write cycles of port A and port B, the memory location could be left containing the data written from port A or the data from port B or some combination thereof. However, both concerns expressed above can be eliminated by disciplined system software design. A simple way to assure that read/write arbitration doesn't occur is to perform redundant read cycles. Write/write arbitration needs can be avoided by assigning groups of addresses for write operation to one port only. Groups of data can be assigned check sum bytes which would guarantee correct transmission. A software arbitration system using a "mail box" to pass status information can also be employed. Each port could be assigned a unique byte for writing status information which the other port would read. The status information could tell the reading port if any activity is in progress and indicate when activity is going to occur. DALLAS SEMICONDUCTOR CORP 5DE D . = 2614130 0004596 2 = DAL DALLAS SEMICONDUCTOR CORP 50E D 2614130 0004597 4 DAL **ABSOLUTE MAXIMUM RATINGS\*** Voltage on Any Pin Relative to Ground Operating Temperature Storage Temperature Soldering Temperature -0.5V to 7.0V -40°C to +85°C -55°C to 125°C 260°C for 10 seconds T-46-23-05 \*This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. | RECOMMENDED DC | OPERATING COND | ITIONS (- | 40°C TO + | 85°C) | | | | |----------------|-----------------|-----------|--------------|-----------------------|-------|---------|--| | PARAMETER | SYMBOL | MIN | TYP MAX UNIT | | UNITS | S NOTES | | | Power Supply | V <sub>cc</sub> | 4.5 | 5.0 | 5.5 | ٧ | 1 | | | Input Logic 1 | VIH | 2.0 | | V <sub>CC</sub> + 0.3 | ٧ . | 1 | | | Input Logic 0 | V <sub>IL</sub> | -0.3 | | +0.8 | ٧ | 1 | | | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |--------------------|-----------------|------|-----|------|-------|----------| | Input Impedance | Z <sub>IN</sub> | 50K | | | Ω | 2 | | CE, WE, OE Leakage | I <sub>LO</sub> | -1.0 | | +1.0 | μА | | | Standby Current | lccs1 | | 3.0 | 5.0 | mA | 3, 4, 13 | | Standby Current | lccs2 | | 50 | 300 | μА | 3, 5, 13 | | Standby Current | lccs3 | : | 100 | | nA | 3, 6, 13 | | Operating Current | · Icc | | 18 | 30 | mA | 7, 13 | | Logic 1 Output | V <sub>OH</sub> | 2.4 | | | V | 8 | | Logic 0 Output | VoL | | | 0.4 | V | 9 | | CAPACITANCE (t <sub>A</sub> = 25 | i°C) | | | | | | |----------------------------------|-----------------|-----|-----|-----|-------|-------| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | | Input Capacitance | C <sub>IN</sub> | | 5 | 10 | pF | | | I/O Capacitance | C <sub>VO</sub> | | 5 | 10 | pF | : | DALLAS SEMICONDUCTOR CORP 5DE D == 2614130 0004598 6 == DAL | AC ELECTRICAL CHARACTE | | 40°C TO | 185°C | Vac = 5\ | / + 10%) | | | |------------------------|------------------|-----------|-------|-----------|----------|-------|-------| | AC ELECTRICAL CHARACTE | -NISTICS ( | | | | | | | | PARAMETER | SYMBOL | DS1609-50 | | DS1609-35 | | UNITS | NOTES | | a File Division Court | | MIN | MAX | MIN | MAX | | | | Address Setup Time | tas | 5 | | 5 | | nsec | | | Address Hold Time | t <sub>AH</sub> | 25 | | 20 | | nsec | | | Output Enable Access | <sup>‡</sup> OEA | 0 | 50 | 0 | 35 | nsec | 10 | | OE to High Z | t <sub>OEZ</sub> | 0 | 20 | 0 | 40 | nsec | | | CE to High Z | tCEZ | 0 | 20 | 0 | 20 | nsec | | | Data Setup Time | t <sub>DS</sub> | 0 | | 0 | | nsec | | | Data Hold Time | t <sub>OH</sub> | 10 | | 5 | | nsec | | | Write Pulse Width | t <sub>WP</sub> | 50 | | 35 | | nsec | 11 | | CE Recovery Time | tCER | 20 | | 15 | | nsec | 12 | | WE Recovery Time | twen | 20 | | 15 | | nsec | 12 | | OE Recovery Time | toer. | 20 | | 15 | | nsec | 12 | | CE to OE Setup Time | t <sub>COE</sub> | 25 | | 20 | | nsec | | | CE to WE Setup Time | tcwE | 25 | | 20 | | nsec | | | AC ELECTRICAL CHAR | ACTERISTICS (- | 40°C T | ) +85°C | $V_{CC}=2$ . | 5V - 4.5V | | | |----------------------|------------------|-----------|---------|--------------|-----------|-------|-------| | PARAMETER | SYMBOL | DS1609-50 | | DS1609-35 | | UNITS | NOTES | | | | MIN | MAX | MIN | MAX | ONTS | NOTES | | Address Setup Time | tas | 5 | | 5 | | nsec | | | Address Hold Time | t <sub>AH</sub> | . 25 | | 25 | | nsec | | | Output Enable Access | <sup>†</sup> OEA | 0 | 100 | 0 | 75 | nsec | 10 | | OE to High Z | toez | 0 | 20 | 0 | 20 | nsec | | | CE to High Z | tcez | 0 | 20 | 0 | 20 | nsec | , | | Data Setup Time | t <sub>DS</sub> | 0 | | 0 | | nsec | | | Data Hold Time | t <sub>DH</sub> | 10 | | 10 | | nsec | | | Write Pulse Width | t <sub>WP</sub> | 100 | | 75 | | nsec | 11 | | CE Recovery Time | t <sub>CER</sub> | 20 | | 20 | | nsec | 12 | | WE Recovery Time | twen | 20 | | 20 | | nsec | 12 | | OE Recovery Time | toer | 20 | | 20 | | nsec | 12 | | CE to OE Setup Time | t <sub>COE</sub> | 25 | | 25 | | nsec | | | CE to WE Setup Time | tcwe | 25 | | 25 | | nsec | | DALLAS SEMICONDUCTOR CORP 5DE D = 2614130 0004599 8 = DAL ## **NOTES** - During read cycle the address must be off the bus prior to toEA minimum to avoid bus contention. - Read cycles are terminated by the first occurring rising edge of $\overline{\text{OE}}$ or $\overline{\text{CE}}$ . ## NOTE 1. Write cycles are terminated by the first occurring edge of WE or CE. # DALLAS SEMICONDUCTOR CORP 50E D 🖿 2614130 0004600 0 🗪 DAL ### NOTES - 1. All Voltages are referenced to ground. - 2. All pins other than CE, WE, OE, V<sub>CC</sub> and ground are continuously driven by a feedback latch in order to hold the inputs at one power supply rail or the other when an input is tristated. The minimum driving impedance presented to any pin is 50KΩ. If a pin is at a logic low level, this impedance will be pulling the pin to ground. If a pin is at a logic high level, this impedance will be pulling the pin to V<sub>CC</sub>. - 3. Standby current is measured with outputs open circuited. - 4. I<sub>CCS1</sub> is measured with all pins within 0.3V of V<sub>CC</sub> or GND and with CE at a logic high or logic low level. - 5. I<sub>CCS2</sub> is measured with all pins within 0.3V of V<sub>CC</sub> or ground and with CE within 0.3V of V<sub>CC</sub>. - I<sub>CCS3</sub> is measured with all pins at V<sub>CC</sub> or ground potential and with CE = V<sub>CC</sub>. Note that if a pin is floating, the internal feedback latches will pull all the pins to one power supply rail or the other. - 7. Active current is measured with outputs open circuited, and inputs swinging full supply levels with one port reading and one port writing at 100 ns cycle time. Active currents are a DC average with respect to the number of 0's and 1's being read or written. - 8. Logic one voltages are specified at a source current of 1 mA. - 9. Logic zero voltages are specified at a sink current of 4 mA. - 10. Measured with a load as shown in Figure 3. - 11. two is defined as the time from WE going low to the first of the rising edges of WE and CE. - 12. Recovery time is the amount of time control signals must remain high between successive cycles. - 13. Typical values are at 25°C.