

# DS1672 Low-Voltage Serial Timekeeping Chip

#### www.maxim-ic.com

#### **FEATURES**

- 32-bit counter
- Two-wire serial interface
- Automatic power-fail detect and switch circuitry
- Power-fail reset output
- Low-voltage oscillator operation (1.3V min.)
- Trickle charge capability
- Underwriters Laboratory (UL) recognized

### **PIN ASSIGNMENT**



Package dimension information can be found at: http://www.maxim-ic.com/TechSupport/PackInfo.htm

### ORDERING INFORMATION



#### PIN DESCRIPTION

GND - Ground

X1, X2 - 32.768kHz Crystal Pins

SCL - Serial Clock
SDA - Serial Data
RST - Reset Output

#### DESCRIPTION

The DS1672 low-voltage serial timekeeping chip incorporates a 32-bit counter and power-monitoring functions. The 32-bit counter is designed to count seconds and can be used to derive time-of-day, week, month, month, and year by using a software algorithm. A precision, temperature-compensated reference and comparator circuit monitors the status of  $V_{\rm CC}$ . When an out-of-tolerance condition occurs, an internal power-fail signal is generated that forces the reset to the active state. When  $V_{\rm CC}$  returns to an in-tolerance condition, the reset signal is kept in the active state for 250ms to allow the power supply and processor to stabilize.

## **OPERATION**

The block diagram in Figure 1 shows the main elements of the DS1672. As shown, communications to and from the DS1672 occur serially over a 2-wire, bi-directional bus. The DS1672 operates as a slave device on the serial bus. Access is obtained by implementing a START condition and providing a device identification code followed by a register address. Subsequent registers can be accessed sequentially until a STOP condition is executed.

1 of 12 100101

## TYPICAL OPERATING CIRCUIT



## **DS1672 BLOCK DIAGRAM** Figure 1



### SIGNAL DESCRIPTIONS

 $V_{CC}$ , GND – DC power is provided to the device on these pins.

 $V_{BACKUP}$  – Battery input for any standard 3V lithium cell or other energy source. Battery voltage must be held between 1.3V and 3.6V for proper operation. UL recognized to ensure against reverse charging current when used in conjunction with a lithium battery.

See "Conditions of Acceptability" at <a href="http://www.maxim-ic.com/TechSupport/QA/ntrl.htm">http://www.maxim-ic.com/TechSupport/QA/ntrl.htm</a>.

SCL (Serial Clock Input) - SCL is used to synchronize data movement on the serial interface and requires an external pull-up resistor.

**SDA (Serial Data Input/Output)** – SDA is the input/output pin for the 2-wire serial interface. The SDA pin is an open drain output and requires an external pull-up resistor.

**RST** (Reset Output) – The  $\overline{RST}$  pin functions as a microprocessor reset signal. This pin is an open drain output and requires an external pull-up resistor.

**X1, X2** – These signals are connections for a standard 32.768kHz quartz crystal. The internal oscillator circuitry is designed for operation with a crystal having a specified load capacitance (CL) of 6pF.

For more information about crystal selection and crystal layout considerations, please consult Application Note 58, "Crystal Considerations with Dallas Real-Time Clocks." The DS1672 can also be driven by an external 32.768kHz oscillator. In this configuration, the X1 pin is connected to the external oscillator signal and the X2 pin is floated.

#### RECOMMENDED LAYOUT FOR CRYSTAL



#### **CLOCK ACCURACY**

The accuracy of the clock is dependent upon the accuracy of the crystal and the accuracy of the match between the capacitive load of the oscillator circuit and the capacitive load for which the crystal was trimmed. Additional error will be added by crystal frequency drift caused by temperature shifts. External circuit noise coupled into the oscillator circuit may result in the clock running fast. See Application Note 58, "Crystal Considerations with Dallas Real-Time Clocks" for detailed information.

#### ADDRESS MAP

The counter is accessed by reading or writing the first 4 bytes of the DS1672 (00h–03h). The control register and trickle charger are accessed by reading or writing the appropriate register bytes as illustrated in Figure 2. If the master continues to send or request more data after the address pointer has reached 05h, the address pointer will wrap around to location 00h.

**DS1672 REGISTERS** Figure 2

| Address | B7   | B6  | B5  | <b>B4</b> | В3 | B2 | B1 | B0  | Function |
|---------|------|-----|-----|-----------|----|----|----|-----|----------|
| 00h     |      |     |     |           |    |    |    | LSB | Counter  |
|         |      |     |     |           |    |    |    |     | Byte 1   |
| 01h     |      |     |     |           |    |    |    |     | Counter  |
|         |      |     |     |           |    |    |    |     | Byte 2   |
| 02h     |      |     |     |           |    |    |    |     | Counter  |
|         |      |     |     |           |    |    |    |     | Byte 3   |
| 03h     | MSB  |     |     |           |    |    |    |     | Counter  |
|         |      |     |     |           |    |    |    |     | Byte 4   |
| 04h     | EOSC |     |     |           |    |    |    |     | Control  |
| 05h     | TCS  | TCS | TCS | TCS       | DS | DS | RS | RS  | Trickle  |
|         |      |     |     |           |    |    |    |     | Charger  |

#### **DATA RETENTION MODE**

The device is fully accessible and data can be written and ready only when  $V_{CC}$  is greater than  $V_{PF}$ . However, when  $V_{CC}$  falls below  $V_{PF}$ , (point at which write protection occurs) the internal clock registers are blocked from any access. If  $V_{PF}$  is less than  $V_{BACKUP}$ , the device power is switched from  $V_{CC}$  to  $V_{BACKUP}$  when  $V_{CC}$  drops below  $V_{PF}$ . If  $V_{PF}$  is greater than  $V_{BACKUP}$ , the device power is switched from  $V_{CC}$  to  $V_{BACKUP}$  when  $V_{CC}$  drops below  $V_{BACKUP}$ . The registers are maintained from the  $V_{BACKUP}$  source until  $V_{CC}$  is returned to nominal levels.

### **OSCILLATOR CONTROL**

The  $\overline{\text{EOSC}}$  bit (bit 7 of the control register) controls the oscillator when in back-up mode. This bit when set to logic 0 will start the oscillator. When this bit is set to a logic 1, the oscillator is stopped and the DS1672 is placed into a low-power standby mode ( $I_{BACKUP}$ ) when in back-up mode. When the DS1672 is powered by  $V_{CC}$ , the oscillator is always on regardless of the status of the  $\overline{\text{EOSC}}$  bit; however, the counter is incremented only when  $\overline{\text{EOSC}}$  is a logic 0.

#### MICROPROCESSOR MONITOR

A temperature-compensated comparator circuit monitors the level of  $V_{CC}$ . When  $V_{CC}$  falls to the power-fail trip point, the  $\overline{\text{RST}}$  signal (open drain) is pulled active. When  $V_{CC}$  returns to nominal levels, the  $\overline{\text{RST}}$  signal is kept in the active state for 250ms (typically) to allow the power supply and microprocessor to stabilize. Note, however, that if the  $\overline{\text{EOSC}}$  bit is set to a logic 1 (to disable the oscillator during write protection), the reset signal will be kept in an active state for 250ms plus the start-up time of the oscillator.

#### TRICKLE CHARGER

The trickle charger is controlled by the trickle charge register. The simplified schematic of Figure 3 shows the basic components of the trickle charger. The trickle charge select (TCS) bit (bits 4–7) controls the selection of the trickle charger. In order to prevent accidental enabling, only a pattern on 1010 will enable the trickle charger. All other patterns will disable the trickle charger. The DS1672 powers up with the trickle charger disabled. The diode select (DS) bits (bits 2–3) select whether or not a diode is connected between  $V_{CC}$  and  $V_{BACKUP}$ . If DS is 01, no diode is selected or if DS is 10, a diode is selected. The RS bits (bits 0–1) select whether a resistor is connected between  $V_{CC}$  and  $V_{BACKUP}$  and what the value of the resistor is. The resistor selected by the resistor select (RS) bits and the diode selected by the diode select (DS) bits are as follows:

| TC | TCS | TCS | TCS | DS | DS | RS | RS | Function                        |
|----|-----|-----|-----|----|----|----|----|---------------------------------|
| S  |     |     |     |    |    |    |    |                                 |
| X  | X   | X   | X   | 0  | 0  | X  | X  | Disabled                        |
| X  | X   | X   | X   | 1  | 1  | X  | X  | Disabled                        |
| X  | X   | X   | X   | X  | X  | 0  | 0  | Disabled                        |
| 1  | 0   | 1   | 0   | 0  | 1  | 0  | 1  | No diode, $250\Omega$ resistor  |
| 1  | 0   | 1   | 0   | 1  | 0  | 0  | 1  | One diode, $250\Omega$ resistor |
| 1  | 0   | 1   | 0   | 0  | 1  | 1  | 0  | No diode, 2kΩ resistor          |
| 1  | 0   | 1   | 0   | 1  | 0  | 1  | 0  | One diode, $2k\Omega$ resistor  |
| 1  | 0   | 1   | 0   | 0  | 1  | 1  | 1  | No diode, 4kΩ resistor          |
| 1  | 0   | 1   | 0   | 1  | 0  | 1  | 1  | One diode, 4kΩ resistor         |

Diode and resistor selection is determined by the user according to the maximum current desired for battery or super cap charging. The maximum charging current can be calculated as illustrated in the following example. Assume that a system power supply of 3V is applied to  $V_{CC}$  and a super cap is connected to  $V_{BACKUP}$ . Also assume that the trickle charger has been enabled with a diode and resistor R2 between  $V_{CC}$  and  $V_{BACKUP}$ . The maximum current  $I_{MAX}$  would, therefore, be calculated as follows:

$$I_{MAX} = (5.0V - diode drop) / R1 \approx (5.0V - 0.7V) / 2k\Omega \approx 2.2mA$$

As the super cap changes, the voltage drop between  $V_{CC}$  and  $V_{BACKUP}$  will decrease and, therefore, the charge current will decrease.

## **DS1672 PROGRAMMABLE TRICKLE CHARGER** Figure 3



TRICKLE CHARGE REGISTER

## 2-WIRE SERIAL DATA BUS

The DS1672 supports a bi-directional 2-wire bus and data transmission protocol. A device that sends data onto the bus is defined as a transmitter and a device receiving data as a receiver. The device that controls the message is called a "master." The devices that are controlled by the master are "slaves." The bus must be controlled by a master device that generates the serial clock (SCL), controls the bus access, and generates the START and STOP conditions. The DS1672 operates as a slave on the 2-wire bus. Connections to the bus are made via the open-drain I/O lines SDA and SCL.

The following bus protocol has been defined (See Figure 4):

- Data transfer may be initiated only when the bus is not busy.
- During data transfer, the data line must remain stable whenever the clock line is HIGH. Changes in the data line while the clock line is high will be interpreted as control signals.

Accordingly, the following bus conditions have been defined:

**Bus not busy:** Both data and clock lines remain HIGH.

**Start data transfer:** A change in the state of the data line from high to low, while the clock line is high, defines a START condition.

**Stop data transfer:** A change in the state of the data line from low to high, while the clock line is high, defines a STOP condition.

**Data valid:** The state of the data line represents valid data when, after a START condition, the data line is stable for the duration of the high period of the clock signal. The data on the line must be changed during the low period of the clock signal. There is one clock pulse per bit of data.

Each data transfer is initiated with a START condition and terminated with a STOP condition. The number of data bytes transferred between the START and the STOP conditions is not limited, and is determined by the master device. The information is transferred byte-wise and each receiver acknowledges with a ninth bit.

**Acknowledge:** Each receiving device, when addressed, is obliged to generate an acknowledge after the reception of each byte. The master device must generate an extra clock pulse which is associated with this acknowledge bit.

A device that acknowledges must pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. A master must signal an end of data to the slave by not generating an acknowledge bit on the last byte that has been clocked out of the slave. In this case, the slave must leave the data line HIGH to enable the master to generate the STOP condition.

## DATA TRANSFER ON 2-WIRE SERIAL BUS Figure 4



Figures 5 and 6 detail how data transfer is accomplished on the 2-wire bus. Depending upon the state of the  $R/\overline{W}$  bit, two types of data transfer are possible:

- 1. **Data transfer from a master transmitter to a slave receiver.** The first byte transmitted by the master is the slave address. Next follows a number of data bytes. The slave returns an acknowledge bit after each received byte.
- 2. **Data transfer from a slave transmitter to a master receiver.** The first byte (the slave address) is transmitted by the master. The slave then returns an acknowledge bit. Next follows a number of data bytes transmitted by the slave to the master. The master returns an acknowledge bit after all received bytes other than the last byte. At the end of the last received byte, a "not acknowledge" is returned.

The master device generates all of the serial clock pulses and the START and STOP conditions. A transfer is ended with a STOP condition or with a repeated START condition. Since a repeated START condition is also the beginning of the next serial transfer, the bus will not be released.

The DS1672 may operate in the following two modes:

- 1. Slave receiver mode (DS1672 write mode): Serial data and clock are received through SDA and SCL. After each byte is received, an acknowledge bit is transmitted. START and STOP conditions are recognized as the beginning and end of a serial transfer. Address recognition is performed by hardware after reception of the slave address and direction bit. The slave address byte is the first byte received after the START condition is generated by the master. The slave address byte contains the 7-bit DS1672 address, which is 1101000, followed by the direction bit (R/w̄), which for a write is a 0. After receiving and decoding the slave address byte the DS1672 outputs an acknowledge on the SDA line. After the DS1672 acknowledges the slave address + write bit, the master transmits a register address to the DS1672. This will set the register pointer on the DS1672. The master will then begin transmitting each byte of data with the DS1672 acknowledging each byte received. The master will generate a STOP condition to terminate the data write.
- 2. **Slave transmitter mode (DS1672 read mode):** The first byte is received and handled as in the slave receiver mode. However, in this mode, the direction bit will indicate that the transfer direction is reversed. Serial data is transmitted on SDA by the DS1672 while the serial clock is input on SCL. START and STOP conditions are recognized as the beginning and end of a serial transfer. Address recognition is performed by hardware after reception of the slave address and direction bit. The slave address byte is the first byte received after the START condition is generated by the master. The slave address byte contains the 7-bit DS1672 address, which is 1101000, followed by the direction bit (R/w), which for a read is a 1. After receiving and decoding the slave address byte the DS1672 outputs an acknowledge on the SDA line. The DS1672 then begins to transmit data starting with the register address pointed to by the register pointer. If the register pointer is not written to before the initiation of a read mode the first address that is read is the last one stored in the register pointer. The DS1672 must receive a "not acknowledge" to end a read.

## **DATA WRITE – SLAVE RECEIVER MODE** Figure 5



## **DATA READ – SLAVE TRANSMITTER MODE** Figure 6



## **ABSOLUTE MAXIMUM RATINGS\***

Voltage on Any Pin Relative to Ground -0.5V to +6.0V Operating Temperature -40°C to +85°C Storage Temperature -55°C to +125°C

Soldering Temperature See J-STD-020A specification

### RECOMMENDED DC OPERATING CONDITIONS

(-40°C to +85°C)

| PARAMETER                  | SYMBOL       | MIN         | TYP | MAX            | UNITS | NOTES |
|----------------------------|--------------|-------------|-----|----------------|-------|-------|
| Supply Voltage (DS1672-33) | $V_{CC}$     | 2.97        | 3.3 | 3.63           | V     |       |
| (DS1672-3)                 | $V_{CC}$     | 2.7         | 3.0 | 3.3            | V     |       |
| (DS1672-2)                 | $V_{CC}$     | 1.8         | 2.0 | 2.2            | V     |       |
| Logic 1                    | $V_{ m IH}$  | $0.7V_{CC}$ |     | $V_{CC} + 0.5$ | V     |       |
| Logic 0                    | $V_{ m IL}$  | -0.5        |     | $0.3V_{CC}$    | V     |       |
| Backup Supply Voltage      | $V_{BACKUP}$ | 1.3         |     | 3.6            | V     |       |

#### DC ELECTRICAL CHARACTERISTICS

DS1672-33

 $(-40^{\circ}\text{C to } +85^{\circ}\text{C}; V_{CC} = 2.97 \text{ to } 3.63\text{V})$ 

| PARAMETER                          | SYMBOL            | MIN  | TYP  | MAX  | UNITS | NOTES |
|------------------------------------|-------------------|------|------|------|-------|-------|
| Active Supply Current              | $I_{CCA}$         |      |      | 600  | μΑ    | 6     |
| Standby Current                    | $I_{CCS}$         |      |      | 500  | μΑ    | 7     |
| Power-Fail Voltage                 | $V_{\mathrm{PF}}$ | 2.80 | 2.88 | 2.97 | V     |       |
| Logic 0 Output ( $V_{OL} = 0.4V$ ) | $I_{OL}$          |      |      | 3    | mA    | 13    |

## DC ELECTRICAL CHARACTERISTICS

DS1672-3

 $(-40^{\circ}\text{C to } +85^{\circ}\text{C}; V_{CC} = 2.7 \text{ to } 3.3\text{V})$ 

| PARAMETER                          | SYMBOL            | MIN | TYP | MAX | UNITS | NOTES |
|------------------------------------|-------------------|-----|-----|-----|-------|-------|
| Active Supply Current              | $I_{CCA}$         |     |     | 600 | μΑ    | 6     |
| Standby Current                    | $I_{CCS}$         |     |     | 500 | μΑ    | 8     |
| Power-Fail Voltage                 | $V_{\mathrm{PF}}$ | 2.5 | 2.6 | 2.7 | V     |       |
| Logic 0 Output ( $V_{OL} = 0.4V$ ) | $I_{OL}$          |     |     | 3   | mA    | 13    |

### DC ELECTRICAL CHARACTERISTICS

DS1672-2

 $(-40^{\circ}\text{C to } +85^{\circ}\text{C}; V_{\text{CC}} = 1.8 \text{ to } 2.2\text{V})$ 

| PARAMETER                                       | SYMBOL            | MIN | TYP | MAX | UNITS | NOTES |
|-------------------------------------------------|-------------------|-----|-----|-----|-------|-------|
| Active Supply Current                           | $I_{CCA}$         |     |     | 600 | μΑ    | 6     |
| Standby Current                                 | $I_{CCS}$         |     |     | 500 | μΑ    | 9     |
| Power-Fail Voltage                              | $V_{\mathrm{PF}}$ | 1.6 | 1.7 | 1.8 | V     |       |
| Logic 0 Output                                  | $I_{OL}$          |     |     |     |       |       |
| $(V_{CC} > 2 \text{ V}; V_{OL} = 0.4 \text{V})$ |                   |     |     | 3   | mA    | 13    |
| $(V_{CC} < 2 \text{ V}; V_{OL} = .2V_{CC})$     |                   |     |     | 3   |       |       |

<sup>\*</sup> This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

## DC ELECTRICAL CHARACTERISTICS

 $\frac{DS1672}{(-40^{\circ}\text{C to } +85^{\circ}\text{C}; V_{CC} < V_{PF})}$ 

|                        |                     |     |     |     |       | ,     |
|------------------------|---------------------|-----|-----|-----|-------|-------|
| PARAMETER              | SYMBOL              | MIN | TYP | MAX | UNITS | NOTES |
| Timekeeping Current    | $I_{OSC}$           |     |     | 1   | μΑ    | 11    |
| Backup Standby Current | I <sub>BACKUP</sub> |     |     | 200 | nA    | 12    |
| (Oscillator Off)       |                     |     |     |     |       |       |

## AC ELECTRICAL CHARACTERISTICS

 $(-40^{\circ}\text{C to } +85^{\circ}\text{C} : V_{CC} > V_{PE})$ 

| AC ELECTRICAL CHARACTERISTICS                    |                     |                            | (-40 C to +65 C, V <sub>CC</sub> > V <sub>PF</sub> |     |             |       |       |  |
|--------------------------------------------------|---------------------|----------------------------|----------------------------------------------------|-----|-------------|-------|-------|--|
| <b>PARAMETER</b>                                 | SYMBOL              | CONDITION                  | MIN                                                | TYP | MAX         | UNITS | NOTES |  |
| SCL Clock                                        | $f_{ m SCL}$        | Fast Mode                  | 100                                                |     | 400         | kHz   |       |  |
| Frequency                                        |                     | Standard Mode              |                                                    |     | 100         |       |       |  |
| Bus Free Time                                    | $t_{ m BUF}$        | Fast Mode                  | 1.3                                                |     |             | μs    |       |  |
| Between a STOP<br>and START<br>Condition         |                     | Standard Mode              | 4.7                                                |     |             |       |       |  |
| Hold Time                                        | t <sub>HD:STA</sub> | Fast Mode                  | 0.6                                                |     |             | μs    | 1     |  |
| (Repeated) START<br>Condition                    | THD:STA             | Standard Mode              | 4.0                                                |     |             | μs    | 1     |  |
| LOW Period of<br>SCL Clock                       | $t_{LOW}$           | Fast Mode<br>Standard Mode | 1.3<br>4.7                                         |     |             | μs    |       |  |
| HIGH Period of<br>SCL Clock                      | t <sub>HIGH</sub>   | Fast Mode<br>Standard Mode | 0.6<br>4.0                                         |     |             | μs    |       |  |
| Set-up Time for a<br>Repeated START<br>Condition | t <sub>SU:STA</sub> | Fast Mode<br>Standard Mode | 0.6<br>4.7                                         |     |             | μs    |       |  |
| Data Hold Time                                   | t <sub>HD:DAT</sub> | Fast Mode<br>Standard Mode | 0                                                  |     | 0.9         | μs    | 2,3   |  |
| Data Set-up Time                                 | t <sub>SU:DAT</sub> | Fast Mode<br>Standard Mode | 100<br>250                                         |     |             | μs    | 10    |  |
| Rise Time of Both<br>SDA and SCL<br>Signals      | t <sub>R</sub>      | Fast Mode<br>Standard Mode | $20 + 0.1C_{\rm B}$                                |     | 300<br>1000 | ns    | 4     |  |
| Fall Time of Both<br>SDA and SCL<br>Signals      | $t_{ m F}$          | Fast Mode<br>Standard Mode | $20 + 0.1C_{\rm B}$                                |     | 300<br>300  | ns    | 4     |  |
| Set-up Time for<br>STOP Condition                | t <sub>SU:STO</sub> | Fast Mode<br>Standard Mode | 0.6<br>4.0                                         |     |             | μs    |       |  |
| Capacitive Load for each Bus Line                | Св                  |                            |                                                    |     | 400         | pF    | 4     |  |
| I/O Capacitance                                  | $C_{I/O}$           |                            |                                                    | 10  | -           | pF    |       |  |

# **TIMING DIAGRAM** Figure 7



## POWER-UP/POWER-DOWN TIMING Figure 8



## **POWER-UP/POWER-DOWN CHARACTERISTICS** (-40°C to +85°C)

| PARAMETER                                                               | SYMBOL       | MIN | TYP | MAX | UNITS | NOTES |
|-------------------------------------------------------------------------|--------------|-----|-----|-----|-------|-------|
| $V_{CC}$ Detect to $\overline{RST}$ ( $V_{CC}$ Falling)                 | $t_{RPD}$    |     |     | 10  | μs    |       |
| V <sub>CC</sub> Detect to RST (V <sub>CC</sub> Rising)                  | $t_{ m RPU}$ |     | 250 |     | ms    | 6     |
| V <sub>CC</sub> Fall Time; V <sub>PF(MAX)</sub> to V <sub>PF(MIN)</sub> | $t_{ m F}$   | 300 |     |     | μs    |       |
| $V_{CC}$ Rise Time; $V_{PF(MIN)}$ to $V_{PF(MAX)}$                      | $t_R$        | 0   |     |     | μs    |       |

## **WARNING:**

Under no circumstances are negative undershoots, of any amplitude, allowed when device is in write protection.

### **NOTES:**

- 1. After this period, the first clock pulse is generated.
- 2. A device must internally provide a hold time of at least 300ns for the SDA signal (referenced to the V<sub>IHMIN</sub> of the SCL signal) in order to bridge the undefined region of the falling edge of SCL.
- 3. The maximum t<sub>HD:DAT</sub> has only to be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal.
- 4.  $C_B$  Total capacitance of one bus line in pF.
- 5. If the  $\overline{EOSC}$  bit in the control register is set to logic 1,  $t_{RPU}$  is equal to 250ms plus the start-up time of the crystal oscillator.
- 6. I<sub>CCA</sub> specified with SCL clocking at max frequency (400kHz).
- 7.  $I_{CCS}$  specified with  $V_{CC} = 3.3V$  and SDA, SCL = 3.3V.
- 8.  $I_{CCS}$  specified with  $V_{CC} = 3.0V$  and SDA, SCL = 3.0V.
- 9.  $I_{CCS}$  specified with  $V_{CC} = 2.0V$  and SDA, SCL = 2.0V.
- 10. A fast mode device can be used in a standard mode system, but the requirement  $t_{SU:DAT} >= to 250$ ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_R$  max +  $t_{SU:DAT}$  = 1000 + 250 = 1250ns before the SCL line is released.
- 11.  $I_{OSC}$  specified with  $V_{CC} = 0V$ ,  $V_{BACKUP} = 3.6V$  and oscillator enabled.
- 12.  $I_{BACKUP}$  specified with  $V_{CC} = 0V$ ,  $V_{BACKUP} = 3.6V$  and oscillator disabled.
- 13. SDA and RST.