## Datasheet

The LXT9785 is an 8-port Fast Ethernet PHY Transceiver that supports IEEE 802.3 physical layer applications at both 10 Mbps and 100 Mbps . This device provides both Serial/Source Synchronous (SMII/SS-SMII) and Reduced Media Independent (RMII) Interfaces for switching and other independent port applications.

All network ports provide a combination twisted-pair (TP) or pseudo-ECL (PECL) interface for both 10 Mbps or 100 Mbps (10BASE-T and 100BASE-TX) Ethernet over twisted-pair, or 100 Mbps (100BASE-FX) Ethernet over fiber-optic media .

The LXT9785 provides three discrete LED driver outputs for each port. The device supports both half-duplex and full-duplex operation at 10 Mbps and 100 Mbps and requires only a single 2.5 V power supply.

## Applications

- 10BASE-T, 10/100BASE-TX, or 100BASE-FX Switches and multi-port NICs.


## Product Features

■ Eight IEEE 802.3-compliant 10BASE-T or 100BASE-TX ports with integrated filters.

- 2.5 V operation.
- Optimized for dual-high stacked RJ-45 applications.
- Proprietary Optimal Signal Processing ${ }^{\text {TM }}$ architecture improves SNR by 3 dB over ideal analog filters.
■ Robust baseline wander correction.
- 100BASE-FX fiber-optic capability on all ports.
- Supports both auto-negotiation systems and legacy systems without auto-negotiation capability.
- JTAG boundary scan.

■ Multiple RMII or SMII/SS-SMII ports for independent PHY port operation.
■ Configurable via MDIO port or external control pins.
■ Low power consumption; 250 mW per port typical.

- Auto MDIX crossover capabilities.

■ 208-pin PQFP and 241-pin BGA packages.

- MDIO sectionalization into 2 x 4 or 1 x 8 configurations.

Information in this document is provided in connection with Intel ${ }^{\circledR}$ products. No license, express or implied, by estoppel or otherwise, to any intellectua property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.
Intel may make changes to specifications and product descriptions at any time, without notice.
Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.
The LXT9785 may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.
Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com.

Copyright © Intel Corporation, 2001
*Third-party brands and names are the property of their respective owners.

## Contents

1.0 Pin Assignments and Signal Descriptions ..... 12
1.1 Signal Name Conventions ..... 39
2.0 Functional Description ..... 51
2.1 Introduction ..... 51
2.1.1 OSPTM Architecture ..... 51
2.1.2 Comprehensive Functionality ..... 51
2.1.2.1 Sectionalization ..... 52
2.2 Interface Descriptions ..... 52
2.2.1 10/100 Network Interface ..... 52
2.2.1.1 Twisted-Pair Interface ..... 53
2.2.1.2 MDI Crossover (MDIX) ..... 53
2.2.1.3 Fiber Interface ..... 53
2.3 Media Independent Interface (MII) Interfaces ..... 53
2.3.1 Global MII Mode Select ..... 54
2.3.2 Internal Loopback ..... 54
2.3.3 RMII Data Interface ..... 54
2.3.4 Serial Media Independent Interface (SMII) and Source Synchronous Data Interfaces54
2.3.4.1 SMII Interface ..... 54
2.3.4.2 Source Synchronous Interface ..... 55
2.3.5 Configuration Management Interface ..... 55
2.3.6 MII Isolate ..... 55
2.3.6.1 MDIO Management Interface ..... 55
2.3.6.2 MII Sectionalization ..... 57
2.3.6.3 MII Interrupts ..... 57
2.3.6.4 Hardware Control Interface ..... 57
2.4 Operating Requirements ..... 58
2.4.1 Power Requirements ..... 58
2.4.2 Clock/SYNC Requirements ..... 58
2.4.2.1 Reference Clock ..... 58
2.4.2.2 TxCIk Signal (SS-SMII only) ..... 58
2.4.2.3 TxSYNC Signal (SMII/SS-SMII) ..... 58
2.4.2.4 RxSYNC Signal (SS-SMII only) ..... 58
2.4.2.5 RxCLK Signal (SS-SMII only) ..... 58
2.5 Initialization ..... 59
2.5.1 MDIO Control Mode ..... 59
2.5.2 Hardware Control Mode ..... 59
2.5.3 Power-Down Mode ..... 60
2.5.3.1 Global (Hardware) Power Down ..... 60
2.5.3.2 Port (Software) Power Down ..... 61
2.5.4 Reset ..... 61
2.5.5 Hardware Configuration Settings ..... 62
2.6 Link Establishment ..... 62
2.6.1 Auto-Negotiation ..... 62
2.6.1.1 Base Page Exchange ..... 62
2.6.1.2 Next Page Exchange ..... 62
2.6.1.3 Controlling Auto-Negotiation ..... 63
2.6.1.4 Link Criteria ..... 63
2.6.1.5 Parallel Detection ..... 63
2.7 Serial MII Operation ..... 64
2.7.1 SMII Reference Clock ..... 67
2.7.2 TxSYNC Pulse (SMII/SS-SMII) ..... 67
2.7.3 Transmit Data Stream ..... 67
2.7.3.1 Transmit Enable ..... 67
2.7.3.2 Transmit Error ..... 67
2.7.4 Receive Data Stream ..... 68
2.7.4.1 Carrier Sense ..... 68
2.7.4.2 Receive Data Valid ..... 68
2.7.4.3 Receive Error ..... 68
2.7.4.4 Receive Status Encoding ..... 68
2.7.5 Collision ..... 68
2.7.5.1 Source Synchronous SMII ..... 70
2.8 RMII Operation ..... 74
2.8.1 RMII Reference Clock ..... 74
2.8.2 Transmit Enable ..... 74
2.8.3 Carrier Sense \& Data Valid ..... 74
2.8.4 Receive Error ..... 74
2.8.5 Out-of-Band Signalling ..... 74
2.8.6 4B/5B Coding Operations ..... 74
2.9 100Mbps Operation ..... 78
2.9.1 100BASE-X Network Operations ..... 78
2.9.2 100BASE-X Protocol Sublayer Operations ..... 78
2.9.2.1 PCS Sublayer ..... 78
2.9.3 PMA Sublayer ..... 80
2.9.3.1 Twisted-Pair PMD Sublayer ..... 82
2.9.3.2 Fiber PMD Sublayer ..... 82
2.10 10Mbps Operation ..... 83
2.10.1 Preamble Handling ..... 83
2.10.2 Dribble Bits ..... 83
2.10.3 Link Test ..... 83
2.10.3.1 Link Failure ..... 84
2.10.4 Jabber ..... 84
2.11 Monitoring Operations ..... 84
2.11.1 Monitoring Auto-Negotiation ..... 84
2.11.2 Per-Port LED Driver Functions ..... 84
2.11.3 Out-of-Band Signalling ..... 85
2.11.4 Boundary Scan Interface ..... 86
2.11.5 State Machine ..... 86
2.11.6 Instruction Register ..... 86
2.11.7 Boundary Scan Register ..... 87
3.0 Application Information ..... 88
3.1 Design Recommendations ..... 88
3.2 General Design Guidelines ..... 88
3.2.1 Power Supply Filtering ..... 88
3.2.2 Power and Ground Plane Layout Considerations ..... 89
3.2.2.1 Chassis Ground ..... 89
3.2.3 MII Terminations ..... 89
3.2.4 Twisted-Pair Interface ..... 90
3.2.4.1 Magnetics Information ..... 90
3.2.5 The Fiber Interface ..... 90
3.2.6 LED Circuit ..... 90
3.3 Typical Application Circuits ..... 92
4.0 Test Specifications ..... 94
5.0 Register Definitions ..... 119
6.0 Package Specifications ..... 136

## Figures

1 LXT9785 Block Diagram ..... 11
2 LXT9785 RMII 208-Pin PQFP Assignments ..... 12
3 LXT9785 SMII 208-Pin PQFP Assignments ..... 13
4 LXT9785 SS-SMII 208-Pin PQFP Assignments ..... 14
5 LXT9785 RMII 241-Ball PBGA Assignments ..... 15
6 LXT9785 SMII 241-Ball PBGA Assignments ..... 16
7 LXT9785 SS-SMII 241-Ball PBGA Assignments ..... 17
8 LXT9785 Interfaces ..... 52
9 Internal Loopback ..... 54
10 Management Interface Read Frame Structure ..... 56
11 Management Interface Write Frame Structure ..... 56
12 Port Address Scheme ..... 56
13 Interrupt Logic ..... 57
14 Initialization Sequence ..... 60
15 Auto-Negotiation Operation ..... 63
16 Typical SMII Interface Diagram ..... 65
17 Typical SMII Quad Sectionalization Diagram ..... 66
18 100Mbps Serial MII Data Flow ..... 67
19 Serial MII Transmit Synchronization ..... 68
20 Serial MII Receive Synchronization ..... 69
21 Typical SS-SMII Interface Diagram ..... 71
22 Typical SS-SMII Quad Sectionalization Diagram ..... 72
23 Source Synchronous Transmit Timing ..... 73
24 Source Synchronous Receive Timing ..... 73
25 RMII Data Flow ..... 75
26 Typical RMII Interface Diagram ..... 76
27 Typical RMII Quad Sectionalization Diagram ..... 77
28 100BASE-X Frame Format ..... 78
29 Protocol Sublayers ..... 79
30 LED Pulse Stretching ..... 85
31 RMII Programmable Out-of-Bank Signaling ..... 86
32 LED Circuit ..... 91
33 Power and Ground Supply Connections ..... 92
34 Typical Twisted-Pair Interface ..... 93
35 Typical Fiber Interface ..... 93
36 SMII - 100BASE-TX Receive Timing ..... 98
37 SMII-100BASE-TX Transmit Timing ..... 99
38 SMII-100BASE-FX Receive Timing ..... 100
39 SMII-100BASE-FX Transmit Timing ..... 101
40 SMII - 10BASE-T Receive Timing ..... 102
41 SMII-10BASE-T Transmit Timing ..... 103
42 Source Synchronous SMII 100BASE-TX Receive Timing ..... 104
43 Source Synchronous SMII 100BASE-TX Transmit Timing ..... 105
44 Source Synchronous SMII-100BASE-FX Receive Timing ..... 106
45 Source Synchronous SMII-100BASE-FX Transmit Timing ..... 107
46 Source Synchronous SMII-10BASE-T Receive Timing ..... 108
47 Source Synchronous SMII - 10BASE-T Transmit Timing ..... 109
48 RMII - 100BASE-TX Receive Timing ..... 110
49 RMII-100BASE-TX Transmit Timing ..... 111RMII - 100BASE-FX Receive Timing112
RMII - 100BASE-FX Transmit Timing ..... 11352
RMII-10BASE-T Receive Timing ..... 114
53 RMII - 10BASE-T Transmit Timing ..... 115
5
54 Auto-Negotiation and Fast Link Pulse Timing ..... 116
55 Fast Link Pulse Timing ..... 116
56
MDIO Write Timing (MDIO Sourced by MAC) ..... 117
57 MDIO Read Timing (MDIO Sourced by PHY) ..... 117
58 Power-Up Timing ..... 118
59 Reset Recovery Timing ..... 118
60 PHY Identifier Bit Mapping ..... 122
61 LXT9785 208-Pin PQFP Plastic Package Specification ..... 136
62 LXT9785 241-Ball PBGA Package Specification (LXT9785BC) ..... 137
TablesRMII PQFP Pin List18
253
SS-SMII PQFP Pin List ..... 32
LXT9785 RMII Signal Descriptions ..... 39
LXT9785 SMII / SS-SMII Common Signal Descriptions. ..... 41
LXT9785 SMII Specific Signal Descriptions ..... 41
LXT9785 SS-SMII Specific Signal Descriptions ..... 42
MDIO Control Interface Signals ..... 43
10 LXT9785 Network Interface Signal Descriptions44
11 LXT9785 JTAG Test Signal Descriptions ..... 4544
12 LXT9785 Miscellaneous Signal Descriptions ..... 46
13 LXT9785 LED Signal Descriptions ..... 48
LXT9785 Power Supply Signal Descriptions ..... 49
Unused / Reserved Pins. ..... 50
MDIX Selection ..... 53
MII Mode Select ..... 54
Global Hardware Configuration Settings ..... 62
SMII Signal Summary ..... 64
RX Status Encoding Bit Definitions ..... 69
Source Synchronous SMII ..... 70
4B/5B Coding ..... 80
BSR Mode of Operation ..... 87
Supported JTAG Instructions ..... 87
Magnetics Requirements ..... 91
Absolute Maximum Ratings. ..... 94
Operating Conditions ..... 94
Digital I/O Characteristics (VCCIO $=2.5 \mathrm{~V}+/-5 \%$ ) ..... 95
Digital I/O Characteristics (VCCIO $=3.3 \mathrm{~V}+/-5 \%$ ) ..... 96
Required Clock Characteristics ..... 96
100BASE-TX Transceiver Characteristics ..... 96
100BASE-FX Transceiver Characteristics ..... 97
10BASE-T Transceiver Characteristics ..... 97
SMII - 100BASE-TX Receive Timing Parameters ..... 98
35 SMII - 100BASE-TX Transmit Timing Parameters ..... 99
36 SMII - 100BASE-FX Receive Timing Parameters ..... 100
37 SMII - 100BASE-FX Transmit Timing Parameters ..... 101
38 SMII - 10BASE-T Receive Timing Parameters ..... 102
39 SMII-10BASE-T Transmit Timing Parameters ..... 103
40 Source Synchronous SMII 100BASE-TX Receive Timing Parameters ..... 104
41 Source Synchronous SMII 100BASE-TX Transmit Timing ..... 105
42 Source Synchronous SMII-100BASE-FX Receive Timing Parameters ..... 106
43 Source Synchronous SMII-100BASE-FX Transmit Timing Parameters ..... 107
44 Source Synchronous SMII - 10BASE-T Receive Timing Parameters ..... 108
45 Source Synchronous SMII - 10BASE-T Transmit Timing Parameters ..... 109
46 RMII - 100BASE-TX Receive Timing Parameters ..... 110
47 RMII-100BASE-TX Transmit Timing Parameters ..... 111
48 RMII - 100BASE-FX Receive Timing Parameters ..... 112
49 RMII - 100BASE-FX Transmit Timing Parameters ..... 113
50 RMII - 10BASE-T Receive Timing Parameters ..... 114
51 RMII-10BASE-T Transmit Timing Parameters ..... 115
52 Auto-Negotiation and Fast Link Pulse Timing Parameters ..... 116
53 MDIO Timing Parameters ..... 117
54 Power-Up Timing Parameters ..... 118
55 Reset Recovery Timing Parameters ..... 118
56 Register Set ..... 119
57 Control Register (Address 0) ..... 120
58 Status Register (Address 1) ..... 121
59 PHY Identification Register 1 (Address 2) ..... 122
60 PHY Identification Register 2 (Address 3) ..... 122
61 Auto-Negotiation Advertisement Register (Address 4)4 ..... 123
62 Auto-Negotiation Link Partner Base Page Ability Register (Address 5) ..... 124
63 Auto-Negotiation Expansion (Address 6) ..... 125
64 Auto-Negotiation Next Page Transmit Register (Address 7) ..... 125
65 Auto-Negotiation Link Partner Next Page Receive Register (Address 8) ..... 126
66 Port Configuration Register (Address 16, Hex 10) ..... 127
67 Quick Status Register (Address 17, Hex 11) ..... 128
68 Interrupt Enable Register (Address 18, Hex 12) ..... 128
69 Interrupt Status Register (Address 19, Hex 13) ..... 130
70 LED Configuration Register (Address 20, Hex 14) ..... 131
71 Receive Error Count Register (Address 21) ..... 132
72 RMII Out-of-Band Signalling Register (Address 25) ..... 133
73 Trim Enable Register (Address 27) ..... 133
74 Register Bit Map ..... 134

## Revision History

| Date | Revision | Description |
| :---: | :---: | :---: |
| January 2001 | 002 | Global: Add bar to all LEDm_n for active low status. |
|  |  | Tables 1, 2 and 3: Add RMII, SMII, and SS-SMII numeric pin lists. |
|  |  | Introduction: Deleted "(up to 100 meters)" and "(up to 185 meters)". |
|  |  | Sectionalization: Change second sentence. |
|  |  | SMII/SS-SMII Interfaces: Delete text from "SMII Interface: "The SMII interface only operates with VCCIO at 3.3V (refer to Table 26 on page 73)." |
|  |  | Reference Clock: Changed language. |
|  |  | Simplified SMII Application Diagram: Delete old Figure 17 -- redundant. |
|  |  | Under Purpose, switch descriptions for TXD and RXD. |
|  |  | Per-Port LED Driver Functions: Add text to third paragraph after first line: |
|  |  | LED Circuits: Add LED Circuit text and diagram. |
|  |  | Power and Ground Connections: Add $0.1 \mu \mathrm{~F}$ capacitor value to figure. |
|  |  | Typical Twisted-Pair Interface: Change capacitor value from $0.1 \mu \mathrm{~F}$ to . $01 \mu \mathrm{~F}$. |
|  |  | Delete old Figure 35 and old Table 33, SMII Sync Timing (Parameters) |
|  |  | Delete Old Figure 37 Typical RMII Interface -- redundant. |
|  |  | Absolute Maximum Ratings: Change Operating temperature for Case under Max from " 120 " to "+120". |
|  |  | Operating Conditions: Two lines for Recommended Supply Voltage for VCCPECL are: I/O (SD_2P5V = 0); Sym=VCCPECL; Min=3.14; Typ (2.5)=2.5; Typ (3.3)=3.3; Max=3.46 <br> I/O (SD_2P5V = 1): Sym= VCCPECL; Min=2.38; TypTyp=2.5; Max=2.53. For Supply Voltage, I/O ( SD _205 $\mathrm{V}=1$ ) under Max, change value from " 2.53 " to " 2.63 ". <br> Delete Table note 3 |
|  |  | Digital I/O Characteristics (2.5V): Change Output Low Voltage/Max $=0.2$ (was 0.1); Output High voltage/Min = 2.07 (was 2.27). Add to Input Low voltage SD pins: Sym=VIL-SD, Max=0.755V. Add to Input High voltage SD pins: $\mathrm{Sym}=\mathrm{V} \operatorname{IH}-\mathrm{SD}, \mathrm{Min}=1.58 \mathrm{~V}$. Add new line: Output Low voltage (LEDn_m pins) |
|  |  | Digital I/O Characteristics (3.3V): Add new table. |
|  |  | Required Clock Characteristics: Delete "Input Low voltage" and "Input High voltage" lines. |
|  |  | 100BASE-FX Transceiver Characteristics: Remove TBDs. |
|  |  | Modify all timing diagrams and related tables due to completion of Intel's design verification testing. |
|  |  | Control Register (Address 0): Restructure table notes. |
|  |  | Status Register (Address 1): Change as follows: 1 = Extended register capabilities 0 = Basic register capabilities. |
|  |  | Auto-Negotiation Advertisement Register (Address 4): Add table note 4: "Restart Auto-Negotiation process whenever Register 4 is written/modified." Table note 2: Change pin "79" to pin " 50 ". Table note 3: Change "LED/CFG" to "CFG". |
|  |  | Port Configuration Register (Address 16, Hex 10): For Register bit 16.7 under description, change to: "Write as one. Ignore on read". (changed from zero) |
|  |  | Receive Error Count Register: Add text to paragraph under Description. |

Figure 1. LXT9785 Block Diagram


### 1.0 Pin Assignments and Signal Descriptions

Figure 2. LXT9785 RMII 208-Pin PQFP Assignments


Figure 3. LXT9785 SMII 208-Pin PQFP Assignments


Figure 4. LXT9785 SS-SMII 208-Pin PQFP Assignments


Figure 5. LXT9785 RMII 241-Ball PBGA Assignments

| RMI 1 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | GNDD | vccio | RXD1_0 | TXD2_1 | $\underset{\mathrm{V} 2}{\mathrm{CRS}}$ | TXD3_1 | TXEN3 | vccıo | GNDD | MDIO1 | TXD4_0 | RXER4 | RXD4_0 | TXEN5 | RXER5 | TXD6_1 | RXER6 | A |
| в | RXDO_1 | TXEN1 | GNDD | RXD1_1 | TXD2_0 | RXD2_0 | GNDD | $\underset{\mathrm{V} 3}{\mathrm{CRS}}$ | RXD3_1 | MDC1 | TXEN4 | $\underset{\mathrm{V} 4}{\mathrm{CRS} D}$ | TXD5_0 | RXD5_0 | RXD5_1 | $\begin{aligned} & \text { CRS } \\ & \text { DV6 } \end{aligned}$ | RXD6_1 | B |
| c | vccıo | RXDO_0 | TXD1_0 | $\underset{\mathrm{V} 1}{\mathrm{CRS}} \mathrm{D}$ | GNDD | TXEN2 | RXD2_1 | RXER3 | $\overline{\text { MDINT1 }}$ | TXD4_1 | vccıo | RXD4_1 | GNDD | TXEN6 | RXD6_0 | TXD7_1 | GNDD | c |
| D | GNDD | RXERO MDIX | GNDD | TXD1_1 | RXER1 PAUSE | GNDD | RXER2 | TXD3_0 | RXD3_0 | GNDD | TXD5_1 | $\underset{\mathrm{V} 5}{\text { CRS D }}$ | TXD6_0 | vccio | GNDD | TXEN7 | RXER7 | D |
| E | mDCo | TXDO_0 | TXENO | $\underset{\mathrm{V} 0}{\text { CRS_D }}$ | GNDD | $\begin{aligned} & \text { REF } \\ & \text { CLKO } \end{aligned}$ | GNDD |  | GNDD |  | GNDD | $\begin{gathered} \text { REE } \\ \text { CLKK1 } \end{gathered}$ | GNDD | TXD7_0 | $\underset{V 7}{\text { CRSD }}$ | RXD7_0 | GNDD | E |
| F | $\overline{\text { MDINTO }}$ | LED3_1 | mDIoo | TXDO_1 | vcci |  |  |  |  |  |  |  | GNDD | RXD7_1 | n/C | $\overline{\text { LED7_3 }}$ | $\overline{\text { LED7_2 }}$ | F |
| G | $\overline{\text { LED2_3 }}$ | n/C | $\overline{\text { LED3_2 }}$ | $\overline{\text { LED3_3 }}$ | N/C |  |  |  |  |  |  |  | vcci | n/C | $\overline{\text { LED7_1 }}$ | n/C | $\overline{\text { LED6_3 }}$ | G |
| н | $\overline{\text { LED1_3 }}$ | $\overline{\text { LED2_1 }}$ | $\overline{\text { LED2_2 }}$ | nc |  |  |  | GNDD | GNDD | GNDD |  |  |  | n/C | $\overline{\text { LED6_1 }}$ | $\overline{\text { LED6_2 }}$ | $\overline{\text { LED5_3 }}$ | H |
| J | LEDO_3 | N/C | $\overline{\text { LED1_2 }}$ | LED1_1 | vCCD |  |  | GNDD | GNDD | GNDD |  |  | N/C | vcci | $\overline{\text { LED5_1 }}$ | $\overline{\text { LED5_2 }}$ | $\overline{\text { LED4_3 }}$ | J |
| K | AMDXX | $\overline{\text { LEDO_2 }}$ | $\overline{\text { LED0_1 }}$ | NC |  |  |  | GNDD | GNDD | GNDD |  |  |  | SGND | N/C | $\overline{\text { LED4_1 }}$ | $\overline{\text { LED4_2 }}$ | K |
| L | MDDIS | CFG_3 | CFG_2 | ADD_4 | vcc PECL |  |  |  |  |  |  |  | vcc PECL | PWR DWN | $\begin{aligned} & \text { SEC } \\ & \text { TION } \end{aligned}$ | MODE SEL_0 | MODE SEL_1 | L |
| M | CFG_1 | ADD_3 | ADD_2 | $\begin{gathered} \text { TXSLE } \\ W_{1} \end{gathered}$ | GND |  |  |  |  |  |  |  | GND | $G_{\frac{G}{} \mathrm{FFX}^{T P}}$ | $\overline{\text { RESET }}$ | TCK | $\overline{\text { TRST }}$ | M |
| N | ADD_1 | ADD_0 | $\begin{gathered} \text { TXSLE } \\ \text { W_0 } \end{gathered}$ | SD1 | SD3 | vcct | vcct |  | vcct |  | vcct | vcct | vccr | tol | too | тмs | SD7 | N |
| P | $\mathrm{SD}_{\mathrm{v}}{ }^{2 P 5}$ | SDO | SD2 | vccr | GNDR | GNDR | vccr | vccr | vccr | vccr | vccr | vccr | GNDR | GNDT | SD4 | sD5 | SD6 | P |
| R | GNDT | TPFIP | GNDT | $\begin{gathered} \text { TPFON( } \\ \text { 1) } \end{gathered}$ | GNDT | TPFIP | GNDR | $\underset{(\text { TPFI) }}{\text { TiN }}$ | GNDR | $\underset{(4)}{\operatorname{TPFON}}$ | GNDR | TPFIP | GNDR | TPFOP | GNDT | TPFIP | GNDT | R |
| T | $\underset{(0)}{\text { TPFIN }}$ | $\underset{(0)}{\text { TPFOP }}$ | TPFOP | TPFIN | $\underset{\text { (2) }}{\text { TPFIN }}$ | $\underset{\text { (2) }}{\text { TPFOP }}$ | $\underset{\text { (3) }}{\text { TPFON }}$ | $\underset{(3)}{\text { TPFIP }}$ | $\underset{(4)}{\text { TPFIP }}$ | $\underset{(4)}{\text { TPFOP }}$ | $\underset{(5)}{\text { TPFOP }}$ | ${ }_{(5)}^{\text {TPFIN }}$ | $\underset{\text { (6) }}{\text { TPFIN }}$ | TPFOP (6) | $\underset{(7)}{\text { TPFON }}$ | $\underset{(7)}{\text { TPFIN }}$ | GNDT | T |
| $u$ | $\begin{aligned} & \text { TPFON } \\ & \text { (0) } \end{aligned}$ | GNDT | TPFIP (1) | GNDT | $\underset{\text { (2) }}{\text { TPFON }}$ | GNDT | $\underset{(3)}{\text { TPFOP }}$ | GNDR | $\underset{\text { (4) }}{\text { TPFIN }}$ | GNDT | TPFON (5) | GNDT | TPFIP | GNDT | $\underset{(6)}{\text { TPFON }}$ | GNDT | GNDT | $u$ |
|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 |  |

Figure 6. LXT9785 SMII 241-Ball PBGA Assignments

| $\begin{gathered} \text { SMI } \\ \hline \end{gathered}$ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | GNDD | vccio | RXD1 | N/C | N/C | SYNCO | N/C | vccio | GNDD | MDIO1 | TXD4 | N/C | RXD4 | N/C | N/C | N/C | N/C | A |
| B | N/C | N/C | GNDD | N/C | TXD2 | RXD2 | GNDD | N/C | N/C | MDC1 | N/C | N/C | TXD5 | RXD5 | N/C | N/C | N/C | B |
| c | vccio | RXDO | TXD1 | N/C | GNDD | N/C | N/C | N/C | MDINT1 | N/C | vccio | N/C | GNDD | N/C | RXD6 | SYNC1 | GNDD | C |
| D | GNDD | MDIX | GNDD | N/C | PAUSE | GNDD | N/C | TXD3 | RXD3 | GNDD | N/C | N/C | TXD6 | vccio | GNDD | N/C | N/C | D |
| E | MDCO | TXDO | N/C | N/C | GNDD | $\begin{aligned} & \text { REF } \\ & \text { CLKK } \end{aligned}$ | GNDD |  | GNDD |  | GNDD | $\begin{aligned} & \text { REF } \\ & \text { CLK1 } \end{aligned}$ | GNDD | TXD7 | N/C | RXD7 | GNDD | E |
| F | $\overline{\text { MDINTO }}$ | LED3_1 | MDIOO | N/C | vCCD |  |  |  |  |  |  |  | GNDD | N/C | N/C | $\overline{\text { LED7_3 }}$ | $\overline{\text { LED7_2 }}$ | F |
| G | $\overline{\text { LED2_3 }}$ | N/C | $\overline{\text { LED3_2 }}$ | $\overline{\text { LED3_3 }}$ | N/C |  |  |  |  |  |  |  | vCCD | N/C | $\overline{\text { LED7_1 }}$ | N/C | $\overline{\text { LED6_3 }}$ | G |
| H | $\overline{\text { LED1_3 }}$ | $\overline{\text { LED2_1 }}$ | $\overline{\text { LED2_2 }}$ | N/C |  |  |  | GNDD | GNDD | GNDD |  |  |  | N/C | $\overline{\text { LED6_1 }}$ | $\overline{\text { LED6_2 }}$ | $\overline{\text { LED5_3 }}$ | H |
| J | $\overline{\text { LED0_3 }}$ | N/C | $\overline{\text { LED1_2 }}$ | $\overline{\text { LED1_1 }}$ | VCCD |  |  | GNDD | GNDD | GNDD |  |  | N/C | vCCD | $\overline{\text { LED5_1 }}$ | $\overline{\text { LED5_2 }}$ | LED4_3 | $J$ |
| K | $\underset{\text { EN }}{\text { AMDIX_ }}$ | $\overline{\text { LED0_2 }}$ | $\overline{\text { LED0_1 }}$ | N/C |  |  |  | GNDD | GNDD | GNDD |  |  |  | SGND | N/C | LED4_1 | $\overline{\text { LED4_2 }}$ | K |
| L | MDDIS | CFG_3 | CFG_2 | ADD_4 | vcc <br> PECL |  |  |  |  |  |  |  | $\begin{aligned} & \text { VCC } \\ & \text { PECL } \end{aligned}$ | PWR DWN | $\underset{\mathbf{N}}{\text { SECTIO }}$ | $\begin{aligned} & \text { MODE } \\ & \text { SEL_O } \end{aligned}$ | MODE <br> SEL_1 | L |
| M | CFG_1 | ADD_3 | ADD_2 | $\begin{aligned} & \text { TxSLE } \\ & \text { W_1 } \end{aligned}$ | GND <br> PECL |  |  |  |  |  |  |  | $\begin{aligned} & \text { GND } \\ & \text { PECL } \end{aligned}$ | $\frac{G_{1} F X /}{T P}$ | RESET | TCK | $\overline{T R S T}$ | M |
| N | ADD_1 | ADD_0 | $\begin{aligned} & \text { TxSLE } \\ & \text { W_0 } \end{aligned}$ | SD1 | SD3 | VCCT | VCCT |  | VCCT |  | VCCT | VCCT | VCCR | TDI | TDO | TMS | SD7 | N |
| P | $\mathrm{SD}_{\overline{\mathrm{V}}} \mathrm{~V}^{2 P 5}$ | SDO | SD2 | VCCR | GNDR | GNDR | VCCR | VCCR | VCCR | VCCR | VCCR | VCCR | GNDR | GNDT | SD4 | SD5 | SD6 | P |
| R | GNDT | TPFIP <br> (0) | GNDT | TPFON( <br> 1) | GNDT | TPFIP <br> (2) | GNDR | TPFIN <br> (3) | GNDR | $\underset{\text { 4) }}{\text { TPFON }}$ | GNDR | TPFIP <br> (6) | GNDR | $\begin{gathered} \text { TPFOP( } \end{gathered}$ | GNDT | TPFIP <br> (7) | GNDT | R |
| T | $\begin{gathered} \text { TPFIN( } \\ 0 \text { ( } \end{gathered}$ | $\begin{aligned} & \text { TPFOP( } \\ & \text { 0) } \end{aligned}$ | $\begin{aligned} & \text { TPFOP( } \\ & \text { 1) } \end{aligned}$ | $\begin{aligned} & \text { TPFIN( } \end{aligned}$ | ${ }_{\text {2) }}^{\text {TPFIN( }}$ | TPFOP( <br> 2) | $\begin{aligned} & \text { TPFON } \\ & \text { 3) } \end{aligned}$ | TPFIP <br> (3) | TPFIP <br> (4) | $\begin{aligned} & \text { TPFOP( } \end{aligned}$ | $\begin{aligned} & \text { TPFOP( } \end{aligned}$ | TPFIN (5) | TPFIN <br> (6) | TPFOP( 6) | $\begin{aligned} & \text { TPFON } \\ & \text { 7) } \end{aligned}$ | ${ }_{7 \text { 7 }}^{\text {TPFIN }}$ | GNDT | T |
| U | $\begin{aligned} & \text { TPFON } \\ & \text { 0) } \end{aligned}$ | GNDT | TPFIP <br> (1) | GNDT | $\begin{aligned} & \text { TPFON } \\ & \text { 2) } \end{aligned}$ | GNDT | $\begin{aligned} & \text { TPFOP( } \end{aligned}$ | GNDR | TPFIN <br> (4) | GNDT | $\underset{\text { 5) }}{\text { TPFON }}$ | GNDT | TPFIP <br> (5) | GNDT | $\begin{gathered} \text { TPFON } \\ \text { 6) } \end{gathered}$ | GNDT | GNDT | U |
|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 |  |

Figure 7. LXT9785 SS-SMII 241-Ball PBGA Assignments

| $\begin{aligned} & \text { SS- } \\ & \text { SMI } \end{aligned}$ | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | GNDD | vccio | N/C | N/C | N/C | $\begin{gathered} \text { TX_SY } \\ \text { NC0 } \end{gathered}$ | N/C | VCCIO | GNDD | MDIO1 | TXD4 | N/C | N/C | N/C | N/C | N/C | N/C | A |
| B | RXDO | N/C | GNDD | RXD1 | TXD2 | N/C | GNDD | N/C | RXD3 | MDC1 | $\stackrel{\text { RX }}{\text { CLK1 }}$ | $\begin{aligned} & \text { RX_SY } \\ & \mathrm{N} \mathbf{C} 1 \end{aligned}$ | TXD5 | N/C | RXD5 | N/C | RXD6 | B |
| C | vCCIO | RXDO | TXD1 | N/C | GNDD | N/C | RXD2 | $\underset{\text { KOLCL }}{\text { TX_C }}$ | MDINT1 | N/C | vCCIo | RXD4 | GNDD | N/C | N/C | $\begin{gathered} \text { TX_SY } \\ \mathrm{NC} 1 \end{gathered}$ | GNDD | C |
| D | GNDD | MDIX | GNDD | N/C | PAUSE | GNDD | N/C | TXD3 | N/C | GNDD | N/C | N/C | TXD6 | vccio | GNDD | N/C | $\underset{\text { K1 }}{\mathrm{TX}}$ | D |
| E | MDCO | TXDO | $\underset{\text { CLKO }}{\text { RXX }}$ | $\begin{gathered} \text { Rx_SY } \\ N C 0 \end{gathered}$ | GNDD | $\begin{aligned} & \text { REF } \\ & \text { CIKK } \end{aligned}$ | GNDD |  | GNDD |  | GNDD | $\begin{aligned} & \text { REF } \\ & \text { CLK1 } \end{aligned}$ | GNDD | TXD7 | N/C | N/C | GNDD | E |
| F | $\overline{\text { MDINTO }}$ | $\overline{\text { LED3_1 }}$ | MDIOO | N/C | VCCD |  |  |  |  |  |  |  | GNDD | RXD7 | N/C | $\overline{\text { LED7_3 }}$ | $\overline{\text { LED7_2 }}$ | F |
| G | LED2_3 | N/C | LED3_2 | LED3_3 | N/C |  |  |  |  |  |  |  | vCCD | N/C | $\overline{\text { LED7_1 }}$ | N/C | $\overline{\text { LED6_3 }}$ | G |
| H | $\overline{\text { LED1_3 }}$ | $\overline{\text { LED2_1 }}$ | $\overline{\text { LED2_2 }}$ | N/C |  |  |  | GNDD | GNDD | GNDD |  |  |  | N/C | $\overline{\text { LED6_1 }}$ | $\overline{\text { LED6_2 }}$ | $\overline{\text { LED5_3 }}$ | H |
| J | $\overline{\text { LED0_3 }}$ | N/C | $\overline{\text { LED1_2 }}$ | LED1_1 | VCCD |  |  | GNDD | GNDD | GNDD |  |  | N/C | VCCD | $\overline{\text { LED5_1 }}$ | $\overline{\text { LED5_2 }}$ | LED4_3 | J |
| K | $\underset{\text { EN }}{\text { AMDIX }}$ | $\overline{\text { LEDO_2 }}$ | $\overline{\text { LED0_1 }}$ | N/C |  |  |  | GNDD | GNDD | GNDD |  |  |  | SGND | N/C | $\overline{\text { LED4_1 }}$ | LED4_2 | K |
| L | MDDIS | CFG_3 | CFG_2 | ADD_4 | Vcc PECL |  |  |  |  |  |  |  | $\begin{gathered} \mathrm{VCC} \\ \mathrm{PECL} \end{gathered}$ | PWR DWN | $\begin{aligned} & \text { SEC } \\ & \text { TION } \end{aligned}$ | MODE <br> SEL_O | MODE SEL_1 | L |
| M | CFG_1 | ADD_3 | ADD_2 | TxSLE W_1 | GND PECL |  |  |  |  |  |  |  | $\begin{aligned} & \text { GND } \\ & \text { PECL } \end{aligned}$ | $G_{\frac{1}{}+\mathrm{FX} /}^{T P}$ | $\overline{\text { RESET }}$ | TCK | $\overline{T R S T}$ | M |
| N | ADD_1 | ADD_0 | $\begin{aligned} & \text { TXSLE } \\ & \text { W_0 } \end{aligned}$ | SD1 | SD3 | VCCT | VCCT |  | VCCT |  | VCCT | VCCT | VCCR | TDI | TDO | TMS | SD7 | N |
| P | $\mathrm{SD}_{5 \mathrm{~V}}^{2 P}$ | SDO | SD2 | VCCR | GNDR | GNDR | VCCR | VCCR | VCCR | VCCR | VCCR | VCCR | GNDR | GNDT | SD4 | SD5 | SD6 | P |
| R | GNDT | TPFIP <br> (0) | GNDT | TPFON <br> (1) | GNDT | TPFIP <br> (2) | GNDR | TPFIN <br> (3) | GNDR | TPFON <br> (4) | GNDR | TPFIP <br> (6) | GNDR | TPFOP <br> (7) | GNDT | TPFIP <br> (7) | GNDT | R |
| T | TPFIN <br> (0) | TPFOP <br> (0) | TPFOP <br> (1) | TPFIN <br> (1) | TPFIN <br> (2) | TPFOP <br> (2) | TPFON <br> (3) | TPFIP <br> (3) | TPFIP <br> (4) | TPFOP <br> (4) | $\underset{(5)}{\text { TPFOP }}$ | TPFIN <br> (5) | TPFIN <br> (6) | TPFOP <br> (6) | $\underset{(7)}{\text { TPFON }}$ | TPFIN (7) | GNDT | T |
| U | TPFON <br> (0) | GNDT | TPFIP <br> (1) | GNDT | TPFON <br> (2) | GNDT | TPFOP <br> (3) | GNDR | TPFIN <br> (4) | GNDT | $\underset{(5)}{\text { TPFON }}$ | GNDT | TPFIP <br> (5) | GNDT | TPFON <br> (6) | GNDT | GNDT | U |
|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 |  |

Table 1. RMII PQFP Pin List

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full Description |
| :---: | :---: | :---: | :---: |
| 1 | CRS_DV6 | O, TS, SL | Table 4 on page 39 |
| 2 | RXER6 | O, TS, SL, ID | Table 4 on page 39 |
| 3 | TXEN6 | I, ID | Table 4 on page 39 |
| 4 | TXD6_0 | I, ID | Table 4 on page 39 |
| 5 | TXD6_1 | I, ID | Table 4 on page 39 |
| 6 | REFCLK1 | 1 | Table 4 on page 39 |
| 7 | RXD5_1 | O, TS, ID | Table 4 on page 39 |
| 8 | RXD5_0 | O, TS | Table 4 on page 39 |
| 9 | GNDIO | - | Table 14 on page 49 |
| 10 | CRS_DV5 | O, TS, SL | Table 4 on page 39 |
| 11 | RXER5 | O, TS, SL, ID | Table 4 on page 39 |
| 12 | TXEN5 | I, ID | Table 4 on page 39 |
| 13 | TXD5_0 | I, ID | Table 4 on page 39 |
| 14 | TXD5_1 | I, ID | Table 4 on page 39 |
| 15 | RXD4_1 | O, TS,ID | Table 4 on page 39 |
| 16 | RXD4_0 | O, TS | Table 4 on page 39 |
| 17 | CRS_DV4 | O, TS, SL | Table 4 on page 39 |
| 18 | VCCIO | - | Table 14 on page 49 |
| 19 | GNDIO | - | Table 14 on page 49 |
| 20 | RXER4 | O, TS, SL, ID | Table 4 on page 39 |
| 21 | TXEN4 | I, ID | Table 4 on page 39 |
| 22 | TXD4_0 | I, ID | Table 4 on page 39 |
| 23 | TXD4_1 | I, ID | Table 4 on page 39 |
| 24 | MDC1 | I, ST, ID | Table 8 on page 43 |
| 25 | MDIO1 | I/O, TS, SL, IP | Table 8 on page 43 |
| 26 | MDINT1 | OD, TS, SL, IP | Table 8 on page 43 |
| 27 | RXD3_1 | O, TS, ID | Table 4 on page 39 |
| 28 | RXD3_0 | O, TS | Table 4 on page 39 |
| 29 | VCCIO | - | Table 14 on page 49 |
| 30 | GNDIO | - | Table 14 on page 49 |
| 31 | CRS_DV3 | O, TS, SL | Table 4 on page 39 |
| 32 | RXER3 | O, TS, SL, ID | Table 4 on page 39 |
| 33 | TXEN3 | I, ID | Table 4 on page 39 |
| 1. $\mathrm{Al}=A n a l o g ~ I n p u t, ~ A O=A n a l o g ~ O u t p u t, ~ I=I n p u t, ~ O=O u t p u t, ~$ OD=Open Drain output, ST=Schmitt Triggered input, TS=Tri-State-able output, SL=Slew-rate Limited output, IP=Weak Internal Pull-up, ID=Weak Internal Pull-down |  |  |  |

Table 1. RMII PQFP Pin List (Continued)

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full Description |
| :---: | :---: | :---: | :---: |
| 34 | TXD3_0 | I, ID | Table 4 on page 39 |
| 35 | TXD3_1 | I, ID | Table 4 on page 39 |
| 36 | RXD2_1 | O, TS, ID | Table 4 on page 39 |
| 37 | RXD2_0 | O, TS | Table 4 on page 39 |
| 38 | GNDIO | - | Table 14 on page 49 |
| 39 | CRS_DV2 | O, TS, SL | Table 4 on page 39 |
| 40 | RXER2 | O, TS, SL, ID | Table 4 on page 39 |
| 41 | TXEN2 | I, ID | Table 4 on page 39 |
| 42 | TXD2_0 | I, ID | Table 4 on page 39 |
| 43 | TXD2_1 | I, ID | Table 4 on page 39 |
| 44 | REFCLK0 | 1 | Table 4 on page 39 |
| 45 | RXD1_1 | O, TS, ID | Table 4 on page 39 |
| 46 | RXD1_0 | O, TS | Table 4 on page 39 |
| 47 | VCCIO | - | Table 14 on page 49 |
| 48 | GNDIO | - | Table 14 on page 49 |
| 49 | CRS_DV1 | O, TS, SL | Table 4 on page 39 |
| 50 | RXER1/PAUSE | O, TS, SL, ID | Table 12 on page 46 |
| 51 | TXEN1 | I, ID | Table 4 on page 39 |
| 52 | TXD1_0 | I, ID | Table 4 on page 39 |
| 53 | TXD1_1 | I, ID | Table 4 on page 39 |
| 54 | RXD0_1 | O, TS, ID | Table 4 on page 39 |
| 55 | RXD0_0 | O, TS | Table 4 on page 39 |
| 56 | VCCIO | - | Table 14 on page 49 |
| 57 | GNDIO | - | Table 14 on page 49 |
| 58 | CRS_DV0 | O, TS, SL | Table 4 on page 39 |
| 59 | RXERO/MDIX | O, TS, SL, ID | Table 12 on page 46 |
| 60 | TXENO | I, ID | Table 4 on page 39 |
| 61 | TXD0_0 | I, ID | Table 4 on page 39 |
| 62 | TXD0_1 | I, ID | Table 4 on page 39 |
| 63 | MDC0 | I, ST, ID | Table 8 on page 43 |
| 64 | MDIO0 | I/O, TS, SL, IP | Table 8 on page 43 |
| 65 | VCCD | - | Table 14 on page 49 |
| 66 | GNDD | - | Table 14 on page 49 |
| 67 | MDINT0 | OD, TS, SL, IP | Table 8 on page 43 |
| 1. AI=Analog Input, $\mathrm{AO}=$ Analog Output, $\mathrm{I}=\mathrm{Input}, \mathrm{O}=$ Output, OD=Open Drain output, ST=Schmitt Triggered input, TS=Tri-State-able output, SL=Slew-rate Limited output, IP=Weak Internal Pull-up, ID=Weak Internal Pull-down |  |  |  |

Table 1. RMII PQFP Pin List (Continued)

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full Description |
| :---: | :---: | :---: | :---: |
| 68 | LED3_3 | OD, TS, SO, IP | Table 13 on page 48 |
| 69 | LED3_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 70 | LED3_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 71 | LED2_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 72 | LED2_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 73 | LED2_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 74 | GNDIO | - | Table 14 on page 49 |
| 75 | LED1_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 76 | LED1_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 77 | LED1_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 78 | VCCD | - | Table 14 on page 49 |
| 79 | GNDD | - | Table 14 on page 49 |
| 80 | LED0_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 81 | LED0_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 82 | LED0_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 83 | AMDIX_EN | I, ST, IP | Table 12 on page 46 |
| 84 | MDDIS | I, ST, ID | Table 8 on page 43 |
| 85 | CFG_3 | I, ST, ID | Table 12 on page 46 |
| 86 | CFG_2 | I, ST, ID | Table 12 on page 46 |
| 87 | CFG_1 | I, ST, ID | Table 12 on page 46 |
| 88 | ADD_4 | I, ST, ID | Table 12 on page 46 |
| 89 | ADD_3 | I, ST, ID | Table 12 on page 46 |
| 90 | ADD_2 | I, ST, ID | Table 12 on page 46 |
| 91 | ADD_1 | I, ST, ID | Table 12 on page 46 |
| 92 | ADD_0 | I, ST, ID | Table 12 on page 46 |
| 93 | TxSLEW_1 | I, ST, ID | Table 12 on page 46 |
| 94 | TxSLEW_0 | I, ST, ID | Table 12 on page 46 |
| 95 | SD_2P5V | I, ST, ID | Table 9 on page 44 |
| 96 | SD0 | 1 | Table 9 on page 44 |
| 97 | SD1 | 1 | Table 9 on page 44 |
| 98 | VCCPECL | - | Table 14 on page 49 |
| 99 | GNDPECL | - | Table 14 on page 49 |
| 100 | SD2 | 1 | Table 9 on page 44 |
| 101 | SD3 | 1 | Table 9 on page 44 |
| 1. $\mathrm{Al}=$ Analog Input, $\mathrm{AO}=A n a l o g$ Output, $\mathrm{I}=\mathrm{Input}, \mathrm{O}=$ Output, OD=Open Drain output, $\mathrm{ST}=$ Schmitt Triggered input, TS=Tri-State-able output, SL=Slew-rate Limited output, IP=Weak Internal Pull-up, ID=Weak Internal Pull-down |  |  |  |

Table 1. RMII PQFP Pin List (Continued)

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full Description |
| :---: | :---: | :---: | :---: |
| 102 | N/C | - | Table 15 on page 50 |
| 103 | VCCR0 | - | Table 14 on page 49 |
| 104 | TPFIP0 | AO/AI | Table 10 on page 44 |
| 105 | TPFIN0 | AO/AI | Table 10 on page 44 |
| 106 | GNDR0 | - | Table 14 on page 49 |
| 107 | TPFOP0 | AO/AI | Table 10 on page 44 |
| 108 | TPFON0 | AO/AI | Table 10 on page 44 |
| 109 | VCCT0/1 | - | Table 14 on page 49 |
| 110 | TPFON1 | AO/AI | Table 10 on page 44 |
| 111 | TPFOP1 | AO/AI | Table 10 on page 44 |
| 112 | GNDR1 | - | Table 14 on page 49 |
| 113 | GNDT0/1 | - | Table 14 on page 49 |
| 114 | TPFIN1 | AO/AI | Table 10 on page 44 |
| 115 | TPFIP1 | AO/AI | Table 10 on page 44 |
| 116 | VCCR1 | - | Table 14 on page 49 |
| 117 | VCCR2 | - | Table 14 on page 49 |
| 118 | TPFIP2 | AO/AI | Table 10 on page 44 |
| 119 | TPFIN2 | AO/AI | Table 10 on page 44 |
| 120 | GNDR2 | - | Table 14 on page 49 |
| 121 | TPFOP2 | AO/AI | Table 10 on page 44 |
| 122 | TPFON2 | AO/AI | Table 10 on page 44 |
| 123 | VCCT2/3 | - | Table 14 on page 49 |
| 124 | TPFON3 | AO/AI | Table 10 on page 44 |
| 125 | TPFOP3 | AO/AI | Table 10 on page 44 |
| 126 | GNDR3 | - | Table 14 on page 49 |
| 127 | GNDT2/3 | - | Table 14 on page 49 |
| 128 | TPFIN3 | AO/AI | Table 10 on page 44 |
| 129 | TPFIP3 | AO/AI | Table 10 on page 44 |
| 130 | VCCR3 | - | Table 14 on page 49 |
| 131 | VCCR4 | - | Table 14 on page 49 |
| 132 | TPFIP4 | AO/AI | Table 10 on page 44 |
| 133 | TPFIN4 | AO/AI | Table 10 on page 44 |
| 134 | GNDT4/5 | - | Table 14 on page 49 |
| 135 | GNDR4 | - | Table 14 on page 49 |
| 1. AI=Analog Input, $\mathrm{AO}=$ Analog Output, $\mathrm{I}=\mathrm{Input}, \mathrm{O}=$ Output, OD=Open Drain output, ST=Schmitt Triggered input, TS=Tri-State-able output, SL=Slew-rate Limited output, IP=Weak Internal Pull-up, ID=Weak Internal Pull-down |  |  |  |

Table 1. RMII PQFP Pin List (Continued)

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full Description |
| :---: | :---: | :---: | :---: |
| 136 | TPFOP4 | AO/AI | Table 10 on page 44 |
| 137 | TPFON4 | AO/AI | Table 10 on page 44 |
| 138 | VCCT4/5 | - | Table 14 on page 49 |
| 139 | TPFON5 | AO/AI | Table 10 on page 44 |
| 140 | TPFOP5 | AO/AI | Table 10 on page 44 |
| 141 | GNDR5 | - | Table 14 on page 49 |
| 142 | TPFIN5 | AO/AI | Table 10 on page 44 |
| 143 | TPFIP5 | AO/AI | Table 10 on page 44 |
| 144 | VCCR5 | - | Table 14 on page 49 |
| 145 | VCCR6 | - | Table 14 on page 49 |
| 146 | TPFIP6 | AO/AI | Table 10 on page 44 |
| 147 | TPFIN6 | AO/AI | Table 10 on page 44 |
| 148 | GNDT6/7 | - | Table 14 on page 49 |
| 149 | GNDR6 | - | Table 14 on page 49 |
| 150 | TPFOP6 | AO/AI | Table 10 on page 44 |
| 151 | TPFON6 | AO/AI | Table 10 on page 44 |
| 152 | VCCT6/7 | - | Table 14 on page 49 |
| 153 | TPFON7 | AO/AI | Table 10 on page 44 |
| 154 | TPFOP7 | AO/AI | Table 10 on page 44 |
| 155 | GNDR7 | - | Table 14 on page 49 |
| 156 | TPFIN7 | AO/AI | Table 10 on page 44 |
| 157 | TPFIP7 | AO/AI | Table 10 on page 44 |
| 158 | VCCR7 | - | Table 14 on page 49 |
| 159 | N/C | - | Table 15 on page 50 |
| 160 | N/C | - | Table 15 on page 50 |
| 161 | SD4 | 1 | Table 9 on page 44 |
| 162 | SD5 | 1 | Table 9 on page 44 |
| 163 | GNDPECL | - | Table 14 on page 49 |
| 164 | VCCPECL | - | Table 14 on page 49 |
| 165 | SD6 | 1 | Table 9 on page 44 |
| 166 | SD7 | 1 | Table 9 on page 44 |
| 167 | TDI | I, ST, IP | Table 11 on page 45 |
| 168 | TDO | O, TS | Table 11 on page 45 |
| 169 | TMS | I, ST, IP | Table 11 on page 45 |
| 1. AI=Analog Input, $\mathrm{AO}=$ Analog Output, $\mathrm{I}=\mathrm{Input}, \mathrm{O}=$ Output, OD=Open Drain output, ST=Schmitt Triggered input, TS=Tri-State-able output, SL=Slew-rate Limited output, IP=Weak Internal Pull-up, ID=Weak Internal Pull-down |  |  |  |

Table 1. RMII PQFP Pin List (Continued)

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full Description |
| :---: | :---: | :---: | :---: |
| 170 | TCK | I, ST, ID | Table 11 on page 45 |
| 171 | TRST | I, ST, IP | Table 11 on page 45 |
| 172 | N/C | - | Table 15 on page 50 |
| 173 | G_FX $\overline{T P}$ | I, ST, ID | Table 12 on page 46 |
| 174 | PWRDWN | I, ST, ID | Table 12 on page 46 |
| 175 | RESET | I, ST, IP | Table 12 on page 46 |
| 176 | Section | I, ST, ID | Table 12 on page 46 |
| 177 | ModeSel0 | I, ST, ID | Table 12 on page 46 |
| 178 | ModeSel1 | I, ST, ID | Table 12 on page 46 |
| 179 | SGND | - | Table 14 on page 49 |
| 180 | LED4_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 181 | LED4_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 182 | LED4_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 183 | GNDD | - | Table 14 on page 49 |
| 184 | VCCD | - | Table 14 on page 49 |
| 185 | LED5_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 186 | LED5_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 187 | LED5_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 188 | GNDIO | - | Table 14 on page 49 |
| 189 | LED6_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 190 | LED6_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 191 | LED6_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 192 | LED7_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 193 | LED7_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 194 | LED7_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 195 | GNDD | - | Table 14 on page 49 |
| 196 | VCCD | - | Table 14 on page 49 |
| 197 | RXD7_1 | O, TS, ID | Table 4 on page 39 |
| 198 | RXD7_0 | O, TS | Table 4 on page 39 |
| 199 | GNDIO | - | Table 14 on page 49 |
| 200 | CRS_DV7 | O, TS, SL | Table 4 on page 39 |
| 201 | RXER7 | O, TS, SL, ID | Table 4 on page 39 |
| 202 | TXEN7 | I, ID | Table 4 on page 39 |
| 203 | TXD7_0 | I, ID | Table 4 on page 39 |
| 1. AI=Analog Input, $\mathrm{AO}=$ Analog Output, $\mathrm{I}=\mathrm{Input}, \mathrm{O}=$ Output, OD=Open Drain output, ST=Schmitt Triggered input, TS=Tri-State-able output, SL=Slew-rate Limited output, IP=Weak Internal Pull-up, ID=Weak Internal Pull-down |  |  |  |

Table 1. RMII PQFP Pin List (Continued)

| Pin | Symbol | Type $^{1}$ | Reference for Full <br> Description |
| :---: | :--- | :--- | :--- |
| 204 | TXD7_1 | I, ID | Table 4 on page 39 |
| 205 | RXD6_1 | O, TS, ID | Table 4 on page 39 |
| 206 | RXD6_0 | O, TS | Table 4 on page 39 |
| 207 | GNDIO | - | Table 14 on page 49 |
| 208 | VCCIO | - | Table 14 on page 49 |
| 1. AI=Analog Input, AO=Analog Output, I=Input, O=Output, <br> OD=Open Drain output, ST=Schmitt Triggered input, TS=Tri- <br> State-able output, SL=SIew-rate Limited output, IP=Weak Internal <br> Pull-up, ID=Weak Internal Pull-down |  |  |  |

Table 2. SMII PQFP Pin List

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full Description |
| :---: | :---: | :---: | :---: |
| 1 | N/C | - | Table 15 on page 50 |
| 2 | N/C | - | Table 15 on page 50 |
| 3 | N/C | - | Table 15 on page 50 |
| 4 | TXD6 | I, ID | Table 15 on page 50 |
| 5 | N/C | I, ID | Table 15 on page 50 |
| 6 | REFCLK1 | I | Table 5 on page 41 |
| 7 | N/C | - | Table 15 on page 50 |
| 8 | RXD5 | O, TS | Table 6 on page 41 |
| 9 | GNDIO | - | Table 14 on page 49 |
| 10 | N/C | - | Table 15 on page 50 |
| 11 | N/C | - | Table 15 on page 50 |
| 12 | N/C | - | Table 15 on page 50 |
| 13 | TXD5 | I, ID | Table 5 on page 41 |
| 14 | N/C | - | Table 15 on page 50 |
| 15 | N/C | O, TS,ID | Table 15 on page 50 |
| 16 | RXD4 | O, TS | Table 6 on page 41 |
| 17 | N/C | - | Table 15 on page 50 |
| 18 | VCCIO | - | Table 14 on page 49 |
| 19 | GNDIO | - | Table 14 on page 49 |
| 20 | N/C | O, TS, SL, ID | Table 15 on page 50 |
| 21 | N/C | I, ID | Table 15 on page 50 |
| 22 | TXD4 | I, ID | Table 5 on page 41 |
| 23 | N/C | - | Table 15 on page 50 |
| 24 | MDC1 | I, ST, ID | Table 8 on page 43 |
| 25 | MDIO1 | I/O, TS, SL, IP | Table 8 on page 43 |
| 26 | MDINT1 | OD, TS, SL, IP | Table 8 on page 43 |
| 27 | N/C | - | Table 15 on page 50 |
| 28 | RXD3 | O, TS | Table 6 on page 41 |
| 29 | VCCIO | - | Table 14 on page 49 |
| 30 | GNDIO | - | Table 14 on page 49 |
| 31 | N/C | - | Table 15 on page 50 |
| 32 | N/C | - | Table 15 on page 50 |
| 33 | N/C | - | Table 15 on page 50 |

1. $\mathrm{Al}=A n a l o g$ Input, $\mathrm{AO}=$ Analog Output, $\mathrm{I}=\mathrm{Input}, \mathrm{O}=O$ Otput, OD=Open Drain output, ST=Schmitt Triggered input, TS=Tri-State-able output, SL=Slew-rate Limited output, IP=Weak Internal Pull-up, ID=Weak Internal Pull-down

Table 2. SMII PQFP Pin List (Continued)

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full Description |
| :---: | :---: | :---: | :---: |
| 34 | TXD3 | I, ID | Table 5 on page 41 |
| 35 | SYNC0 | I, ID | Table 6 on page 41 |
| 36 | N/C | - | Table 15 on page 50 |
| 37 | RXD2 | O, TS | Table 6 on page 41 |
| 38 | GNDIO | - | Table 14 on page 49 |
| 39 | N/C | - | Table 15 on page 50 |
| 40 | N/C | - | Table 15 on page 50 |
| 41 | N/C | - | Table 15 on page 50 |
| 42 | TXD2 | I, ID | Table 5 on page 41 |
| 43 | N/C | - | Table 15 on page 50 |
| 44 | REFCLK0 | 1 | Table 5 on page 41 |
| 45 | N/C | - | Table 15 on page 50 |
| 46 | RXD1 | O, TS | Table 6 on page 41 |
| 47 | VCCIO | - | Table 14 on page 49 |
| 48 | GNDIO | - | Table 14 on page 49 |
| 49 | N/C | - | Table 15 on page 50 |
| 50 | PAUSE | I, ID | Table 12 on page 46 |
| 51 | N/C | - | Table 15 on page 50 |
| 52 | TXD1 | I, ID | Table 5 on page 41 |
| 53 | N/C | - | Table 15 on page 50 |
| 54 | N/C | - | Table 15 on page 50 |
| 55 | RXD0 | O, TS | Table 6 on page 41 |
| 56 | VCCIO | - | Table 14 on page 49 |
| 57 | GNDIO | - | Table 14 on page 49 |
| 58 | N/C | - | Table 15 on page 50 |
| 59 | MDIX | I, ID | Table 12 on page 46 |
| 60 | N/C | - | Table 15 on page 50 |
| 61 | TXD0 | I, ID | Table 5 on page 41 |
| 62 | N/C | - | Table 15 on page 50 |
| 63 | MDC0 | I, ST, ID | Table 8 on page 43 |
| 64 | MDIO0 | I/O, TS, SL, IP | Table 8 on page 43 |
| 65 | VCCD | - | Table 14 on page 49 |
| 66 | GNDD | - | Table 14 on page 49 |
| 67 | MDINT0 | OD, TS, SL, IP | Table 8 on page 43 |
| 1. $\mathrm{Al}=$ Analog Input, $\mathrm{AO}=A n a l o g ~ O u t p u t, ~ I=I n p u t, ~ O=O u t p u t, ~$ OD=Open Drain output, ST=Schmitt Triggered input, TS=Tri-State-able output, SL=Slew-rate Limited output, IP=Weak Internal Pull-up, ID=Weak Internal Pull-down |  |  |  |

Table 2. SMII PQFP Pin List (Continued)

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full Description |
| :---: | :---: | :---: | :---: |
| 68 | LED3_3 | OD, TS, SO, IP | Table 13 on page 48 |
| 69 | LED3_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 70 | LED3_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 71 | LED2_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 72 | LED2_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 73 | LED2_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 74 | GNDIO | - | Table 14 on page 49 |
| 75 | LED1_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 76 | LED1_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 77 | LED1_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 78 | VCCD | - | Table 14 on page 49 |
| 79 | GNDD | - | Table 14 on page 49 |
| 80 | LED0_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 81 | LED0_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 82 | LED0_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 83 | AMDIX_EN | I, ST, IP | Table 12 on page 46 |
| 84 | MDDIS | I, ST, ID | Table 8 on page 43 |
| 85 | CFG_3 | I, ST, ID | Table 12 on page 46 |
| 86 | CFG_2 | I, ST, ID | Table 12 on page 46 |
| 87 | CFG_1 | I, ST, ID | Table 12 on page 46 |
| 88 | ADD_4 | I, ST, ID | Table 12 on page 46 |
| 89 | ADD_3 | I, ST, ID | Table 12 on page 46 |
| 90 | ADD_2 | I, ST, ID | Table 12 on page 46 |
| 91 | ADD_1 | I, ST, ID | Table 12 on page 46 |
| 92 | ADD_0 | I, ST, ID | Table 12 on page 46 |
| 93 | TxSLEW_1 | I, ST, ID | Table 12 on page 46 |
| 94 | TxSLEW_0 | I, ST, ID | Table 12 on page 46 |
| 95 | SD_2P5V | I, ST, ID | Table 9 on page 44 |
| 96 | SD0 | I | Table 9 on page 44 |
| 97 | SD1 | 1 | Table 9 on page 44 |
| 98 | VCCPECL | - | Table 14 on page 49 |
| 99 | GNDPECL | - | Table 14 on page 49 |
| 100 | SD2 | I | Table 9 on page 44 |
| 101 | SD3 | 1 | Table 9 on page 44 |

1. AI=Analog Input, $\mathrm{AO}=$ Analog Output, $\mathrm{I}=$ Input, $\mathrm{O}=$ Output, OD=Open Drain output, ST=Schmitt Triggered input, TS=Tri-State-able output, SL=Slew-rate Limited output, IP=Weak Internal Pull-up, ID=Weak Internal Pull-down

Table 2. SMII PQFP Pin List (Continued)

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full Description |
| :---: | :---: | :---: | :---: |
| 102 | N/C | - | Table 15 on page 50 |
| 103 | VCCR0 | - | Table 14 on page 49 |
| 104 | TPFIP0 | Al/AO | Table 10 on page 44 |
| 105 | TPFIN0 | Al/AO | Table 10 on page 44 |
| 106 | GNDR0 | - | Table 14 on page 49 |
| 107 | TPFOPO | AO/AI | Table 10 on page 44 |
| 108 | TPFON0 | AO/AI | Table 10 on page 44 |
| 109 | VCCT0/1 | - | Table 14 on page 49 |
| 110 | TPFON1 | AO/AI | Table 10 on page 44 |
| 111 | TPFOP1 | AO/AI | Table 10 on page 44 |
| 112 | GNDR1 | - | Table 14 on page 49 |
| 113 | GNDT0/1 | - | Table 14 on page 49 |
| 114 | TPFIN1 | Al/AO | Table 10 on page 44 |
| 115 | TPFIP1 | Al/AO | Table 10 on page 44 |
| 116 | VCCR1 | - | Table 14 on page 49 |
| 117 | VCCR2 | - | Table 14 on page 49 |
| 118 | TPFIP2 | Al/AO | Table 10 on page 44 |
| 119 | TPFIN2 | Al/AO | Table 10 on page 44 |
| 120 | GNDR2 | - | Table 14 on page 49 |
| 121 | TPFOP2 | AO/AI | Table 10 on page 44 |
| 122 | TPFON2 | AO/AI | Table 10 on page 44 |
| 123 | VCCT2/3 | - | Table 14 on page 49 |
| 124 | TPFON3 | AO/AI | Table 10 on page 44 |
| 125 | TPFOP3 | AO/AI | Table 10 on page 44 |
| 126 | GNDR3 | - | Table 14 on page 49 |
| 127 | GNDT2/3 | - | Table 14 on page 49 |
| 128 | TPFIN3 | Al/AO | Table 10 on page 44 |
| 129 | TPFIP3 | Al/AO | Table 10 on page 44 |
| 130 | VCCR3 | - | Table 14 on page 49 |
| 131 | VCCR4 | - | Table 14 on page 49 |
| 132 | TPFIP4 | Al/AO | Table 10 on page 44 |
| 133 | TPFIN4 | Al/AO | Table 10 on page 44 |
| 134 | GNDT4/5 | - | Table 14 on page 49 |
| 135 | GNDR4 | - | Table 14 on page 49 |
| 1. $\mathrm{Al}=$ Analog Input, $\mathrm{AO}=A n a l o g$ Output, $\mathrm{I}=$ Input, $\mathrm{O}=$ Output, OD=Open Drain output, $\mathrm{ST}=$ Schmitt Triggered input, TS=Tri-State-able output, SL=Slew-rate Limited output, IP=Weak Internal Pull-up, ID=Weak Internal Pull-down |  |  |  |

Table 2. SMII PQFP Pin List (Continued)

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full Description |
| :---: | :---: | :---: | :---: |
| 136 | TPFOP4 | AO/AI | Table 10 on page 44 |
| 137 | TPFON4 | AO/AI | Table 10 on page 44 |
| 138 | VCCT4/5 | - | Table 14 on page 49 |
| 139 | TPFON5 | AO/AI | Table 10 on page 44 |
| 140 | TPFOP5 | AO/AI | Table 10 on page 44 |
| 141 | GNDR5 | - | Table 14 on page 49 |
| 142 | TPFIN5 | Al/AO | Table 10 on page 44 |
| 143 | TPFIP5 | Al/AO | Table 10 on page 44 |
| 144 | VCCR5 | - | Table 14 on page 49 |
| 145 | VCCR6 | - | Table 14 on page 49 |
| 146 | TPFIP6 | Al/AO | Table 10 on page 44 |
| 147 | TPFIN6 | Al/AO | Table 10 on page 44 |
| 148 | GNDT6/7 | - | Table 14 on page 49 |
| 149 | GNDR6 | - | Table 14 on page 49 |
| 150 | TPFOP6 | AO/AI | Table 10 on page 44 |
| 151 | TPFON6 | AO/AI | Table 10 on page 44 |
| 152 | VCCT6/7 | - | Table 14 on page 49 |
| 153 | TPFON7 | AO/AI | Table 10 on page 44 |
| 154 | TPFOP7 | AO/AI | Table 10 on page 44 |
| 155 | GNDR7 | - | Table 14 on page 49 |
| 156 | TPFIN7 | Al/AO | Table 10 on page 44 |
| 157 | TPFIP7 | Al/AO | Table 10 on page 44 |
| 158 | VCCR7 | - | Table 14 on page 49 |
| 159 | N/C | - | Table 15 on page 50 |
| 160 | N/C | - | Table 15 on page 50 |
| 161 | SD4 | 1 | Table 9 on page 44 |
| 162 | SD5 | 1 | Table 9 on page 44 |
| 163 | GNDPECL | - | Table 14 on page 49 |
| 164 | VCCPECL | - | Table 14 on page 49 |
| 165 | SD6 | 1 | Table 9 on page 44 |
| 166 | SD7 | 1 | Table 9 on page 44 |
| 167 | TDI | I, ST, IP | Table 11 on page 45 |
| 168 | TDO | O, TS | Table 11 on page 45 |
| 169 | TMS | I, ST, IP | Table 11 on page 45 |
| 1. $\mathrm{Al}=A n a l o g ~ I n p u t, ~ A O=A n a l o g ~ O u t p u t, ~ I=I n p u t, ~ O=O u t p u t, ~$ OD=Open Drain output, ST=Schmitt Triggered input, TS=Tri-State-able output, SL=Slew-rate Limited output, IP=Weak Internal Pull-up, ID=Weak Internal Pull-down |  |  |  |

Table 2. SMII PQFP Pin List (Continued)

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full Description |
| :---: | :---: | :---: | :---: |
| 170 | TCK | I, ST, ID | Table 11 on page 45 |
| 171 | TRST | I, ST, IP | Table 11 on page 45 |
| 172 | N/C | - | Table 15 on page 50 |
| 173 | G_FX/TP | I, ST, ID | Table 12 on page 46 |
| 174 | PWRDWN | I, ST, ID | Table 12 on page 46 |
| 175 | RESET | I, ST, IP | Table 12 on page 46 |
| 176 | Section | I, ST, ID | Table 12 on page 46 |
| 177 | ModeSel0 | I, ST, ID | Table 12 on page 46 |
| 178 | ModeSel1 | I, ST, ID | Table 12 on page 46 |
| 179 | SGND | - | Table 14 on page 49 |
| 180 | LED4_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 181 | LED4_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 182 | LED4_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 183 | GNDD | - | Table 14 on page 49 |
| 184 | VCCD | - | Table 14 on page 49 |
| 185 | LED5_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 186 | LED5_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 187 | LED5_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 188 | GNDIO | - | Table 14 on page 49 |
| 189 | LED6_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 190 | LED6_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 191 | LED6_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 192 | LED7_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 193 | LED7_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 194 | LED7_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 195 | GNDD | - | Table 14 on page 49 |
| 196 | VCCD | - | Table 14 on page 49 |
| 197 | N/C | O, TS, ID | Table 4 on page 39 |
| 198 | RXD7 | O, TS | Table 6 on page 41 |
| 199 | GNDIO | - | Table 14 on page 49 |
| 200 | N/C | - | Table 15 on page 50 |
| 201 | N/C | - | Table 15 on page 50 |
| 202 | N/C | - | Table 15 on page 50 |
| 203 | TXD7 | I, ID | Table 5 on page 41 |
| 1. $\mathrm{Al}=A n a l o g ~ I n p u t, ~ A O=A n a l o g ~ O u t p u t, ~ I=I n p u t, ~ O=O u t p u t, ~$ OD=Open Drain output, ST=Schmitt Triggered input, TS=Tri-State-able output, SL=Slew-rate Limited output, IP=Weak Internal Pull-up, ID=Weak Internal Pull-down |  |  |  |

Table 2. SMII PQFP Pin List (Continued)

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full <br> Description |
| :---: | :--- | :---: | :--- |
| 204 | SYNC1 | I, ID | Table 6 on page 41 |
| 205 | N/C | - | Table 15 on page 50 |
| 206 | RXD6 | O, TS | Table 6 on page 41 |
| 207 | GNDIO | - | Table 14 on page 49 |
| 208 | VCCIO | - | Table 14 on page 49 |
| 1. Al=Analog Input, AO=Analog Output, I=Input, O=Output, <br> OD=Open Drain output, ST=Schmitt Triggered input, TS=Tri- <br> State-able output, SL=Slew-rate Limited output, IP=Weak <br> Internal Pull-up, ID=Weak Internal Pull-down |  |  |  |

Table 3. SS-SMII PQFP Pin List

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full Description |
| :---: | :---: | :---: | :---: |
| 1 | N/C | - | Table 15 on page 50 |
| 2 | N/C | - | Table 15 on page 50 |
| 3 | N/C | - | Table 15 on page 50 |
| 4 | TXD6 | I, ID | Table 5 on page 41 |
| 5 | N/C | I, ID | Table 15 on page 50 |
| 6 | REFCLK1 | I | Table 5 on page 41 |
| 7 | RXD5 | O, TS, ID | Table 7 on page 42 |
| 8 | N/C | - | Table 15 on page 50 |
| 9 | GNDIO | - | Table 14 on page 49 |
| 10 | N/C | - | Table 15 on page 50 |
| 11 | N/C | - | Table 15 on page 50 |
| 12 | N/C | - | Table 15 on page 50 |
| 13 | TXD5 | I, ID | Table 5 on page 41 |
| 14 | N/C | - | Table 15 on page 50 |
| 15 | RXD4 | O, TS, ID | Table 7 on page 42 |
| 16 | N/C | - | Table 15 on page 50 |
| 17 | RX_SYNC1 | O, TS, ID | Table 7 on page 42 |
| 18 | VCCIO | - | Table 14 on page 49 |
| 19 | GNDIO | - | Table 14 on page 49 |
| 20 | N/C | - | Table 15 on page 50 |
| 21 | RX_CLK1 | O, TS, ID | Table 7 on page 42 |
| 22 | TXD4 | I, ID | Table 5 on page 41 |
| 23 | N/C | - | Table 15 on page 50 |
| 24 | MDC1 | I, ST, ID | Table 8 on page 43 |
| 25 | MDIO1 | I/O, TS, SL, IP | Table 8 on page 43 |
| 26 | MDINT1 | OD, TS, SL, IP | Table 8 on page 43 |
| 27 | RXD3 | O, TS, ID | Table 7 on page 42 |
| 28 | N/C | - | Table 15 on page 50 |
| 29 | VCCIO | - | Table 14 on page 49 |
| 30 | GNDIO | - | Table 14 on page 49 |
| 31 | N/C | - | Table 15 on page 50 |
| 32 | TX_CLK0 | I, ID | Table 7 on page 42 |
| 33 | N/C | - | Table 15 on page 50 |
| 1. $\mathrm{Al}=A n a l o g ~ I n p u t, ~ A O=A n a l o g ~ O u t p u t, ~ I=I n p u t, ~ O=O u t p u t, ~$ $\mathrm{OD}=$ Open Drain output, ST=Schmitt Triggered input, TS=Tri-State-able output, SL=Slew-rate Limited output, IP=Weak Internal Pull-up, ID=Weak Internal Pull-down |  |  |  |

Table 3. SS-SMII PQFP Pin List (Continued)

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full Description |
| :---: | :---: | :---: | :---: |
| 34 | TXD3 | I, ID | Table 5 on page 41 |
| 35 | TX_SYNC0 | I, ID | Table 7 on page 42 |
| 36 | RXD2 | O, TS, ID | Table 7 on page 42 |
| 37 | N/C | - | Table 15 on page 50 |
| 38 | GNDIO | - | Table 14 on page 49 |
| 39 | N/C | - | Table 15 on page 50 |
| 40 | N/C | - | Table 15 on page 50 |
| 41 | N/C | - | Table 15 on page 50 |
| 42 | TXD2 | I, ID | Table 5 on page 41 |
| 43 | N/C | - | Table 15 on page 50 |
| 44 | REFCLK0 | I | Table 5 on page 41 |
| 45 | RXD1 | O, TS, ID | Table 7 on page 42 |
| 46 | N/C | - | Table 15 on page 50 |
| 47 | VCCIO | - | Table 14 on page 49 |
| 48 | GNDIO | - | Table 14 on page 49 |
| 49 | N/C | - | Table 15 on page 50 |
| 50 | PAUSE | I, ID | Table 12 on page 46 |
| 51 | N/C | - | Table 15 on page 50 |
| 52 | TXD1 | I, ID | Table 5 on page 41 |
| 53 | N/C | - | Table 15 on page 50 |
| 54 | RXD0 | O, TS, ID | Table 7 on page 42 |
| 55 | N/C | - | Table 15 on page 50 |
| 56 | VCCIO | - | Table 14 on page 49 |
| 57 | GNDIO | - | Table 14 on page 49 |
| 58 | RX_SYNC0 | O, TS, ID | Table 7 on page 42 |
| 59 | MDIX | I, ID | Table 12 on page 46 |
| 60 | RX_CLK0 | - | Table 7 on page 42 |
| 61 | TXD0 | I, ID | Table 5 on page 41 |
| 62 | N/C | - | Table 15 on page 50 |
| 63 | MDC0 | I, ST, ID | Table 8 on page 43 |
| 64 | MDIO0 | I/O, TS, SL, IP | Table 8 on page 43 |
| 65 | VCCD | - | Table 14 on page 49 |
| 66 | GNDD | - | Table 14 on page 49 |
| 67 | MDINT0 | OD, TS, SL, IP | Table 8 on page 43 |
| 1. $\mathrm{Al}=A n a l o g ~ I n p u t, ~ A O=A n a l o g ~ O u t p u t, ~ I=I n p u t, ~ O=O u t p u t, ~$ OD=Open Drain output, ST=Schmitt Triggered input, TS=Tri-State-able output, SL=Slew-rate Limited output, IP=Weak Internal Pull-up, ID=Weak Internal Pull-down |  |  |  |

Table 3. SS-SMII PQFP Pin List (Continued)

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full Description |
| :---: | :---: | :---: | :---: |
| 68 | LED3_3 | OD, TS, SO, IP | Table 13 on page 48 |
| 69 | LED3_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 70 | LED3_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 71 | LED2_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 72 | LED2_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 73 | LED2_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 74 | GNDIO | - | Table 14 on page 49 |
| 75 | LED1_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 76 | LED1_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 77 | LED1_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 78 | VCCD | - | Table 14 on page 49 |
| 79 | GNDD | - | Table 14 on page 49 |
| 80 | LED0_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 81 | LED0_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 82 | LED0_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 83 | AMDIX_EN | I, ST, IP | Table 12 on page 46 |
| 84 | MDDIS | I, ST, ID | Table 8 on page 43 |
| 85 | CFG_3 | I, ST, ID | Table 12 on page 46 |
| 86 | CFG_2 | I, ST, ID | Table 12 on page 46 |
| 87 | CFG_1 | I, ST, ID | Table 12 on page 46 |
| 88 | ADD_4 | I, ST, ID | Table 12 on page 46 |
| 89 | ADD_3 | I, ST, ID | Table 12 on page 46 |
| 90 | ADD_2 | I, ST, ID | Table 12 on page 46 |
| 91 | ADD_1 | I, ST, ID | Table 12 on page 46 |
| 92 | ADD_0 | I, ST, ID | Table 12 on page 46 |
| 93 | TxSLEW_1 | I, ST, ID | Table 12 on page 46 |
| 94 | TxSLEW_0 | I, ST, ID | Table 12 on page 46 |
| 95 | SD_2P5V | I, ST, ID | Table 9 on page 44 |
| 96 | SD0 | 1 | Table 9 on page 44 |
| 97 | SD1 | 1 | Table 9 on page 44 |
| 98 | VCCPECL | - | Table 14 on page 49 |
| 99 | GNDPECL | - | Table 14 on page 49 |
| 100 | SD2 | 1 | Table 9 on page 44 |
| 101 | SD3 | 1 | Table 9 on page 44 |
| 1. $\mathrm{Al}=$ Analog Input, $\mathrm{AO}=A n a l o g ~ O u t p u t, \mathrm{I}=\mathrm{Input}, \mathrm{O}=O$ output, OD=Open Drain output, ST=Schmitt Triggered input, TS=Tri-State-able output, SL=Slew-rate Limited output, IP=Weak Internal Pull-up, ID=Weak Internal Pull-down |  |  |  |

Table 3. SS-SMII PQFP Pin List (Continued)

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full Description |
| :---: | :---: | :---: | :---: |
| 102 | N/C | - | Table 15 on page 50 |
| 103 | VCCR0 | - | Table 14 on page 49 |
| 104 | TPFIP0 | Al/AO | Table 10 on page 44 |
| 105 | TPFIN0 | Al/AO | Table 10 on page 44 |
| 106 | GNDR0 | - | Table 14 on page 49 |
| 107 | TPFOP0 | AO/AI | Table 10 on page 44 |
| 108 | TPFON0 | AO/AI | Table 10 on page 44 |
| 109 | VCCT0/1 | - | Table 14 on page 49 |
| 110 | TPFON1 | AO/AI | Table 10 on page 44 |
| 111 | TPFOP1 | AO/AI | Table 10 on page 44 |
| 112 | GNDR1 | - | Table 14 on page 49 |
| 113 | GNDT0/1 | - | Table 14 on page 49 |
| 114 | TPFIN1 | AI/AO | Table 10 on page 44 |
| 115 | TPFIP1 | AI/AO | Table 10 on page 44 |
| 116 | VCCR1 | - | Table 14 on page 49 |
| 117 | VCCR2 | - | Table 14 on page 49 |
| 118 | TPFIP2 | AI/AO | Table 10 on page 44 |
| 119 | TPFIN2 | AI/AO | Table 10 on page 44 |
| 120 | GNDR2 | - | Table 14 on page 49 |
| 121 | TPFOP2 | AO/AI | Table 10 on page 44 |
| 122 | TPFON2 | AO/AI | Table 10 on page 44 |
| 123 | VCCT2/3 | - | Table 14 on page 49 |
| 124 | TPFON3 | AO/AI | Table 10 on page 44 |
| 125 | TPFOP3 | AO/AI | Table 10 on page 44 |
| 126 | GNDR3 | - | Table 14 on page 49 |
| 127 | GNDT2/3 | - | Table 14 on page 49 |
| 128 | TPFIN3 | AI/AO | Table 10 on page 44 |
| 129 | TPFIP3 | AI/AO | Table 10 on page 44 |
| 130 | VCCR3 | - | Table 14 on page 49 |
| 131 | VCCR4 | - | Table 14 on page 49 |
| 132 | TPFIP4 | AI/AO | Table 10 on page 44 |
| 133 | TPFIN4 | Al/AO | Table 10 on page 44 |
| 134 | GNDT4/5 | - | Table 14 on page 49 |
| 135 | GNDR4 | - | Table 14 on page 49 |
| 1. $\mathrm{Al}=A n a l o g ~ I n p u t, ~ A O=A n a l o g ~ O u t p u t, ~ I=I n p u t, ~ O=O u t p u t, ~$ OD=Open Drain output, ST=Schmitt Triggered input, TS=Tri-State-able output, SL=Slew-rate Limited output, IP=Weak Internal Pull-up, ID=Weak Internal Pull-down |  |  |  |

Table 3. SS-SMII PQFP Pin List (Continued)

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full Description |
| :---: | :---: | :---: | :---: |
| 136 | TPFOP4 | AO/AI | Table 10 on page 44 |
| 137 | TPFON4 | AO/AI | Table 10 on page 44 |
| 138 | VCCT4/5 | - | Table 14 on page 49 |
| 139 | TPFON5 | AO/AI | Table 10 on page 44 |
| 140 | TPFOP5 | AO/AI | Table 10 on page 44 |
| 141 | GNDR5 | - | Table 14 on page 49 |
| 142 | TPFIN5 | Al/AO | Table 10 on page 44 |
| 143 | TPFIP5 | Al/AO | Table 10 on page 44 |
| 144 | VCCR5 | - | Table 14 on page 49 |
| 145 | VCCR6 | - | Table 14 on page 49 |
| 146 | TPFIP6 | Al/AO | Table 10 on page 44 |
| 147 | TPFIN6 | Al/AO | Table 10 on page 44 |
| 148 | GNDT6/7 | - | Table 14 on page 49 |
| 149 | GNDR6 | - | Table 14 on page 49 |
| 150 | TPFOP6 | AO/AI | Table 10 on page 44 |
| 151 | TPFON6 | AO/AI | Table 10 on page 44 |
| 152 | VCCT6/7 | - | Table 14 on page 49 |
| 153 | TPFON7 | AO/AI | Table 10 on page 44 |
| 154 | TPFOP7 | AO/AI | Table 10 on page 44 |
| 155 | GNDR7 | - | Table 14 on page 49 |
| 156 | TPFIN7 | Al/AO | Table 10 on page 44 |
| 157 | TPFIP7 | Al/AO | Table 10 on page 44 |
| 158 | VCCR7 | - | Table 14 on page 49 |
| 159 | N/C | - | Table 15 on page 50 |
| 160 | N/C | - | Table 15 on page 50 |
| 161 | SD4 | 1 | Table 9 on page 44 |
| 162 | SD5 | 1 | Table 9 on page 44 |
| 163 | GNDPECL | - | Table 14 on page 49 |
| 164 | VCCPECL | - | Table 14 on page 49 |
| 165 | SD6 | 1 | Table 9 on page 44 |
| 166 | SD7 | 1 | Table 9 on page 44 |
| 167 | TDI | I, ST, IP | Table 11 on page 45 |
| 168 | TDO | O, TS | Table 11 on page 45 |
| 169 | TMS | I, ST, IP | Table 11 on page 45 |
| 1. $\mathrm{Al}=$ Analog Input, $\mathrm{AO}=$ Analog Output, $\mathrm{I}=\mathrm{Input}, \mathrm{O}=$ Output, OD=Open Drain output, ST=Schmitt Triggered input, TS=Tri-State-able output, SL=Slew-rate Limited output, IP=Weak Internal Pull-up, ID=Weak Internal Pull-down |  |  |  |

Table 3. SS-SMII PQFP Pin List (Continued)

| Pin | Symbol | Type ${ }^{1}$ | Reference for Full Description |
| :---: | :---: | :---: | :---: |
| 170 | TCK | I, ST, ID | Table 11 on page 45 |
| 171 | TRST | I, ST, IP | Table 11 on page 45 |
| 172 | N/C | - | Table 15 on page 50 |
| 173 | G_FX $\overline{T P}$ | I, ST, ID | Table 12 on page 46 |
| 174 | PWRDWN | I, ST, ID | Table 12 on page 46 |
| 175 | RESET | I, ST, IP | Table 12 on page 46 |
| 176 | Section | I, ST, ID | Table 12 on page 46 |
| 177 | ModeSel0 | I, ST, ID | Table 12 on page 46 |
| 178 | ModeSel1 | I, ST, ID | Table 12 on page 46 |
| 179 | SGND | - | Table 14 on page 49 |
| 180 | LED4_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 181 | LED4_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 182 | LED4_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 183 | GNDD | - | Table 14 on page 49 |
| 184 | VCCD | - | Table 14 on page 49 |
| 185 | LED5_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 186 | LED5_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 187 | LED5_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 188 | GNDIO | - | Table 14 on page 49 |
| 189 | LED6_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 190 | LED6_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 191 | LED6_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 192 | LED7_1 | OD, TS, SL, IP | Table 13 on page 48 |
| 193 | LED7_2 | OD, TS, SL, IP | Table 13 on page 48 |
| 194 | LED7_3 | OD, TS, SL, IP | Table 13 on page 48 |
| 195 | GNDD | - | Table 14 on page 49 |
| 196 | VCCD | - | Table 14 on page 49 |
| 197 | RXD7 | O, TS, ID | Table 7 on page 42 |
| 198 | N/C | - | Table 15 on page 50 |
| 199 | GNDIO | - | Table 14 on page 49 |
| 200 | N/C | - | Table 15 on page 50 |
| 201 | TX_CLK1 | I, ID | Table 7 on page 42 |
| 202 | N/C | - | Table 15 on page 50 |
| 203 | TXD7 | I, ID | Table 5 on page 41 |
| 1. $\mathrm{Al}=$ Analog Input, $\mathrm{AO}=A n a l o g$ Output, $\mathrm{I}=$ Input, $\mathrm{O}=$ Output, OD=Open Drain output, ST=Schmitt Triggered input, TS=Tri-State-able output, SL=Slew-rate Limited output, IP=Weak Internal Pull-up, ID=Weak Internal Pull-down |  |  |  |

Table 3. SS-SMII PQFP Pin List (Continued)

| Pin | Symbol | Type ${ }^{\text {1 }}$ | Reference for Full <br> Description |
| :---: | :--- | :---: | :--- |
| 204 | TX_SYNC1 | I, ID | Table 7 on page 42 |
| 205 | RXD6 | O, TS, ID | Table 7 on page 42 |
| 206 | N/C | - | Table 15 on page 50 |
| 207 | GNDIO | - | Table 14 on page 49 |
| 208 | VCCIO | - | Table 14 on page 49 |
| 1. AI=Analog Input, AO=Analog Output, I=Input, O=Output, <br> OD=Open Drain output, ST=Schmitt Triggered input, TS=Tri- <br> State-able output, SL=Slew-rate Limited output, IP=Weak |  |  |  |
| Internal Pull-up, ID=Weak Internal Pull-down |  |  |  |

### 1.1 Signal Name Conventions

Signal names may contain either a port designation or a serial designation, or a combination of the two designations. Signal naming conventions are as follows:

- Port Number Only. Individual signals that apply to a particular port are designated by the Signal Mnemonic, immediately followed by the Port Designation. For example, Transmit Enable signals would be identified as TXEN0, TXEN1, and TXEN2.
- Serial Number Only. A set of signals which are not tied to any specific port are designated by the Signal Mnemonic, followed by an underscore and a serial designation. For example, a set of three Global Configuration signals would be identified as CFG_1, CFG_2, and CFG_3.
- Port and Serial Number. In cases where each port is assigned a set of multiple signals, each signal is designated in the following order: Signal Mnemonic, Port Designation, an underscore, and the serial designation. For example, a set of three Port Configuration signals would be identified as RXD0_0 and RXD0_1, RXD1_0 and RXD1_1, and RXD2_0 and RXD2_1.

Table 4. LXT9785 RMII Signal Descriptions

| Pin-Ball Designation |  | Symbol | Type ${ }^{1}$ | Signal Description ${ }^{2,3}$ |
| :---: | :---: | :---: | :---: | :---: |
| PQFP | PBGA |  |  |  |
| $\begin{aligned} & 44 \\ & 6 \end{aligned}$ | $\begin{aligned} & \mathrm{E} 6, \\ & \mathrm{E} 12 \end{aligned}$ | REFCLKO REFCLK1 | I | Reference Clock. 50 MHz RMII reference clock is always required. RMII inputs are sampled on the rising edge of REFCLK, RMII outputs are sourced on the falling edge. See "Clock/SYNC Requirements" on page 58 for detailed CLK requirements. |
| $\begin{aligned} & 61 \\ & 62 \end{aligned}$ | $\begin{aligned} & \mathrm{E} 2, \\ & \mathrm{~F} 4 \end{aligned}$ | $\begin{aligned} & \hline \text { TXDO_0 } \\ & \text { TXDO_1 } \end{aligned}$ | I, ID | Transmit Data - Port 0. Inputs containing 2-bit parallel di-bits to be transmitted from port 0 are clocked in synchronously to REFCLK. |
| $\begin{aligned} & 52 \\ & 53 \end{aligned}$ | $\begin{aligned} & \mathrm{C} 3, \\ & \mathrm{D} 4 \end{aligned}$ | $\begin{aligned} & \hline \text { TXD1_0 } \\ & \text { TXD1_1 } \end{aligned}$ | I, ID | Transmit Data - Port 1. Inputs containing 2-bit parallel di-bits to be transmitted from Port 1 are clocked in synchronously to REFCLK |
| $\begin{aligned} & 42 \\ & 43 \end{aligned}$ | $\begin{aligned} & \text { B5 } \\ & \text { A4 } \end{aligned}$ | $\begin{aligned} & \hline \text { TXD2_0 } \\ & \text { TXD2_1 } \end{aligned}$ | I, ID | Transmit Data - Port 2. Inputs containing 2-bit parallel di-bits to be transmitted from port 2 are clocked in synchronously to REFCLK. |
| $\begin{aligned} & 34 \\ & 35 \end{aligned}$ | $\begin{aligned} & \text { D8, } \\ & \text { A6 } \end{aligned}$ | $\begin{aligned} & \hline \text { TXD3_0 } \\ & \text { TXD3_1 } \end{aligned}$ | I, ID | Transmit Data - Port 3. Inputs containing 2-bit parallel di-bits to be transmitted from Port 3 are clocked in synchronously to REFCLK. |
| $\begin{aligned} & 22 \\ & 23 \end{aligned}$ | $\begin{aligned} & \text { A11, } \\ & \text { C10 } \end{aligned}$ | $\begin{aligned} & \hline \text { TXD4_0 } \\ & \text { TXD4_1 } \end{aligned}$ | I, ID | Transmit Data - Port 4. Inputs containing 2-bit parallel di-bits to be transmitted from Port 4 are clocked in synchronously to REFCLK. |
| $\begin{aligned} & 13 \\ & 14 \end{aligned}$ | $\begin{aligned} & \text { B13, } \\ & \text { D11 } \end{aligned}$ | $\begin{aligned} & \text { TXD5_0 } \\ & \text { TXD5_1 } \end{aligned}$ | I, ID | Transmit Data - Port 5. Inputs containing 2-bit parallel di-bits to be transmitted from Port 5 are clocked in synchronously to REFCLK. |
| $\begin{aligned} & 4 \\ & 5 \end{aligned}$ | $\begin{aligned} & \text { D13, } \\ & \text { A16 } \end{aligned}$ | $\begin{aligned} & \hline \text { TXD6_0 } \\ & \text { TXD6_1 } \end{aligned}$ | I, ID | Transmit Data - Port 6. Inputs containing 2-bit parallel di-bits to be transmitted from Port 6 are clocked in synchronously to REFCLK. |
| $\begin{aligned} & 203 \\ & 204 \end{aligned}$ | $\begin{aligned} & \text { E14, } \\ & \text { C16 } \end{aligned}$ | $\begin{aligned} & \hline \text { TXD7_0 } \\ & \text { TXD7_1 } \end{aligned}$ | I, ID | Transmit Data - Port 7. Inputs containing 2-bit parallel di-bits to be transmitted from Port 7 are clocked in synchronously to REFCLK. |

1. Type Column Coding: I = Input, O = Output, OD = Open Drain output, $\mathrm{ST}=\mathrm{Schmitt}$ Triggered input, $\mathrm{TS}=$ Tri-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-Down.
2. The IP/ID resistors are disabled during H/W Power-Down mode. If a Pin is an output or an I/O, the IP/ID resistors are also disabled when the output is enabled.
3. RXD[0:7]_0, RXD[0:7]_1, CRS_DV[0:7] and RXER[0:7] outputs are tri-stated in Isolation and H/W Power-Down modes and during H/W reset.

Table 4. LXT9785 RMII Signal Descriptions (Continued)

| Pin-Ball Designation |  | Symbol | Type ${ }^{1}$ | Signal Description ${ }^{2,3}$ |
| :---: | :---: | :---: | :---: | :---: |
| PQFP | PBGA |  |  |  |
| 60 51 41 33 21 12 3 202 | E3, B2, C6, A7, B11, A14, C14, D16 | TXEN0 TXEN1 TXEN2 TXEN3 TXEN4 TXEN5 TXEN6 TXEN7 | I, ID | Transmit Enable - Ports 0-7. Active High input enables respective port transmitter. This signal must be synchronous to the REFCLK. |
| $\begin{array}{\|l} 55 \\ 54 \end{array}$ | $\begin{aligned} & \mathrm{C} 2, \\ & \mathrm{R} 1 \end{aligned}$ | $\begin{aligned} & \text { RXDO_0 } \\ & \text { RXDO_1 } \end{aligned}$ | $\begin{aligned} & \text { O, TS } \\ & \text { O, TS, ID } \end{aligned}$ | Receive Data - Port 0. Receive data signals (2-bit parallel di-bits) are driven synchronously to REFCLK. |
| $\begin{aligned} & \hline 46 \\ & 45 \end{aligned}$ | $\begin{aligned} & \text { A3, } \\ & \text { B4, } \end{aligned}$ | $\begin{aligned} & \hline \text { RXD1_0 } \\ & \text { RXD1_1 } \end{aligned}$ | $\begin{aligned} & \mathrm{O}, \mathrm{TS} \\ & \mathrm{O}, \mathrm{TS}, \mathrm{ID} \end{aligned}$ | Receive Data - Port 1. Receive data signals (2-bit parallel di-bits) are driven synchronously to REFCLK. |
| $\begin{aligned} & 37 \\ & 36 \end{aligned}$ | $\begin{aligned} & \mathrm{B} 6, \\ & \mathrm{C} 7 \end{aligned}$ | $\begin{array}{\|l} \hline \text { RXD2_0 } \\ \text { RXD2_1 } \end{array}$ | $\begin{aligned} & \mathrm{O}, \mathrm{TS} \\ & \mathrm{O}, \mathrm{TS}, \mathrm{ID} \end{aligned}$ | Receive Data - Port 2. Receive data signals (2-bit parallel di-bits) are driven synchronously to REFCLK. |
| $\begin{array}{\|l\|} \hline 28 \\ 27 \end{array}$ | $\begin{aligned} & \text { D9, } \\ & \text { B9, } \end{aligned}$ | $\begin{aligned} & \text { RXD3_0 } \\ & \text { RXD3_1 } \end{aligned}$ | $\begin{aligned} & \text { O, TS } \\ & \text { O, TS, ID } \end{aligned}$ | Receive Data - Port 3. Receive data signals (2-bit parallel di-bits) are driven synchronously to REFCLK. |
| $\begin{aligned} & \hline 16 \\ & 15 \end{aligned}$ | $\begin{array}{\|l} \hline \text { A13, } \\ \text { C12 } \end{array}$ | $\begin{aligned} & \hline \text { RXD4_0 } \\ & \text { RXD4_1 } \end{aligned}$ | $\begin{aligned} & \mathrm{O}, \mathrm{TS} \\ & \mathrm{O}, \mathrm{TS}, \mathrm{ID} \end{aligned}$ | Receive Data - Port 4. Receive data signals (2-bit parallel di-bits) are driven synchronously to REFCLK. |
| $\begin{array}{\|l\|} \hline 8 \\ 7 \end{array}$ | $\begin{aligned} & \text { B14, } \\ & \text { B15 } \end{aligned}$ | $\begin{aligned} & \hline \text { RXD5_0 } \\ & \text { RXD5_1 } \end{aligned}$ | $\begin{aligned} & \mathrm{O}, \mathrm{TS} \\ & \mathrm{O}, \mathrm{TS}, \mathrm{ID} \end{aligned}$ | Receive Data - Port 5. Receive data signals (2-bit parallel di-bits) are driven synchronously to REFCLK. |
| $\begin{array}{\|l\|} \hline 206 \\ 205 \end{array}$ | $\begin{aligned} & \text { C15, } \\ & \text { B17 } \end{aligned}$ | $\begin{array}{\|l} \hline \text { RXD6_0 } \\ \text { RXD6_1 } \end{array}$ | $\begin{aligned} & \text { O, TS } \\ & \text { O, TS, ID } \end{aligned}$ | Receive Data - Port 6. Receive data signals (2-bit parallel di-bits) are driven synchronously to REFCLK. |
| $\begin{array}{\|l\|} \hline 198 \\ 197 \end{array}$ | $\begin{aligned} & \text { E16, } \\ & \text { F14 } \end{aligned}$ | $\begin{aligned} & \hline \text { RXD7_0 } \\ & \text { RXD7_1 } \end{aligned}$ | $\begin{aligned} & \text { O, TS } \\ & \text { O, TS, ID } \end{aligned}$ | Receive Data - Port 7. Receive data signals (2-bit parallel di-bits) are driven synchronously to REFCLK. |
| 58 49 39 31 17 10 1 200 | E4, C4, A5, B8, B12, D12, B16, E15 | CRS_DV0 CRS_DV1 CRS_DV2 CRS_DV3 CRS_DV4 CRS_DV5 CRS_DV6 CRS_DV7 | $\begin{aligned} & \mathrm{O}, \mathrm{TS}, \mathrm{SL}, \\ & \mathrm{ID} \end{aligned}$ | Carrier Sense/Receive Data Valid - Ports 0-7. On detection of valid carrier, these signals are asserted asynchronously with respect to REFCLK. CRS_DVn is deasserted on loss of carrier, synchronous to REFCLK. |
| 59 50 40 32 20 11 2 201 | $\begin{array}{\|l} \hline \text { D2, } \\ \text { D5, } \\ \text { D7, } \\ \text { C8, } \\ \text { A12, } \\ \text { A15, } \\ \text { A17, } \\ \text { D17 } \end{array}$ | $\begin{array}{\|l} \text { RXERO } \\ \text { RXER1 } \\ \text { RXER2 } \\ \text { RXER3 } \\ \text { RXER4 } \\ \text { RXER5 } \\ \text { RXER6 } \\ \text { RXER7 } \end{array}$ | $\begin{aligned} & \mathrm{O}, \mathrm{TS}, \mathrm{SL}, \\ & \mathrm{ID} \end{aligned}$ | Receive Error - Ports 0-7. These signals are synchronous to the respective REFCLK. Active High indicates that received code group is invalid, or that PLL is not locked. |
| 1. Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-Down. <br> 2. The IP/ID resistors are disabled during H/W Power-Down mode. If a Pin is an output or an I/O, the IP/ID resistors are also disabled when the output is enabled. <br> 3. RXD[0:7]_0, RXD[0:7]_1, CRS_DV[0:7] and RXER[0:7] outputs are tri-stated in Isolation and H/W Power-Down modes and during $\mathrm{H} / \mathrm{W}$ reset. |  |  |  |  |

Table 5. LXT9785 SMII / SS-SMII Common Signal Descriptions

| Pin/Ball Designation |  | Symbol | Type ${ }^{1}$ | Signal Description ${ }^{2}$ |
| :---: | :---: | :---: | :---: | :---: |
| PQFP | PBGA |  |  |  |
| 61 52 42 34 22 13 4 203 | $\begin{aligned} & \text { E2, } \\ & \text { C3, } \\ & \text { B5, } \\ & \text { D8, } \\ & \text { A11, } \\ & \text { B13, } \\ & \text { D13, } \\ & \text { E14, } \end{aligned}$ | $\begin{aligned} & \hline \text { TXD0 } \\ & \text { TXD1 } \\ & \text { TXD2 } \\ & \text { TXD3 } \\ & \text { TXD4 } \\ & \text { TXD5 } \\ & \text { TXD6 } \\ & \text { TXD7 } \end{aligned}$ | I, ID | Transmit Data - Ports 0-7. These serial input streams provide data to be transmitted to the network. The LXT9785 clocks the data in synchronously to REFCLK. |
| $\begin{aligned} & 44 \\ & 6 \end{aligned}$ | $\begin{aligned} & \mathrm{E} 6, \\ & \mathrm{E} 12 \end{aligned}$ | REFCLKO REFCLK1 | 1 | Reference Clock. The LXT9785 always requires a 125 MHz reference clock input. Refer to Functional Description for detailed clock requirements. REFCLKO and REFCLK1 are always connected regardless of sectionalization mode. |
| 1. Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-Down. <br> 2. The IP/ID resistors are disabled during H/W Power-Down mode. |  |  |  |  |

Table 6. LXT9785 SMII Specific Signal Descriptions

| Pin/Ball Designation |  | Symbol | Type ${ }^{1}$ | Signal Description ${ }^{2,3}$ |
| :---: | :---: | :---: | :---: | :---: |
| PQFP | PBGA |  |  |  |
| $\begin{aligned} & 35 \\ & 204 \\ & \end{aligned}$ | $\begin{aligned} & \text { A6, } \\ & \text { C16 } \end{aligned}$ | SYNC0 SYNC1 | I, ID | SMII Synchronization. The MAC must generate a SYNC pulse every 10 REFCLK cycles to synchronize the SMII. SYNC0 is used when $1 \times 8$ port sectionalization is selected. SYNC0 and SYNC1 are to be used when $2 \times 4$ port sectionalization is chosen. |
| 55 46 37 28 16 8 206 198 | C2, A3, B6, D9, <br> A13, <br> B14, <br> C15, <br> E16 | $\begin{aligned} & \text { RXD0 } \\ & \text { RXD1 } \\ & \text { RXD2 } \\ & \text { RXD3 } \\ & \text { RXD4 } \\ & \text { RXD5 } \\ & \text { RXD6 } \\ & \text { RXD7 } \end{aligned}$ | O, TS | Receive Data - Ports 0-7. These serial output streams provide data received from the network. The LXT9785 drives the data out synchronously to REFCLK. |
| 1. Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-Down. <br> 2. The IP/ID resistors are disabled during H/W Power-Down mode. <br> 3. RXD[0:7] outputs are tri-stated in Isolation and H/W Power-Down modes and during H/W reset. |  |  |  |  |

Table 7. LXT9785 SS-SMII Specific Signal Descriptions

| Pin/Ball Designation |  | Symbol | Type ${ }^{1}$ | Signal Description ${ }^{2,3}$ |
| :---: | :---: | :---: | :---: | :---: |
| PQFP | PBGA |  |  |  |
| $\begin{aligned} & 35 \\ & 204 \end{aligned}$ | $\begin{aligned} & \text { A6, } \\ & \text { C16 } \end{aligned}$ | TX_SYNC0 TX_SYNC1 | I, ID | SS-SMII Transmit Synchronization. The MAC must generate a TX_SYNC pulse every 10 TX_CLK cycles to mark the start of TXD segments. TX_SYNC0 is used when $1 \times 8$ port sectionalization is selected. |
| $\begin{aligned} & 58 \\ & 17 \end{aligned}$ | $\begin{array}{\|l} \mathrm{E} 4, \\ \mathrm{~B} 12 \end{array}$ | RX_SYNCO <br> RX_SYNC1 | $\begin{aligned} & \mathrm{O}, \mathrm{TS}, \\ & \text { ID } \end{aligned}$ | SS-SMII Receive Synchronization. The LXT9785 generates these pulses every 10 RX_CLK cycles to mark the start of RXD segments for the MAC. RX_SYNC1 is used and RX_SYNC0 is tri-stated when $1 \times 8$ port sectionalization is selected. These outputs are only enabled when SS-SMII mode is enabled. |
| $\begin{aligned} & 32 \\ & 201 \end{aligned}$ | $\begin{aligned} & \mathrm{C} 8, \\ & \mathrm{D} 17 \end{aligned}$ | $\begin{array}{\|l\|l} \text { TX_CLK0 } \\ \text { TX_CLK1 } \end{array}$ | I, ID | SS-SMII Transmit Clock. The MAC sources this 125 MHz clock as the timing reference for TXD and TX_SYNC. Only TX_CLK0 is used when $1 \times 8$ port sectionalization is selected. See "Clock/SYNC Requirements" on page 58 for detailed clock requirements. |
| $\begin{aligned} & 60 \\ & 21 \end{aligned}$ | $\begin{aligned} & \text { E3, } \\ & \text { B11 } \end{aligned}$ | $\begin{aligned} & \text { RX_CLK0 } \\ & \text { RX_CLK1 } \end{aligned}$ | $\begin{aligned} & \mathrm{O}, \mathrm{TS}, \\ & \text { ID } \end{aligned}$ | SS-SMII Receive Clock. The LXT9785 generates these clocks, based on REFCLK, to provide a timing reference for RXD and RX_SYNC to the MAC. RX_CLK1 used and RX_CLK0 is tri-stated when $1 \times 8$ port sectionalization is selected. See "Clock/SYNC Requirements" on page 58 for detailed clock requirements. These outputs are only enabled when SS-SMII mode is enabled. |
| 54 45 36 27 15 7 205 197 | B1, B4, C7, B9, C12, B15, B17, F14 F14 | RXD0 RXD1 RXD2 RXD3 RXD4 RXD5 RXD6 RXD7 | $\begin{aligned} & \mathrm{O}, \mathrm{TS}, \\ & \mathrm{ID} \end{aligned}$ | Receive Data - Ports 0-7. These serial output streams provide data received from the network. The LXT9785 drives the data out synchronously to REFCLK. |
| 1. Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-Down. <br> 2. The IP/ID resistors are disabled during H/W Power-Down mode. If a Pin is an output or an I/O, the IP/ID resistors are also disabled when the output is enabled. <br> 3. RXD[0:7], RXSYNC[0:1], and RXCLK[0:1] outputs are tri-stated in Isolation and H/W Power-Down modes and during H/W reset. |  |  |  |  |

Table 8. MDIO Control Interface Signals

| Pin/Ball Designation |  | Symbol | Type ${ }^{1}$ | Signal Description ${ }^{\text {2,3,4 }}$ |
| :---: | :---: | :---: | :---: | :---: |
| PQFP | PBGA |  |  |  |
| $\begin{aligned} & 64 \\ & 25 \end{aligned}$ | $\begin{array}{\|l\|} \text { F3, } \\ \text { A10 } \end{array}$ | MDIOO MDIO1 | I/O, TS, SL, | Management Data Input/Output. Bidirectional serial data channel for communication between the PHY and MAC or switch ASIC. Only MDIOO is used when $1 \times 8$ port sectionalization is selected. In $2 \times 4$ port sectionalization mode, MDIOO accesses ports 0-3 and MDIO1 accesses Ports 4-7. For an example, refer to Figure 22 on page 72. |
| $\begin{aligned} & 67 \\ & 26 \end{aligned}$ | $\begin{aligned} & \text { F1, } \\ & \text { C9 } \end{aligned}$ | MDINTO MDINT1 | $\underset{\mathrm{IP}}{\mathrm{OD}, \mathrm{TS}, \mathrm{SL},}$ | Management Data Interrupt. When bit $18.1=1$, an active Low output on this Pin indicates status change. Only MDINT0 is used when $1 \times 8$ port sectionalization is selected. In $2 \times 4$ port sectionalization mode, MDINT0 is associated with Ports $0-3$ and MDINT1 is associated with Ports 4-7. For an example, refer to Figure 22 on page 72. |
| $\begin{aligned} & 63 \\ & 24 \end{aligned}$ | $\begin{array}{\|l\|l} \text { E1, } \\ \text { B10 } \end{array}$ | MDCO MDC1 | I, ST, ID | Management Data Clock. Clock for the MDIO serial data channel. Maximum frequency is 20 MHz . Only MDC0 is used when $1 \times 8$ port sectionalization is selected. In $2 \times 4$ port sectionalization mode, MDCO clocks Ports 0-3 register accesses and MDC1 clocks Ports 4-7 register accesses. For an example, refer to Figure 22 on page 72. |
| 84 | L1 | MDDIS | I, ST, ID | Management Disable. When MDDIS is tied High, the MDIO port is completely disabled and the Hardware Control Interface pins set their respective bits at power up and reset. <br> When MDDIS is pulled Low at power up or reset, via the internal pull-down resistor or by tieing it to ground, the Hardware Control Interface Pins control only the initial or "default" values of their respective register bits. After the power-up/reset cycle is complete, bit control reverts to the MDIO serial channel. |
| 1. Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-Down. <br> 2. The IP/ID resistors are disabled during H/W Power-Down mode. If a Pin is an output or an I/O, the IP/ID resistors are also disabled when the output is enabled. <br> 3. MDIO[0:1] and MDINT[0:1] outputs are tri-stated in H/W Power-Down mode and during H/W reset. <br> 4. Supports the 802.3 MDIO register set. Specific bits in the registers are referenced using an "X.Y" notation, where X is the register number $(0-32)$ and Y is the bit number ( $0-15$ ). |  |  |  |  |

Table 9. LXT9785 Signal Detect

| Pin/Ball <br> Designation |  | Symbol | Type $^{1}$ |  |
| :--- | :--- | :--- | :--- | :--- |
| PQFP | PBGA |  |  | Signal Description ${ }^{2,3}$ |

Table 10. LXT9785 Network Interface Signal Descriptions

| Pin/Ball Designation |  | Symbol | Type ${ }^{1}$ | Signal Description |
| :---: | :---: | :---: | :---: | :---: |
| PQFP | PBGA |  |  |  |
| 107,108 111,110 121,122 125,124 136,137 140,139 150,151 154,153 | T2, U1, <br> T3, R4, <br> T6, U5, <br> U7, T7, <br> T10, R10, <br> T11, U11, <br> T14,U15, <br> R14, T15 | TPFOPO, TPFONO TPFOP1, TPFON1 TPFOP2, TPFON2 TPFOP3, TPFON3 TPFOP4, TPFON4 TPFOP5, TPFON5 TPFOP7, TPFON7 | AO/AI | Twisted-Pair/Fiber Outputs ${ }^{2}$, Positive \& Negative, Ports 0-7. <br> During 100BASE-TX or 10BASE-T operation, TPFO pins drive 802.3 compliant pulses onto the line. <br> During 100BASE-FX operation, TPFO pins produce differential PECL outputs for fiber transceivers. |
| 104, 105 115, 114 129, 128 132, 133 143, 142 157, 156 | R2, T1, <br> U3, T4, <br> R6, T5, <br> T8, R8, <br> T9, U9, <br> U13, T12, <br> R12, T13, <br> R16, T16 | $\begin{aligned} & \hline \text { TPFIP0, TPFIN0 } \\ & \text { TPFIP1, TPFIN1 } \\ & \text { TPFIP2, TPFIN2 } \\ & \text { TPFIP, TPFIN3 } \\ & \text { TPFIP4, TPFIN4 } \\ & \text { TPFIP5, TPFIN5 } \\ & \text { TPFIP6, , TPFIN6 } \\ & \text { TPFIP7, TPFIN7 } \end{aligned}$ | AI/AO | Twisted-Pair/Fiber Inputs ${ }^{3}$, Positive \& Negative, Ports 0-7. <br> During 100BASE-TX or 10BASE-T operation, TPFI pins receive differential 100BASE-TX or 10BASE-T signals from the line. <br> During 100BASE-FX operation, TPFI pins receive differential PECL inputs from fiber transceivers. |
| 1. Type Column Coding: AI = Analog Input, $\mathrm{AO}=$ Analog Output. <br> 2. Switched to Inputs (see TPFIP/N desc.) when not in Fiber mode and MDIX is not active [i.e., Twisted-Pair, non-crossover MDI mode]. <br> 3. Switched to Outputs (see TPFOP/N desc.) when not in Fiber mode and MDIX is not active [i.e., Twisted-Pair, non-crossover MDI mode]. |  |  |  |  |

Table 11. LXT9785 JTAG Test Signal Descriptions

| Pin/Ball Designation |  | Symbol | Type ${ }^{1}$ | Signal Description ${ }^{2,3}$ |
| :---: | :---: | :---: | :---: | :---: |
| PQFP | PBGA |  |  |  |
| 167 | N14 | TDI | I, ST, IP | Test Data Input. Test data sampled with respect to the rising edge of TCK. |
| 168 | N15 | TDO | O, TS | Test Data Output. Test data driven with respect to the falling edge of TCK. |
| 169 | N16 | TMS | I, ST, IP | Test Mode Select. |
| 170 | M16 | TCK | I, ST, ID | Test Clock. Clock input for JTAG test. |
| 171 | M17 | TRST | I, ST, IP | Test Reset. Reset input for JTAG test. |
| 1. Type Column Coding: I = Input, O = Output, OD = Open Drain, TS = Tri-State-able output, SMT = Schmitt Triggered input, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-Down. <br> 2. The IP/ID resistors are disabled during H/W Power-Down mode. If a pin is an output or an I/O, the IP/ID resistors are also disabled when the output is enabled. <br> 3. TDO output is tri-stated in H/W Power-Down mode and during H/W reset. |  |  |  |  |

Table 12. LXT9785 Miscellaneous Signal Descriptions

| Pin/Ball Designation |  | Symbol | Type ${ }^{1}$ | Signal Description ${ }^{2}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PQFP | PBGA |  |  |  |  |  |
| $\begin{aligned} & 94 \\ & 93 \end{aligned}$ | $\begin{aligned} & \text { N3, } \\ & \text { M4 } \end{aligned}$ | $\begin{aligned} & \text { TxSLEW_0 } \\ & \text { TxSLEW_1 } \end{aligned}$ | I, ST, ID | Tx Output Slew Controls 0 and 1 Defaults. <br> These pins are read at startup or reset. Their value at that time is used to set the default state of register bits 27.11:10 for all ports. These register bits can be read and overwritten after startup / reset. <br> These pins select the TX output slew rate for all ports (rise and fall time) as follows: |  |  |
|  |  |  |  | TxSLEW_1 | TxSLEW_0 | Slew Rate (Rise and Fall Time) |
|  |  |  |  | 0 | 0 | 3.3 ns |
|  |  |  |  | 0 | 1 | 3.6 ns |
|  |  |  |  | 1 | 0 | 3.9 ns |
|  |  |  |  | 1 | 1 | 4.2 ns |
| 50 | D5 | PAUSE | I, ID | Pause Default. This pin is read at startup or reset. Its value at that time is used to set the default state of register bit 4.10 for all ports. This register bit can be read and overwritten after startup / reset. <br> When High, the LXT9785 advertises Pause capabilities on all ports during auto-negotiation. <br> This pin is shared with RMII-RXER1. An external pull-up resistor (see applications section for value) can be used to set Pause active while RXER1 is tri-stated during H/W reset. If no pull-up is used, the default Pause state is set inactive via the internal pull-down resistor. |  |  |
| 174 | L14 | PWRDWN | I, ST, ID | Power-Down. When High, forces the LXT9785 into global power-down mode. <br> Pin is not on JTAG chain. |  |  |
| 175 | M15 | RESET | I, ST, IP | Reset. This active low input is OR'ed with the control register Reset bit (0.15). When held Low, all outputs are forced to inactive state. <br> Pin is not on JTAG chain |  |  |
| 88 89 90 91 92 | L4, <br> M2, <br> M3, <br> N1, <br> N2 | ADD_4 ADD_3 ADD_2 ADD_1 ADD_0 | I, ST, ID | Address <4:0>. Sets base address. Each port adds its port number (starting with 0 ) to this address to determine its PHY address. <br> Port 0 Address = Base <br> Port 1 Address $=$ Base +1 <br> Port 2 Address $=$ Base +2 <br> Port 3 Address $=$ Base +3 <br> Port 4 Address $=$ Base +4 <br> Port 5 Address $=$ Base +5 <br> Port 6 Address $=$ Base +6 <br> Port 7 Address $=$ Base +7 |  |  |
| $\begin{aligned} & 178 \\ & 177 \end{aligned}$ | $\begin{aligned} & \text { L17, } \\ & \text { L16 } \end{aligned}$ | MODESEL_1 <br> MODESEL_0 | I, ST, ID | Mode Select[1:0] $\begin{aligned} & 00=\text { RMII } \\ & 01=\text { SMII } \\ & 10=\text { SS-SMII } \\ & 11=\text { Reserved } \end{aligned}$ <br> All ports are configured the same. Interfaces cannot be mixed and must be all RMII, SMII, or SS-SMII. |  |  |

1. Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-Down.
2. The IP/ID resistors are disabled during H/W Power-Down mode.

Table 12. LXT9785 Miscellaneous Signal Descriptions (Continued)

| Pin/Ball Designation |  | Symbol | Type ${ }^{1}$ | Signal Description ${ }^{2}$ |
| :---: | :---: | :---: | :---: | :---: |
| PQFP | PBGA |  |  |  |
| 176 | L15 | SECTION | I, ST, ID | Sectionalization Select. This pin selects sectionalization into separate ports. $\begin{aligned} & 0=1 \times 8 \text { ports, } \\ & 1=2 \times 4 \text { ports } \end{aligned}$ |
| 83 | K1 | AMDIX_EN | I, ST, IP | Auto-MDIX Enable Default. This pin is read at startup or reset. Its value at that time is used to set the default state of register bit 27.9 for all ports. These register bits can be read and overwritten after startup / reset. Refer to Table 16 on page 53. <br> When active (high), automatic MDI crossover (MDIX) (regardless of segmentation) is selected for all ports. When inactive (low) MDIX is selected according to the MDIX pin. |
| 59 | D2 | MDIX | I, ID | MDIX Select Default. This pin is read at startup or reset. Its value at that time is used to set the default state of register bit 27.8 for all ports. These register bits can be read and overwritten after startup / reset. Refer to Table 16 on page 53. <br> When AMDIX_EN is active this pin is ignored. <br> When AMDIX_EN is inactive, all ports are forced to the MDI or the MDIX function regardless of segmentation. If this pin is active (high), MDI crossover (MDIX) is selected. If this pin is inactive, non-crossover MDI mode is set. <br> This pin is shared with RMII-RXERO. An external pull-up resistor (see applications section for value) can be used to set MDIX active while RXERO is tri-stated during H/W reset. If no pull-up is used, the default MDIX state is set inactive via the internal pull-down resistor. Do not tie this pin directly to VCCIO (vs. using a pull-up) in non-RMII modes. |
| $\begin{aligned} & 85 \\ & 86 \\ & 87 \end{aligned}$ | $\begin{aligned} & \mathrm{L} 2, \\ & \mathrm{~L} 3, \\ & \mathrm{M} 1 \end{aligned}$ | CFG 3 CFG_2 CFG_1 | I, ST, ID | Global Port Configuration Defaults 1-3. These pins are read at startup or reset. Their value at that time is used to set the default state of register bits shown in Table 18 on page 62 for all ports. These register bits can be read and overwritten after startup / reset. <br> When operating in Hardware Control Mode, these pins provide configuration control options for all the ports (refer to page 62 for details). |
| 173 | M14 | G_FX $\overline{T P}$ | I, ST, ID | Global FX/ $\overline{\mathrm{TP}}$ Enable Default. This pin is read at startup or reset. Its value at that time is used to set the default state of register bit 16.0 for all ports. These register bits can be read and overwritten after startup / reset. Refer to "Port Configuration Register (Address 16, Hex 10)" on page 127. <br> This input selects whether all the ports are defaulted to TP vs. FX mode. |
| 1. Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-Down. <br> 2. The IP/ID resistors are disabled during H/W Power-Down mode. |  |  |  |  |

(1)

Table 13. LXT9785 LED Signal Descriptions

| Pin/Ball Designation |  | Symbol | Type ${ }^{1}$ | Signal Description ${ }^{2,3}$ |
| :---: | :---: | :---: | :---: | :---: |
| PQFP | PBGA |  |  |  |
| $\begin{aligned} & 82 \\ & 81 \\ & 80 \end{aligned}$ | $\begin{aligned} & \mathrm{K} 3, \\ & \mathrm{~K} 2, \\ & \mathrm{~J} 1 \end{aligned}$ | $\begin{aligned} & \text { LEDO_1 } \\ & \text { LEDO_2 } \\ & \text { LEDO_3 } \end{aligned}$ | $\begin{aligned} & \text { OD, TS, SL, } \\ & \text { IP } \end{aligned}$ | Port 0 LED Drivers 1-3. These pins drive LED indicators for Port 0. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 70 on page 131 for details). |
| $\begin{aligned} & 77 \\ & 76 \\ & 75 \end{aligned}$ | $\begin{aligned} & \mathrm{J} 4, \\ & \mathrm{J3}, \\ & \mathrm{H} 1 \end{aligned}$ | $\begin{aligned} & \text { LED1_1 } \\ & \text { LED1_2 } \\ & \text { LED1_3 } \end{aligned}$ | $\begin{aligned} & \mathrm{OD}, \mathrm{TS}, \mathrm{SL}, \\ & \mathrm{IP} \end{aligned}$ | Port 1 LED Drivers 1-3. These pins drive LED indicators for Port 1. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 70 on page 131 for details). |
| $\begin{aligned} & 73 \\ & 72 \\ & 71 \end{aligned}$ | $\begin{aligned} & \mathrm{H} 2, \\ & \mathrm{H} 3, \\ & \mathrm{G} 1 \end{aligned}$ | $\begin{aligned} & \text { LED2_1 } \\ & \text { LED2_2 } \\ & \text { LED2_3 } \end{aligned}$ | $\begin{aligned} & \text { OD, TS, SL, } \\ & \text { IP } \end{aligned}$ | Port 2 LED Drivers 1-3. These pins drive LED indicators for Port 2. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 70 on page 131 for details). |
| $\begin{aligned} & 70 \\ & 69 \\ & 68 \end{aligned}$ | $\begin{aligned} & \text { F2, } \\ & \text { G3, } \\ & \text { G4 } \end{aligned}$ | $\begin{aligned} & \text { LED3_1 } \\ & \text { LED3_2 } \\ & \text { LED3_3 } \end{aligned}$ | $\begin{aligned} & \text { OD, TS, SL, } \\ & \text { IP } \end{aligned}$ | Port 3 LED Drivers 1-3. These pins drive LED indicators for Port 3. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 70 on page 131 for details). |
| $\begin{aligned} & 180 \\ & 181 \\ & 182 \end{aligned}$ | K16, <br> K17, <br> J17 | $\begin{aligned} & \text { LED4_1 } \\ & \text { LED4_2 } \\ & \text { LED4_3 } \end{aligned}$ | $\begin{aligned} & \mathrm{OD}, \mathrm{TS}, \mathrm{SL}, \\ & \mathrm{IP} \end{aligned}$ | Port 4 LED Drivers 1-3. These pins drive LED indicators for Port 4. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 70 on page 131 for details). |
| $\begin{aligned} & 185 \\ & 186 \\ & 187 \end{aligned}$ | $\begin{aligned} & \text { J15, } \\ & \text { J16, } \\ & \text { H17 } \end{aligned}$ | $\begin{aligned} & \text { LED5_1 } \\ & \text { LED5_2 } \\ & \text { LED5_3 } \end{aligned}$ | $\begin{aligned} & \mathrm{OD}, \mathrm{TS}, \mathrm{SL}, \\ & \mathrm{IP} \end{aligned}$ | Port 5 LED Drivers 1-3. These pins drive LED indicators for Port 5. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 70 on page 131 for details). |
| $\begin{aligned} & 189 \\ & 190 \\ & 191 \end{aligned}$ | H15, <br> H16, <br> G17 | LED6 1 LED6_2 LED6_3 | OD, TS, SL, | Port 6 LED Drivers 1-3. These pins drive LED indicators for Port 6. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 70 on page 131 for details). |
| $\begin{aligned} & 192 \\ & 193 \\ & 194 \end{aligned}$ | $\begin{aligned} & \text { G15, } \\ & \text { F17, } \\ & \text { F16 } \end{aligned}$ | $\begin{aligned} & \text { LED7_1 } \\ & \text { LED7_2 } \\ & \text { LED7_3 } \end{aligned}$ | $\begin{aligned} & \text { OD, TS, SL, } \\ & \text { IP } \end{aligned}$ | Port 7 LED Drivers 1-3. These pins drive LED indicators for Port 7. Each LED can display one of several available status conditions as selected by the LED Configuration Register (refer to Table 70 on page 131 for details). |

1. Type Column Coding: I = Input, O = Output, OD = Open Drain output, ST = Schmitt Triggered input, TS = Tri-State-able output, SL = Slew-rate Limited output, IP = weak Internal Pull-up, ID = weak Internal pull-Down.
2. The IP/ID resistors are disabled during H/W Power-Down mode. If a pin is an output or an I/O, the IP/ID resistors are also disabled when the output is enabled.
3. The LED outputs are tri-stated in H/W Power-Down mode and during H/W reset.

Table 14. LXT9785 Power Supply Signal Descriptions

| Pin/Ball Designation |  | Symbol | Type | Signal Description |
| :---: | :---: | :---: | :---: | :---: |
| PQFP | PBGA |  |  |  |
| $\begin{aligned} & \hline 65,78,184, \\ & 196 \end{aligned}$ | $\begin{aligned} & \text { G13, J14, } \\ & \text { F5, J5 } \end{aligned}$ | VCCD | - | Digital Power Supply - Core. +2.5V supply for core digital circuits. |
| $\begin{aligned} & 18,29,47, \\ & 56,208 \end{aligned}$ | $\begin{aligned} & \text { A2, A8, } \\ & \text { C1, C11, } \\ & \text { D14 } \end{aligned}$ | VCCIO | - | Digital Power Supply - I/O Ring. $+2.5 / 3.3 \mathrm{~V}$ supply for digital I/O circuits. The digital input circuits running off of this rail, having a TTL-level threshold and over-voltage protection, may be interfaced with $3.3 / 5.0 \mathrm{~V}$, when the IO supply is 3.3 V , and $2.5 / 3.3 / 5.0 \mathrm{~V}$ when 2.5 V . |
| 98, 164 | L13, L5 | VCCPECL | - | Digital Power Supply - PECL Signal Detect Inputs. $+2.5 / 3.3 \mathrm{~V}$ supply for PECL Signal Detect input circuits. If Fiber Mode is not used, tie these pins to GNDPECL to save power. |
| $\begin{aligned} & 103,116, \\ & 117,130, \\ & 131,144, \\ & 145,158 \end{aligned}$ | $\begin{aligned} & \text { N13, P4, } \\ & \text { P7, P8, } \\ & \text { P9, P10, } \\ & \text { P11, P12 } \end{aligned}$ | VCCR | - | Analog Power Supply - Receive. +2.5 V supply for all analog receive circuits. |
| $\begin{aligned} & \text { 109, 123, } \\ & 138,152 \end{aligned}$ | $\begin{aligned} & \hline \text { N6, N7, } \\ & \text { N9, N11, } \end{aligned}$ $\mathrm{N} 12$ | VCCT | - | Analog Power Supply - Transmit. +2.5 V supply for all analog transmit circuits. |
| $\begin{aligned} & 66,79, \\ & 183,195 \end{aligned}$ | A1, A9, <br> B3, B7, <br> C5, C13, <br> C17, D1, <br> D3, D6, <br> D10, D15, <br> E5, E7, <br> E9, E11, <br> E13, E17, <br> F13, H8, <br> H9, H10, <br> J8, J9, <br> J10, K8, <br> K9, K10 | GNDD | - | Digital Ground. Ground return for core digital supplies (VCCD). All ground pins can be tied together using a single ground plane. |
| $\begin{aligned} & 9,19,30, \\ & 38,48,57, \\ & 74,188, \\ & 199,207 \end{aligned}$ |  | GNDIO | - | Digital GND - I/O Ring. Ground return for digital I/O circuits (VCCIO). |
| 99, 163 | M5, M13 | GNDPECL | - | Digital GND - PECL Signal Detect Inputs. Ground return for PECL Signal Detect input circuits. |
| $\begin{aligned} & 106,112, \\ & 120,126, \\ & 135,141, \\ & 149,155 \end{aligned}$ | $\begin{aligned} & \text { P5, P6, } \\ & \text { P13, R7, } \\ & \text { R9, R11, } \\ & \text { R13, U8 } \end{aligned}$ | GNDR | - | Analog Ground - Receive. Ground return for receive analog supply. All ground pins can be tied together using a single ground plane. |
| $\begin{aligned} & 113,127 \\ & 134,148 \end{aligned}$ | P14, R1, R3, R5, R15, R17, T17, U2, U4, U6, U10, U12, U14, U16, U17 | GNDT | - | Analog Ground - Transmit. Ground return for transmit analog supply. All ground pins can be tied together using a single ground plane. |
| 179 | K14 | SGND | - | Substrate Ground. Ground for chip substrate. All ground pins can be tied together using a single ground plane. |

Table 15. Unused / Reserved Pins

| Pin/Ball Designation |  | Symbol | Type ${ }^{1}$ |  |
| :--- | :---: | :--- | :--- | :--- |
| PQFP | PBGA |  |  |  |
| N/C | F15, G2, <br> G5, G14, <br> G16, H4, <br> H14, J2, <br> J13, K4, <br> K15 | N/C |  | No Connection. | | 1. Type Column Coding: I = Input, O = Output, OD $=$ Open Drain output, ST $=$ Schmitt Triggered input, TS $=$ Tri-State-able |
| :--- |
| output, SL $=$ Slew-rate Limited output, IP $=$ weak Internal Pull-up, ID $=$ weak Internal pull-Down. |

### 2.0 Functional Description

### 2.1 Introduction

The LXT9785 is an 8-port Fast Ethernet 10/100 PHY transceiver that supports 10Mbps and 100 Mbps networks, complying with all applicable requirements of IEEE 802.3 standards. The device incorporates a Serial MII (SMII), Source Synchronous SMII (SS-SMII), and a Reduced MII (RMII) to enable each individual network port to interface with multiple 10/100 MACs. Each port directly drives either a 100BASE-TX line or a 10BASE-T line. The LXT9785 also supports 100BASE-FX operation via a Pseudo-ECL (PECL) interface. The device has a 241-pin BGA or a 208- pin QFP package.

### 2.1.1 OSPTM Architecture

The Intel LXT9785 incorporates high-efficiency Optimal Signal Processing ${ }^{\text {TM }}$ design techniques, combining the best properties of digital and analog signal processing to produce a truly optimal device.

The receiver utilizes decision feedback equalization to increase noise and cross-talk immunity by as much as 3 dB over an ideal all-analog equalizer. Using OSP mixed-signal processing techniques in the receive equalizer avoids the quantization noise and calculation truncation errors found in traditional DSP-based receivers (typically complex DSP engines with A/D converters). The result is improved receiver noise and cross-talk performance.

The OSP architecture also requires substantially less computational logic than traditional DSPbased designs. The result is lower power consumption and reduced logic switching noise generated by DSP engines clocked at speeds up to 125 MHz . The logic switching noise can be a considerable source of EMI when generated from the device's power supplies.

The OSP-based LXT9785 provides improved data recovery, EMI performance and power consumption.

### 2.1.2 Comprehensive Functionality

The LXT9785 performs all functions of the Physical Coding Sublayer (PCS) and Physical Media Attachment (PMA) sublayer as defined in the IEEE 802.3 100BASE-X specification. This device also performs all functions of the Physical Media Dependent (PMD) sublayer for 100BASE-TX connections.

On power-up, the LXT9785 reads its configuration inputs to check for forced operation settings. If not configured for forced operation, each port uses auto-negotiation/parallel detection to automatically determine line operating conditions. If the PHY device on the other side of the link supports auto-negotiation, the LXT9785 auto-negotiates with it using Fast Link Pulse (FLP) Bursts. If the PHY partner does not support auto-negotiation, the LXT9785 automatically detects the presence of either link pulses (10Mbps PHY) or Idle symbols (100Mbps PHY) and set its operating conditions accordingly.

The LXT9785 provides half-duplex and full-duplex operation at 100 Mbps and10Mbps.

### 2.1.2.1 Sectionalization

The LXT9785's sectional design allows flexibility with large multiport MACs and ASICs. With the use of the Section pin, the LXT9785 can be configured into a single 8-port or two separate 4-port sections, each with its own MDIO (with separate MDC clock) and MII data (with separate REFCLK/TX_CLK/RX_CLK clocks) interfaces. See Figure 17 on page 66, Figure 22 on page 72, and Figure 27 on page 77.

### 2.2 Interface Descriptions

### 2.2.1 10/100 Network Interface

The LXT9785 supports both 10BASE-T and 100BASE-TX Ethernet over twisted-pair, or 100 Mbps Ethernet over fiber media (100BASE-FX). Each network interface port consists of four external pins (two differential signal pairs). The pins are shared between twisted-pair (TP) and fiber. The LXT9785 pinout is designed to interface seamlessly with dual-high stacked RJ-45 connectors. Refer to Table 10 on page 44 for specific pin assignments.

The LXT9785 output drivers generate either 100BASE-TX, 10BASE-T, or 100BASE-FX output. When not transmitting data, the device generates IEEE 802.3-compliant link pulses or idle code. Input signals are decoded either as a 100BASE-TX, 100BASE-FX, or 10BASE-T input, depending on the mode selected. Auto-negotiation/parallel detection or manual control is used to determine the speed of this interface.

Figure 8. LXT9785 Interfaces


### 2.2.1.1 Twisted-Pair Interface

The LXT9785 supports either 100BASE-TX or 10BASE-T connections over $100 \Omega$, Category 5, Unshielded Twisted-Pair (UTP). Only a transformer, load resistors, RJ-45, and bypass capacitors are required to complete this interface. Using Intel's patented waveshaping technology, the transmitter shapes the outgoing signal to help reduce the need for external EMI filters. Four slew rate settings (refer to Table 12 on page 46) allow the designer to match the output waveform to the magnetic characteristics. Both transmit and receive terminations are built into the LXT9785 so no external components are required between the LXT9785 and the external transformer. The transmitter uses a transformer with a center tap to help reduce power consumption.

When operating at 100 Mbps , MLT3 symbols are continuously transmitted and received. When not transmitting data, the LXT9785 generates "IDLE" symbols.

During 10Mbps operation, LXT9785 encoded data is exchanged. When no data are being exchanged, the line is left in an idle state.

### 2.2.1.2 MDI Crossover (MDIX)

The LXT9785 crossover function, which is compliant to the IEEE 802.3, clause 23 standard, connects the transmit output of the device to the far-end receiver in a link segment. This function can be disabled via register bit 27.9:8 or by using the hardware configuration pins.

Table 16. MDIX Selection

| AMDIX_EN | MDIX | MDIX Mode |
| :---: | :---: | :---: |
| 0 | 0 | MDIX Disabled |
| 0 | 1 | MDIX forced |
| 1 | X | AUTO-MDIX |

### 2.2.1.3 Fiber Interface

The LXT9785 provides a PECL interface that complies with the ANSI X3.166 specification. This interface is suitable for driving a fiber-optic coupler (see Figure 35 on page 93 ).

Fiber ports cannot be enabled via auto-negotiation and must be enabled via the Global Hardware Control Interface pins or MDIO registers. All ports are selected for fiber or twisted-pair when configured via hardware, and can only be intermixed via software. Using external circuitry, the LXT9785 can interface the fiber transceiver with 2.5 V , 3.3V, or 5 V supply voltages. Fiber mode per port may be selected using register 16.0. Please refer to Table 10 on page 44 for correct pin assignments.

### 2.3 Media Independent Interface (MII) Interfaces

The LXT9785 supports Reduced MII or Serial MII, but not concurrently. The interface mode selection pins configures the device for either RMII or SMII/SS-SMII on all eight ports. Refer to Table 17 for the mode select settings.

### 2.3.1 Global MII Mode Select

The mode select pins are used for MII interface configuration settings upon power-up sequencing. All ports are configured the same and cannot be intermixed.

Table 17. MII Mode Select

|  | ModeSel1 | ModeSel0 |
| :---: | :---: | :---: |
| RMII | 0 | 0 |
| SMII | 0 | 1 |
| SS-SMII | 1 | 0 |
| Reserved | 1 | 1 |

### 2.3.2 Internal Loopback

A test loopback function is available for 10 Mbps and 100 Mbps mode testing. Bits $0.8,0.13$, and 0.14 must be set to 1 for correct operation. When data is looped back, whatever the MAC transmits is looped back in its entirety, including the preamble.

Figure 9. Internal Loopback


### 2.3.3 RMII Data Interface

The LXT9785 provides a separate RMII for each network port, each complying with the RMII standard. The RMII includes both a data interface and an MDIO management interface. The RMII Data Interface exchanges data between the LXT9785 and up to eight Media Access Controllers (MACs).

### 2.3.4 Serial Media Independent Interface (SMII) and Source Synchronous Data Interfaces

### 2.3.4.1 SMII Interface

The LXT9785 provides an independent serial interface for each network port. All SMII ports use a common reference clock and SYNC signal. The SMII Data Interface exchanges data between the LXT9785 and multiple Media Access Controllers (MACs). All signals are synchronous to the
reference clock. One SYNC control stream is sourced by the MAC to the PHY. Both the transmit and receive data streams are segmented into boundaries delimited by the SYNC pulses. This interface is expected to operate up to 6 inches of trace lengths.

### 2.3.4.2 Source Synchronous Interface

The new revision to the SMII interface, SS-SMII, allows for a longer trace length and helps to relieve timing constraints, requiring the addition of four new signals, TxCLK, TxSYNC, RxCLK, and RxSYNC. The transmit TxClk and TxSync are sourced from the MAC to the PHY and referenced to the RefCLK input. The receive RxCLK and RxSync are sourced by the PHY to the MAC and in reference to the RefCLK.

### 2.3.5 Configuration Management Interface

The LXT9785 provides an MDIO Management Interface and a Hardware Control Interface (via the CFG pins) for device configuration and management. Mode control selection is provided via the MDDIS pin as shown in Table 8 on page 43. When sectionalization ( $2 \times 4$ ) is selected, separate MDIO interfaces are enabled (see Figure 14 on page 60 ).

### 2.3.6 MII Isolate

In applications where the MII needs to be isolated from the bus, the RMII and the SMII/SS-SMII configurations can be tri-stated using Register 0.10. Ports 0 and 1 control RxClk0, RxClk1, RxSync0, and RxSync1. When $2 x 4$ sectionalization is selected, ports 1-3 and 5-7 can be individually port isolated. For global shut down, Ports 0 and 1 must be isolated to control the $\operatorname{RxClk} n$ and $\operatorname{RxSync} n$ synchronization pins. If ports 0 and 1 are individually set to isolate, the remaining associated quad sectionalization ports must also be set to isolate.

### 2.3.6.1 MDIO Management Interface

The LXT9785 supports the IEEE 802.3 MII Management Interface, also known as the Management Data Input/Output (MDIO) Interface. This interface allows upper-layer devices to monitor and control the state of the LXT9785. The MDIO interface consists of a physical connection, a specific protocol that runs across the connection, and an internal set of addressable registers. Some registers are required and their functions are defined by the IEEE 802.3 specification. Additional registers allow for expanded functionality. Specific bits in the registers are referenced using an "X.Y" notation, where X is the register number $(0-32)$ and Y is the bit number (0-15).

The physical interface consists of a data line (MDIO) and clock line (MDC). Operation of this interface is controlled by the MDDIS input pin. When MDDIS is High, all the MDIOs are completely disabled. The Hardware Control Interface provides primary configuration control. When MDDIS is Low, the MDIO port is enabled for both read and write operations and the Hardware Control Interface is not used. The timing for the MDIO Interface is shown in Table 53 on page 117. MDIO read and (write) cycles are shown in Figure 10 (read) and Figure 11 (write) on page 56 .

Figure 10. Management Interface Read Frame Structure


Figure 11. Management Interface Write Frame Structure


The protocol allows one controller to communicate with multiple LXT9785 chips. Pins ADD_<4:0> determine the base address. Each port adds its port number to the base address to obtain its port address as shown in Figure 12.

Figure 12. Port Address Scheme


### 2.3.6.2 MII Sectionalization

When sectionalized into two quad sections, the MDIO bus splits into two separate PHY access ports. Ports $0-3$ of the MDIO section operate independently of ports 4-7. The MII isolate function is unaffected and operates normally. Sectionalization is selected by pulling pin 176 High on the initial power-up sequence (refer to Figure 14 on page 60). In applications that need sectionalization, such as 1 x 8 and 2 x 4 and have a single MDIO bus structure, it is necessary that the addressing scheme be contiguous. For example, the first eight ports are addressed $0-7$, so the next four ports must be addressed 8-11.

### 2.3.6.3 MII Interrupts

The LXT9785 provides a single per-section interrupt pin that is available to all ports. Interrupt logic is shown in Figure 13. The LXT9785 also provides two dedicated interrupt registers for each port. Register 18 provides interrupt enable and mask functions and Register 19 provides interrupt status. Setting bit 18.1 to 1 enables a port to request interrupt via the MDINT pin. An active Low on this pin indicates a status change on the device. Because it is a shared interrupt, there is no indication which port is requesting interrupt service (see Figure 13).

There are five conditions that may cause an interrupt:

- Auto-negotiation complete.
- Speed status change.
- Duplex status change.
- Link status change.
- Isolate status change.

Figure 13. Interrupt Logic


### 2.3.6.4 Hardware Control Interface

The LXT9785 provides a Hardware Control Interface for applications where the MDIO is not desired. Refer to "Initialization" on page 59 for additional details.

### 2.4 Operating Requirements

### 2.4.1 Power Requirements

The LXT9785 requires four power supply inputs: VCCD, VCCA, VCCPECL and VCCIO. The digital and analog circuits require 2.5 V supplies (VCCD, VCCR, and VCCT). These inputs may be supplied from a single source although decoupling is required to each respective ground. The fiber VCCPECL supply can be connected to either 2.5 V or 3.3 V .

A separate power supply may be used for the MII, JTAG and MDIO (VCCIO) interfaces. The power supply may be either +2.5 V or +3.3 V . VCCIO should be supplied from the same power source used to supply the controller on the other side of the interface. Refer to Table 27 on page 94 for I/O characteristics.

As a matter of good practice, these supplies should be as clean as possible. Typical filtering and decoupling are shown in Figure 33 on page 92.

### 2.4.2 Clock/SYNC Requirements

### 2.4.2.1 Reference Clock

The LXT9785 requires a constant enabled reference clock (REFCLK). REFCLK's frequency must be 50 MHz for RMII or 125 MHz for SMII/SS-SMII. The reference clock is used to generate transmit signals and recover receive signals. A crystal-based clock is recommended over a derived clock (i.e., PLL-based) to minimize transmit jitter. Refer to Table 30 on page 96 for clock timing requirements.

For applications that use a single 8 -port sectionalization, RefClk0 and RefClk1 must always be tied together and to the source.

### 2.4.2.2 TxClk Signal (SS-SMII only)

The LXT9785 requires a 125 MHz input transmit clock synchronous with TxDatan. See Figure 23 on page 73.

### 2.4.2.3 TxSYNC Signal (SMII/SS-SMII)

The LXT9785 requires a 12.5 MHz input pulse for SMII synchronization. See Figure 23 on page 73.
2.4.2.4 RxSYNC Signal (SS-SMII only)

The LXT9785 provides a 12.5 MHz output pulse synchronous with the RxDATAn outputs. See Figure 24 on page 73.

### 2.4.2.5 RxCLK Signal (SS-SMII only)

In SMII mode, the LXT9785 provides a 125 MHz clock output in reference to the output RxDATAn. Rx Clk is referenced and synchronized to the RefCLK. See Figure 24 on page 73.

### 2.5 Initialization

When the LXT9785 is first powered on, reset, or encounters a link failure state, it checks the MDIO register configuration bits to determine the line speed and operating conditions to use for the network link. The configuration bits may be set by the Hardware Control or MDIO interface as shown in Figure 14 on page 60.

### 2.5.1 MDIO Control Mode

In the MDIO Control mode, the LXT9785 reads the Hardware Control Interface pins to set the initial (default) values of the MDIO registers. Once the initial values are set, bit control reverts to the MDIO interface.

### 2.5.2 Hardware Control Mode

In the Hardware Control Mode, the LXT9785 disables direct write operations to the MDIO registers via the MDIO Interface. On power-up or hardware reset, the LXT9785 reads the Hardware Control Interface pins and sets the MDIO registers accordingly.

The following modes are available using either Hardware Control or MDIO Control:

- Force network link to 100BASE-FX (Fiber).
- Force network link operation to:
- 100BASE-TX, Full-Duplex
- 100BASE-TX, Half-Duplex
- 10BASE-T, Full-Duplex
- 10BASE-T, Half-Duplex
- Allow auto-negotiation/parallel-detection.
- Auto/Manual MDIX enable/disable.
- Pause for full duplex links operation.
- Global Output Slew Rate Control.

When the network link is forced to a specific configuration, the LXT9785 immediately begins operating the network interface as commanded. When auto-negotiation is enabled, the LXT9785 begins the auto-negotiation/ parallel-detection operation.

Figure 14. Initialization Sequence


### 2.5.3 Power-Down Mode

The LXT9785 incorporates numerous features to maintain the lowest power possible. The device can be put into a low-power state via register 0 as well as a near-zero power state with the power down pin. When in power-down mode, the device is not capable of receiving or transmitting packets.

The lowest power operation is achieved using the Global power-down pin. This pin powers down every circuit in the device, including all clocks. This power-down pin is active High. All registers are unaltered and maintained when the Global PWRDWN pin is released.

Individual ports (software power down) can be powered down using Control Register 0, bit 1 . This bit powers down a significant portion of the port, but clocks to the register section remain active. This allows the management interface to remain active during register power-down. The powerdown bit is active High.

### 2.5.3.1 Global (Hardware) Power Down

The global power-down mode is controlled by the PWRDWN pin. When PWRDWN is High, the following conditions are true:

- All LXT9785 ports and the clock are shut down.
- All outputs are tri-stated.
- All weak pad pull-up and pull-down resistors are disabled.
- The MDIO registers are not accessible.
- Configuration pins are not read upon release of the PWRDWN pin, and registers are reloaded with the value of the last Hardware reset.


### 2.5.3.2 Port (Software) Power Down

Individual port power-down control is provided by bit 0.11 in the respective port Control Registers (refer to Table 57 on page 120). During individual port power-down, the following conditions are true:

- The individual port is shut down.
- The MDIO registers remain accessible.
- Pull-up and pull-down resisters are not affected and the outputs are not tri-stated.
- The register remains unchanged.


### 2.5.4 Reset

The LXT9785 provides both hardware and software resets. Configuration control of AutoNegotiation, speed, and duplex mode selection is handled differently for each. During a hardware reset, settings for bits $0.13,0.12$, and 0.8 are read in from the pins (refer to Table 18 for pin settings and Table 57 on page 120 for register bit definitions).

During a software reset $(0.15=1)$, the bit settings are not re-read from the pins, and revert back to the values that were read in during the last hardware reset. Any changes to pin values from the last hardware reset is not detected during a software reset.

During a hardware reset, register information is unavailable for 1 ms after deassertion of the reset. All MII interface pins are disabled during a hardware reset and released to the bus on deassertion of reset.

During a software reset $(0.15=1)$ the registers are available for reading. The reset bit should be polled to see when the part has completed reset $(0.15=0)$. Pull up and pull down resisters are not affected.

### 2.5.5 Hardware Configuration Settings

The LXT9785 provides a hardware option to set the initial device configuration. The hardware option uses three Global CFG pins that provide control for all ports (see Table 18).

Table 18. Global Hardware Configuration Settings

| Desired Mode |  |  | CFG <br> Pin Settings ${ }^{1}$ |  |  | Resulting Register Bit Values |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AutoNeg | Speed | Duplex | 1 | 2 | 3 | 0.12 | 0.13 | 0.8 | 4.8 | 4.7 | 4.6 | 4.5 |
| Disabled | 10 | Half | Low | Low | Low | 0 | 0 | 0 | N/A |  |  |  |
|  |  | Full | Low | Low | High |  |  | 1 |  |  |  |  |
|  | 100 | Half | Low | High | Low |  | 1 | 0 | Auto-Negotiation Advertisement |  |  |  |
|  |  | Full | Low | High | High |  |  | 1 |  |  |  |  |
| Enabled | 100 | Half | High | Low | Low | 1 | 1 | 0 | 0 | 1 | N/A | 0 |
|  |  | Full | High | Low | High |  | 1 | 1 | 1 | 1 |  |  |
|  | 10/100 | Half | High | High | Low |  | 1 | 0 | 0 | 1 | 0 | 1 |
|  |  | Full | High | High | High |  | 1 | 1 | 1 | 1 | 1 | 1 |

1. Refer to for CFG pin assignments.

### 2.6 Link Establishment

### 2.6.1 Auto-Negotiation

The LXT9785 attempts to auto-negotiate with its link partner by sending Fast Link Pulse (FLP) bursts. Each burst consists of 33 link pulses spaced $62.5 \mu$ s apart. Odd link pulses (clock pulses) are always present. Link pulses (data pulses) may also be present or absent to indicate a " 1 " or a " 0 ". Each FLP burst exchanges 16 bits of data, referred to as a "page". All devices that support auto-negotiation must implement the "Base Page", defined by IEEE 802.3 (registers 4 and 5). The LXT9785 also supports the optional "Next Page" function (registers 7 and 8).

### 2.6.1.1 Base Page Exchange

By exchanging Base Pages, the LXT9785 and its link partner communicate their capabilities to each other. Both sides must receive at least three identical base pages for negotiation to proceed. Each side finds their highest common capabilities, exchange more pages, and agree on the operating state of the line.

### 2.6.1.2 Next Page Exchange

Additional information, exceeding that required by base page exchange, is also sent via "Next Pages". The LXT9785 fully supports the IEEE 802.3 method of negotiation via Next Page exchange. The Next Page exchange uses register 7 to send information and register 8 to receive it. Next Page exchange occurs only if both ends of the link advertise their ability to exchange Next Pages. A special mode has been added to make next page exchange easier for software. When register 6 "page" is received, it stays set until read. This bit should be cleared whenever a new negotiation occurs, preventing the user from reading an old value in register 6 and assuming there is valid information in registers 5 and 8. Additionally, register 6 contains a new bit that indicates
when the current received page is the base page. This information is useful for recognizing when next pages must be re-sent due to the start of a new negotiation process. Bit 16.1 and the page received bit are also cleared upon reading register 6.

### 2.6.1.3 Controlling Auto-Negotiation

When auto-negotiation is controlled by software, the following steps are recommended:

- After power-up, power-down, or reset, the power-down recovery time, as specified in Table 54 on page 118 , must be exhausted before proceeding.
- Set the auto-negotiation advertisement register bits.
- Enable auto-negotiation (set MDIO bit $0.12=1$ ).


### 2.6.1.4 Link Criteria

In 100 Mbps mode, link is established when the scrambler becomes locked and remains locked for approximately 50 ms . Link remains up unless the descrambler receives less than 12 consecutive idle symbols in any 2 ms period. This provides a very robust operation, filtering out any small noise hits that may disrupt the link.

In 10Mbps mode, link is established based on the link state machine found in IEEE 802.3, 14.X. Receiving 100 Mbps idle patterns does not bring up a 10 Mbps link.

### 2.6.1.5 Parallel Detection

In parallel with auto-negotiation, the LXT9785 also monitors for 10Mbps Normal Link Pulses (NLP) or 100 Mbps Idle symbols. If either symbol is detected, the device automatically reverts to the corresponding operating mode. Parallel detection allows the LXT9785 to communicate with devices that do not support auto-negotiation.

Figure 15. Auto-Negotiation Operation


### 2.7 Serial MII Operation

The LXT9785 exchanges transmit and receive data with the controller via the Serial MII (SMII). The SMII performs the following functions:

- Conveys complete MII information between a 10/100 PHY and MAC with two pins per port.
- Allows a multi-port MAC/PHY communication with one system clock.
- Operates in both half and full duplex.
- Supports per-packet switching between 10 Mbps and 100 Mbps data rates.

The Serial MII operates at 125 MHz using a global reference clock and frame synchronization signal (REFCLK and SYNC). Each port has an individual two-line data interface (TXD $n$ and RXDn). All signals are synchronous to REFCLK. Table 19 summarizes the SMII signals.

Data is exchanged in 10-bit serial words. Each word contains one data byte (two nibbles of 4B coded data) and two status bits. When the port is operating at 100 Mbps , each word contains a new data byte. When the port is operating at 10 Mbps , each data byte is repeated 10 times.

Table 19. SMII Signal Summary

| Signal | To | From | Purpose |
| :--- | :--- | :--- | :--- |
| TXD | PHY | MAC | Transmit data \& control |
| SYNC | PHY | MAC | Synchronization |
| RXD | MAC | PHY | Receive data \& control |
| REFCLK |  <br> PHY | System | Synchronization |
| 1. Refer to Table 5 on page 41 for detailed signal descriptions. |  |  |  |

Figure 16. Typical SMII Interface Diagram


Figure 17. Typical SMII Quad Sectionalization Diagram


Figure 18. 100Mbps Serial MII Data Flow


### 2.7.1 SMII Reference Clock

The REFCLK operates at 125 MHz . The transmit and receive data and control streams must always be synchronized to the REFCLK by the MAC and PHY. The LXT9785 samples these signals on the rising edge of the REFCLK.

### 2.7.2 TxSYNC Pulse (SMII/SS-SMII)

The TxSYNC pulse delimits segment boundaries and synchronizes with REFCLK. The MAC must continuously generate a TxSYNC pulse once every 10 REFCLK cycles. The TxSYNC pulse signals the start of each new segment (see Figure 22 on page 72).

### 2.7.3 Transmit Data Stream

Transmit data and control information are signaled in ten- bit segments. In 100Mbps mode, each segment contains a new byte of data. In 10 Mbps mode, the MAC must repeat a 10 M serial word ten times on TXD. The LXT9785 may sample that serial word at any point.

The TxSYNC pulse signals the start of a new segment as shown in Figure 19 on page 68.

### 2.7.3.1 Transmit Enable

The MAC must assert the TX_EN bit in each segment of TXData, and de-assert TX_EN $n$ after the last segment of the packet.

### 2.7.3.2 Transmit Error

When the MAC asserts the TX_ER bit in 100BASE-X mode, the LXT9785 drives " H " symbols onto the network interface. TX_ER does not have any function in 10M operation.

Figure 19. Serial MII Transmit Synchronization


### 2.7.4 Receive Data Stream

Receive data and control information are signalled in ten- bit segments. In 100Mbps mode, each segment contains a new byte of data. In 10Mbps mode, each segment is repeated ten times (except for the CRS bit), and the MAC can sample any of the ten segments.

### 2.7.4.1 Carrier Sense

The CRS bit (slot 0 ) is generated when a packet is received from the network interface. The CRS bit is set in real time, even in 10 Mbps mode (all other bits are repeated in 10 sequential segments).

### 2.7.4.2 Receive Data Valid

The LXT9785 asserts the RX_DV bit (slot 1) when it receives a valid packet. The assertion timing changes depending on line operating speed:

- For 100 TX and 100 FX links, the RX_DV bit is asserted from the first nibble of preamble to the last nibble of the data packet.
- For 10 BT links, the entire preamble is truncated. The RX_DV bit is asserted with the first nibble of the Start-of-Frame Delimiter (SFD) "5D" and remains asserted until the end of the packet.


### 2.7.4.3 Receive Error

When the LXT9785 receives an invalid symbol from the network in 100BASE-TX mode, it drives " 1110 " on the associated RXD pin.

### 2.7.4.4 Receive Status Encoding

The LXT9785 encodes status information onto the RXD line during IPG as seen in Table 20 on page 69. Status bit $\mathrm{RXD}<5>$ indicates the validity of the upper nibble ( $\mathrm{RXD}<7: 4>$ of the last byte of the previous frame). RXD and RX_DV are passed through the internal elasticity FIFO to smooth any clock rate differences between the recovered clock and the 125 MHz reference clock.

### 2.7.5 Collision

The SMII interface does not provide a collision output and relies on the MAC to interpret COL conditions using CRS and TX_EN. CRS is unaffected by the transmit path.

Figure 20. Serial MII Receive Synchronization


Table 20. RX Status Encoding Bit Definitions

| Signal | Definition |  |
| :--- | :--- | :--- |
| CRS | Carrier Sense - identical to MII, except that it is not an asynchronous signal. |  |
| RX_DV | Receive Data Valid - identical to MII. When RX_DV = 0, status information is <br> transmitted to the MAC. When RX_DV $=1$, received data is transmitted to the <br> MAC. | $0=$ Status Byte <br> $1=$ Valid Data Byte |
| RX_ER <br> (RXD0) | Inter-frame status bit RXD0 indicates whether or not the PHY detected an error <br> somewhere in the previous frame. | $0=$ No Error <br> $1=$ Error |
| SPEED <br> (RXD1) | Inter-frame status bit RXD1 indicates port operating speed. | $0=10 \mathrm{Mbps}$ <br> $1=100 \mathrm{Mbps}$ |
| DUPLEX <br> (RXD2) | Inter-frame status bit RXD2 indicates port duplex condition. | $0=$ Half <br> $1=$ Full |
| LINK <br> (RXD3) | Inter-frame status bit RXD3 indicates port link status. | $0=$ Down <br> $1=$ Up |
| JABBER <br> (RXD4) | Inter-frame status bit RXD4 indicates port jabber status. | $0=$ OK <br> $1=$ Error |
| VALID <br> (RXD5) | Inter-frame status bit RXD5 conveys the validity of the upper nibble of the last byte <br> of the previous frame. | $0=$ Invalid <br> $1=$ Valid |
| False Carrier <br> (RXD6) | Inter-frame status bit RXD6 indicates whether or not the PHY has detected a false <br> carrier event. | $0=$ No FC detected <br> $1=$ FC detected |
| RXD7 | This bit is set to 1. | Always = 1 |
| 1. Both RXD0 and RXD5 bits are valid in the segment immediately following a frame, and remain valid until the first data |  |  |
| segment of the next frame begins. |  |  |

### 2.7.5.1 Source Synchronous SMII

Some system designs require the PHY to be placed between 3 to 12 inches away from the MAC. A new source synchronous SMII definition has been added because of this requirement. To provide a source synchronous interface between the PHY and MAC, the PHY must drive the RxClk and the RxSYNC signals to the MAC. Also, the MAC must drive the TxClk and the TxSYNC signal to the PHY. The RefClk is also needed to synchronize the data to the PHY's core clock domain. TxData is clocked in using TxClk and then synchronized to RefClk and transmitted to the twisted-pair. The RxData is synchronized to the RxClk. See Figure 24 on page 73.

Table 21. Source Synchronous SMII

| Signal | To | From | Purpose |
| :--- | :--- | :--- | :--- |
| TxData | PHY | MAC | Transmit data \& control |
| TxCLK | PHY | MAC | Transmit clock |
| TxSYNC | PHY | MAC | Synchronization pulses |
| RxData | MAC | PHY | Receive data \& control |
| RxCLK | MAC | PHY | Receive clock |
| RxSYNC | MAC | PHY | Receive Synchronization |
| RefCIk | MAC | System | Synchronization |

Figure 21. Typical SS-SMII Interface Diagram


Note: For SMII operation TxCLK1, RxSYNCn and RxCLKn pins are ignored

Figure 22. Typical SS-SMII Quad Sectionalization Diagram


Figure 23. Source Synchronous Transmit Timing


Figure 24. Source Synchronous Receive Timing


### 2.8 RMII Operation

The LXT9785 provides an independent Reduced MII port for each network port. Each RMII uses four signals to pass received data to the MAC: RXD $n<1: 0>$, RXER $n$, and CRS_DV $n$ (where $n$ reflects the port number). Three signals are used to transmit data from the MAC: TXDn_<1:0> and TXEN $n$. Both receive and transmit signals are clocked by REFCLK. Data transmission across the RMII is implemented in di-bit pairs which equal a 4-bit wide nibble.

### 2.8.1 RMII Reference Clock

The LXT9785 requires a 50 MHz reference clock (REFCLK). The device samples the RMII input signals on the rising edge of REFCLK and drives RMII output signals on the falling edge.

### 2.8.2 Transmit Enable

TXEN $n$ must be asserted and de-asserted synchronously with REFCLK. The MAC must assert TXEN $n$ at the same time as the first nibble of preamble. TXEN $n$ must be de-asserted after the last bit of the packet.

### 2.8.3 Carrier Sense \& Data Valid

The LXT9785 asserts CRS_DVn when it detects activity on the line. However, RXDn outputs zeros until the received data is decoded and available for transfer to the controller.

### 2.8.4 Receive Error

Whenever the LXT9785 receives an errored symbol from the network, it asserts RXER $n$. When it detects a bad Start-of-Stream Delimiter (SSD) it drives a " 10 " jam pattern on the RXD pins to indicate a false carrier event.

### 2.8.5 Out-of-Band Signalling

The LXT9785 has the capability of encoding status information in the RXData stream during IPG. See "Monitoring Operations" on page 84 for details.

### 2.8.6 4B/5B Coding Operations

The 100BASE-X protocol specifies the use of a 5-bit symbol code on the network media. However, data is normally transmitted across the RMII interface in 2-bit nibblets or "di-bits". The LXT9785 incorporates a parallel/serial converter that translates between di-bit pairs and 4-bit nibbles, and a 4B/5B encoder/decoder circuit that translates between 4-bit nibbles and 5-bit symbols for the 100BASE-X connection. Figure 25 on page 75 shows the data conversion flow from nibbles to symbols. Table 22 on page 80 shows 4B/5B symbol coding (not all symbols are valid).

Figure 25. RMII Data Flow


Figure 26. Typical RMII Interface Diagram


Figure 27. Typical RMII Quad Sectionalization Diagram


### 2.9 100Mbps Operation

### 2.9.1 100BASE-X Network Operations

During 100BASE-X operation, the LXT9785 transmits and receives 5-bit symbols across the network link. Figure 28 shows the structure of a standard frame packet. When the MAC is not actively transmitting data, the LXT9785 sends out Idle symbols on the line.

In 100BASE-TX mode, the device scrambles the data and transmits it to the network using MLT-3 line code. The MLT-3 signals received from the network are descrambled and decoded, and sent across the RMII to the MAC.

In 100BASE-FX mode, the LXT9785 transmits and receives NRZI signals across the PECL interface. An external 100FX transceiver module is required to complete the fiber connection.

As shown in Figure 28, the MAC starts each transmission with a preamble pattern. As soon as the LXT9785 detects the start of preamble, it transmits a J/K Start-of-Stream Delimiter (SSD) symbol to the network. It then encodes and transmits the rest of the packet, including the balance of the preamble, the Start-of-Frame Delimiter (SFD), packet data, and CRC. Once the packet ends, the LXT9785 transmits the T/R End-of-Stream Delimiter (ESD) symbol and then returns to transmitting Idle symbols.

Figure 28. 100BASE-X Frame Format


### 2.9.2 100BASE-X Protocol Sublayer Operations

In a 7-layer communications model, the LXT9785 is a Physical Layer 1 (PHY) device. The LXT9785 implements the Physical Coding Sublayer (PCS), Physical Medium Attachment (PMA), and Physical Medium Dependent (PMD) sublayers of the reference model defined by the IEEE 802.3u specification. The following paragraphs discuss the LXT9785 operation from the reference model point of view.

### 2.9.2.1 PCS Sublayer

The Physical Coding Sublayer (PCS) provides the RMII interface, as well as the 4B/5B encoding/ decoding function. For 100TX and 100FX operation, the PCS layer provides IDLE symbols to the PMD-layer line driver as long as TXEN is de-asserted. For 10T operation, the PCS layer merely provides a bus interface and serialization/de-serialization function. 10T operation does not use the 4B/5B encoder.

## Preamble Handling

When the MAC asserts TXEN, the PCS substitutes a $/ \mathrm{J} / \mathrm{K} /$ symbol pair, also known as the Start-ofStream Delimiter (SSD), for the first two nibbles received across the RMII. The PCS layer continues to encode the remaining RMII data until TXEN is de-asserted (see Table 22 on page 80). It then returns to supplying IDLE symbols to the line driver.

The PCS layer performs the opposite function in the receive direction by substituting two preamble nibbles for the SSD.

## Dribble Bits

The LXT9785 handles dribbles bits in all modes. If one through four dribble bits are received, the nibble is passed across the RMII, padded with ones if necessary. If five through seven dribble bits are received, the second nibble is not sent to the RMII bus.

Figure 29. Protocol Sublayers


### 2.9.3 PMA Sublayer

Table 22. 4B/5B Coding

| Code Type | $\begin{gathered} \text { 4B Code } \\ 3210 \end{gathered}$ | Name | $\begin{aligned} & \text { 5B Code } \\ & 43210 \end{aligned}$ | Interpretation |
| :---: | :---: | :---: | :---: | :---: |
|  | 0000 | 0 | 11110 | Data 0 |
|  | 0001 | 1 | 01001 | Data 1 |
|  | 0010 | 2 | 10100 | Data 2 |
|  | 0011 | 3 | 10101 | Data 3 |
|  | 0100 | 4 | 01010 | Data 4 |
|  | 0101 | 5 | 01011 | Data 5 |
|  | 0110 | 6 | 01110 | Data 6 |
| DATA | 0111 | 7 | 01111 | Data 7 |
|  | 1000 | 8 | 10010 | Data 8 |
|  | 1001 | 9 | 10011 | Data 9 |
|  | 1010 | A | 10110 | Data A |
|  | 1011 | B | 10111 | Data B |
|  | 1100 | C | 11010 | Data C |
|  | 1101 | D | 11011 | Data D |
|  | 1110 | E | 11100 | Data E |
|  | 1111 | F | 11101 | Data F |
| IDLE | undefined | $I^{1}$ | 11111 | Idle. Used as inter stream fill code. |
|  | 0101 | $\mathrm{J}^{2}$ | 11000 | Start-of-Stream Delimiter (SSD), part 1 of 2. |
| CONTROL | 0101 | $\mathrm{K}^{2}$ | 10001 | Start-of-Stream Delimiter (SSD), part 2 of 2. |
|  | undefined | $\mathrm{T}^{3}$ | 01101 | End-of-Stream Delimiter (ESD), part 1 of 2. |
|  | undefined | $\mathrm{R}^{3}$ | 00111 | End-of-Stream Delimiter (ESD), part 2 of 2. |
|  | undefined | $\mathrm{H}^{4}$ | 00100 | Transmit Error. Used to force signalling errors. |
|  | undefined | Invalid | 00000 | Invalid |
|  | undefined | Invalid | 00001 | Invalid |
|  | undefined | Invalid | 00010 | Invalid |
| INVALID | undefined | Invalid | 00011 | Invalid |
|  | undefined | Invalid | 00101 | Invalid |
|  | undefined | Invalid | 00110 | Invalid |
|  | undefined | Invalid | 01000 | Invalid |
|  | undefined | Invalid | 01100 | Invalid |
|  | undefined | Invalid | 10000 | Invalid |
|  | undefined | Invalid | 11001 | Invalid |

[^0]2. The $/ \mathrm{J} /$ and $/ \mathrm{K} /$ (SSD) code groups are always sent in pairs; $/ \mathrm{K} /$ follows $/ \mathrm{J} /$.
3. The /T/ and /R/ (ESD) code groups are always sent in pairs; /R/ follows $/ T /$.
4. $\mathrm{An} / \mathrm{H} /$ (Error) code group is used to signal an error condition.

## Link

In 100Mbps mode, the LXT9785 establishes a link whenever the scrambler becomes locked and remains locked for approximately 50 ms . Whenever the scrambler loses lock (<12 consecutive idle symbols during a 2 ms window), the link is taken down. This provides a robust link, filtering out any small noise hits that may otherwise disrupt the link. Furthermore, 100Mbps idle patterns will not bring up a 10 Mbps link.

The LXT9785 reports link failure via the RMII status bits (1.2, 17.10, and 19.4) and interrupt functions. If auto-negotiate is enabled, link failure causes the device to re-negotiate.

## Link Failure Override

The LXT9785 normally transmits 100 Mbps data packets or Idle symbols only if it detects the link is up, and transmits only FLP bursts if the link is not up. Setting bit $16.14=1$ overrides this function, allowing the LXT9785 to transmit data packets even when the link is down. This feature is provided as a diagnostic tool.

Note: Auto-negotiation must be disabled to transmit data packets in the absence of link. If autonegotiation is enabled, the LXT9785 automatically begins transmitting FLP bursts if the link goes down.

## Carrier Sense/Data Valid (RMII)

The LXT9785 asserts CRS_DV whenever the respective port receiver is in a non-idle state (as defined by the RMII Specification Revision 1.2), including false carrier events. Assertion of CRS_DV is asynchronous with respect to REFCLK. In the event that signal decoding is not complete when CRS_DV is asserted, the LXT9785 outputs 00 on the RXD1:0 lines until the decoded data are available.

When the line returns to an idle state, CRS_DV is de-asserted asynchronously with respect to REFCLK. If the FIFO still contains data to be passed to the MAC via the RMII when CRS is deasserted, CRS_DV toggles on nibble boundaries until the FIFO is empty. For 100BASE-X signals, CRS_DV toggles at 25 MHz . For 10BASE-T signals, CRS_DV toggles at 2.5 MHz .

## Carrier Sense (SMII)

For 100TX and 100FX links, a Start-of-Stream Delimiter (SSD) or /J/K/ symbol pair causes assertion of carrier sense (CRS). An End-of-Stream Delimiter (ESD), or /T/R/ symbol pair causes de-assertion of CRS. The PMA layer also de-asserts CRS if IDLE symbols are received without /T/ R/. In this event, the RX_ER bit in the RX Status Frame is asserted for one clock cycle when CRS is de-asserted.

For 10T links, CRS assertion is based on receipt of valid preamble, and de-assertion on receipt of an End-of-Frame (EOF) marker.

## Receive Data Valid (SMII)

The LXT9785 asserts the RX_DV bit when it receives a valid packet. However, RXD outputs zeros until the received data are decoded and available for transfer to the controller.

### 2.9.3.1 Twisted-Pair PMD Sublayer

The twisted-pair Physical Medium Dependent (PMD) layer provides the signal scrambling and descrambling, line coding and decoding (MLT-3 for 100TX, Manchester for 10T), as well as receiving, polarity correction, and baseline wander correction functions.

## Scrambler/Descrambler (100TX Only)

The purpose of the scrambler is to spread the signal power spectrum and further reduce EMI using an 11-bit, non-data-dependent polynomial. The receiver automatically decodes the polynomial whenever IDLE symbols are received.

The scrambler/descrambler can be bypassed by setting bit $16.12=1$. The scrambler is automatically bypassed when the fiber port is enabled. Scrambler bypass is provided for diagnostic and test support.

## Baseline Wander Correction

The LXT9785 provides a baseline wander correction function which makes the device robust under all network operating conditions. The MLT3 coding scheme used in 100BASE-TX is, by definition, "unbalanced". This means that the DC average value of the signal voltage can "wander" significantly over short time intervals (tenths of seconds). This wander may cause receiver errors, particularly in less robust designs, at long line lengths (100 meters). The exact characteristics of the wander are completely data dependent.

The LXT9785 baseline wander correction characteristics allow the device to recover error-free data while receiving worst-case "killer" packets over all cable lengths.

## Polarity Correction

The LXT9785 automatically detects and corrects for the condition where the receive signal (TPFIP/N) is inverted. Reversed polarity is detected if eight inverted link pulses or four inverted End-of-Frame (EOF) markers are received consecutively. If link pulses or data are not received by the maximum receive time-out period, the polarity state is reset to a non-inverted state.

### 2.9.3.2 Fiber PMD Sublayer

The LXT9785 provides a PECL interface for connection to an external fiber-optic transceiver. (The external transceiver provides the PMD function for fiber media.) The device uses an NRZI format for the fiber interface. The fiber interface operates at 100 Mbps and does not support 10 FL applications.

## Far End Fault Indications

The LXT9785 Signal Detect pins independently detect signal faults from the local fiber transceivers via the SD pins. The device also uses bit 1.4 to report Remote Fault indications received from its link partner. The device "ORs" both fault conditions to set bit 1.4. Bit 1.4 is set once and clears when read.

Either fault condition causes the LXT9785 to drop the link unless Forced Link Pass is selected $(16.14=1)$. Link down condition is then reported via interrupts and status bits.

In response to locally detected signal faults (SD activated by the local fiber transceiver), the affected port can transmit the far end fault code if fault code transmission is enabled by bit 16.2.

- When bit $16.2=1$, transmission of the far end fault code is enabled. The LXT9785 transmits far end fault code if fault conditions are detected by the Signal Detect pins.
- When bit $16.2=0$, the LXT9785 does not transmit far end fault code. It continues to transmit idle code and may or may not drop link depending on the setting for bit 16.14.

The occurrence of a Far End Fault causes all transmission of data from the Reconciliation Sublayer to stop and the Far End fault code to begin. The Far End Fault code consists of 84 ones's followed by a single " 0 " and is repeated until the Far End Fault condition is removed.

### 2.10 10Mbps Operation

The LXT9785 operates as a standard 10BASE-T transceiver and supports all the standard 10Mbps functions. During 10BASE-T (10T) operation, the LXT9785 transmits and receives Manchesterencoded data across the network link. When the MAC is not actively transmitting data, the device sends out link pulses on the line.

In 10T mode, the polynomial scrambler/descrambler is inactive. Manchester-encoded signals received from the network are decoded by the LXT9785 and sent across the RMII to the MAC.

Note: The LXT9785 does not support fiber connections at 10 Mbps .

### 2.10.1 Preamble Handling

The LXT9785 offers two options for preamble handling, selected by bit 16.5. In 10T Mode when bit $16.5=0$, the device strips the entire preamble off the received packets. CRS_DV is asserted simultaneously with SFD. CRS_DV is held Low for the duration of the preamble. When CRS_DV is asserted, the very first two nibbles driven by the LXT9785 are the SFD "5D" hex followed by the body of the packet.

When bit $16.5=1$ in 10T mode, the LXT9785 passes the preamble through the RMII and asserts CRS_DV simultaneously.

### 2.10.2 Dribble Bits

The LXT9785 device handles dribble bits in all modes. If one through four dribble bits are received, the nibble is passed across the RMII. If five through seven dribble bits are received, the second nibble is not sent onto the RMII bus.

### 2.10.3 Link Test

The LXT9785 always transmits link pulses in 10T mode. When enabled, the link test function monitors the connection for link pulses. Once link pulses are detected, data transmission is enabled and remains enabled as long as either the link pulses or data transmission continue. If link pulses stop, the data transmission is disabled.

If the link test function is disabled, the LXT9785 transmits to the connection regardless of detected link pulses. The link test function is disabled by setting bit $16.14=1$.

### 2.10.3.1 Link Failure

Link failure occurs if Link Test is enabled and link pulses or packets stop being received. If this condition occurs, the LXT9785 returns to the auto-negotiation phase if auto-negotiation is enabled.

### 2.10.4 Jabber

If a transmission exceeds the jabber timer, the LXT9785 disables the transmit and loopback functions. The RMII does not include a Jabber pin, but the MAC may read Register 1 or 25 to determine Jabber status. The LXT9785 automatically exits jabber mode after the unjab time has expired. This function is disabled by setting bit $16.10=1$.

### 2.11 Monitoring Operations

### 2.11.1 Monitoring Auto-Negotiation

Auto-negotiation may be monitored as follows:

- Bits 1.2 and $17.10=1$ once the link is established.
- Additional bits in Register 1 (refer to Table 58 on page 121) and Register 17 (refer to Table 67 on page 128) can be used to determine the link operating conditions and status.


### 2.11.2 Per-Port LED Driver Functions

The LXT9785 incorporates three direct drive LEDs per port ( $\overline{\mathrm{LED} n \_1}, \overline{\mathrm{LED} n \_2}$, and $\left.\overline{\mathrm{LED} n \_3}\right)$. On power up, all the LEDs lights up for approximately one second after reset de-asserts. Each LED may be programmed to one of several different display modes using the LED Configuration Register. Each per-port LED may be programmed (refer to Table 70 on page 131) to indicate one of the following conditions:

- Operating Speed
- Transmit Activity
- Receive Activity
- Collision Condition
- Link Status
- Duplex Mode
- Isolate Condition

The LEDs can also be programmed to display various combined status conditions. For example, setting bits 20.15:12 $=1101$ produces the following combination of Link and Activity indications:

- If Link is down, LED is off.
- If Link is up, LED is on.
- If Link is up AND activity is detected, the LED blinks at the stretch interval selected by bits 20.3:2 and continues to blink as long as activity is present.

The LED driver pins are open drain circuits (10mA max current rating). Refer to "LED Circuit" on page 90 under the Application Information Section for LED circuit design details. The LED Configuration Register also provides optional LED pulse stretching to 30,60 , or 100 ms . If during this pulse stretch period, the event occurs again, the pulse stretch time is further extended (see Table 70 on page 131).

When an event such as receiving a packet occurs, it is edge detected and starts the stretch timer. The LED driver remains asserted until the stretch timer expires. If another event occurs before the stretch timer expires, the stretch timer is reset and the stretch time extended.

When a long event (such as duplex status) occurs, it is edge detected and starts the stretch timer. When the stretch timer expires, the edge detector is reset so that a long event causes another pulse to be generated from the edge detector. The edge detector resets the stretch timer, causing the LED driver to remain asserted. Figure 30 shows how the stretch operation functions.

Figure 30. LED Pulse Stretching


Note: The direct drive LED outputs in this diagram are shown as active Low.

### 2.11.3 Out-of-Band Signalling

The LXT9785 provides an out-of-band signalling option to transfer status information across the RMII receive interface. This feature is enabled when register $25.0=1$ and uses the $\operatorname{RXD}(1: 0)$ data bus during the Inter-Packet Gap (IPG) time as shown in Figure 31.

The two status bits transferred across the RXD bus are software selectable via Register 25 (see Table 72 on page 133).

In normal operation, the LXT9785 stuffs the RXD bus with zeros during the IPG. A softwareselectable bit enables the RMII out-of-band signalling feature. Once this bit is set, the LXT9785 replaces the zeros with selected status bits during the IPG.

Figure 31. RMII Programmable Out-of-Bank Signaling


The LXT9785 includes an IEEE 1149.1 boundary scan test port for board level testing. All digital input, output, and input/output pins are accessible.

### 2.11.4 Boundary Scan Interface

This interface consists of five pins (TMS, TDI, TDO, TCK and TRST). It includes a state machine, data register array, and instruction register. The TMS and TDI pins are internally pulled up and the TCK pin is internally pulled down. TDO does not have an internal pull-up or pull-down.

### 2.11.5 State Machine

The TAP controller is a 16 -state machine driven by the TCK and TMS pins. Upon reset, the TEST_LOGIC_RESET state is entered. The state machine is also reset when TMS and TDI are High for five TCK periods.

### 2.11.6 Instruction Register

The IDCODE instruction is always invoked after the state machine resets. The decode logic ensures the correct data flow to the Data registers according to the current instruction. Valid instructions are listed in Table 24 on page 87.

### 2.11.7 Boundary Scan Register

Each Boundary Scan Register (BSR) cell has two stages. A flip-flop and a latch are used for the serial shift stage and the parallel output stage. There are four modes of operation as listed in Table 23.

Table 23. BSR Mode of Operation

| Mode | Description |
| :---: | :---: |
| 1 | Capture |
| 2 | Shift |
| 3 | Update |
| 4 | System Function |

Table 24. Supported JTAG Instructions

| Name | Code | Description | Data <br> Register |
| :--- | :--- | :--- | :--- |
| EXTEST | 000000000000000 | External Test | BSR |
| IDCODE | 1111111111111110 | ID Code Inspection | ID REG |
| SAMPLE | 1111111111111000 | Sample Boundary | BSR |
| High Z | 1111111111001111 | Force Float | Bypass |
| Clamp | 1111111111101111 | Clamp | BSR |
| BYPASS | 1111111111111111 | Bypass Scan | Bypass |

### 3.0 Application Information

### 3.1 Design Recommendations

The LXT9785 is designed to comply with IEEE 802.3 requirements to provide outstanding receive Bit Error Rate (BER), and long-line-length performance. To achieve maximum performance from the LXT9785, attention to detail and good design practices are required. Refer to the LXT9785 Design and Layout Guide application note for detailed design and layout information.

### 3.2 General Design Guidelines

Adherence to generally accepted design practices is essential to minimize noise levels on power and ground planes. Up to 50 mV maximum of noise is considered acceptable. High-frequency switching noise can be reduced, and its effects eliminated, by following these simple guidelines throughout the design:

- Fill in unused areas of the signal planes with solid copper and attach them with vias to a VCC or ground plane that is not located adjacent to the signal layer.
- Use ample bulk and decoupling capacitors throughout the design (a value of $0.01 \mu \mathrm{~F}$ is recommended for decoupling caps).
- Provide ample power and ground planes.
- Provide termination on all high-speed switching signals and clock lines
- Provide impedance matching on long traces to prevent reflections.
- Route high-speed signals next to a continuous, unbroken ground plane.
- Filter and shield DC-DC converters, oscillators, etc.
- Do not route any digital signals between the LXT9785 and the RJ-45 connectors at the edge of the board.
- Do not extend any circuit power and ground plane past the center of the magnetics or to the edge of the board. Use this area for chassis ground, or leave it void.


### 3.2.1 Power Supply Filtering

Power supply ripple and digital switching noise on the VCC plane may cause EMI problems and degrade line performance. The best approach to this problem is to minimize ground noise as much as possible using good general techniques and by filtering the VCC plane. It is generally difficult to predict in advance the performance of any design, although certain factors greatly increase the risk of having problems:

- Poorly-regulated or over-burdened power supplies.
- Wide data busses (32-bits+) running at a high clock rate.
- DC-to-DC converters.

Intel recommends filtering the power supply to the analog VCC pins of the LXT9785. This has two benefits. First, it keeps digital switching noise out of the analog circuitry inside the LXT9785, helping with line performance. Second, if the VCC planes are laid out correctly, digital switching noise is kept away from external connectors, reducing EMI problems.

The recommended implementation is to break the VCC plane into two sections. The digital section supplies power to the VCCD and VCCIO pins of the LXT9785. The analog section supplies power to the VCCA pins. The break between the two planes should run underneath the device. In designs with more than one the LXT9785, a single continuous analog VCC plane can be used to supply them all.

The digital and analog VCC planes should be joined at one or more points by ferrite beads. The beads should produce at least a $100 \Omega$ impedance at 100 MHz . Beads should be placed so that current flow is evenly distributed. The maximum current rating of the beads should be at least $150 \%$ of the current that is actually expected to flow through them. A bulk cap (2.2-10 uF) should be placed on each side of each bead.

In addition, a high-frequency bypass cap $(0.01 \mathrm{uF})$ should be placed near each analog VCC pin.

### 3.2.2 Power and Ground Plane Layout Considerations

Great care needs to be taken when laying out the power and ground planes.

- Follow the guidelines in the LXT9785 Design and Layout Guide (Application Note 151) for locating the split between the digital and analog VCC planes.
- Keep the digital VCC plane away from the TPFOP/N and TPFIP/N signals, the magnetics, and the RJ-45 connectors.
- Place the layers so that the TPFOP/N and TFPIP/N signals can be routed near or next to the ground plane. For EMI reasons, it is more important to shield TPFOP/N than TPFIP/N.


### 3.2.2.1 Chassis Ground

For ESD reasons, it is a good design practice to create a separate chassis ground that encircles the board and is isolated via moats and keep-out areas from all circuit-ground planes and active signals. Chassis ground should extend from the RJ-45 connectors to the magnetics, and can be used to terminate unused signal pairs (Bob Smith termination). In single-point grounding applications, provide a single connection between chassis and circuit grounds with a 2 kV isolation capacitor. In multi-point grounding schemes (chassis and circuit grounds joined at multiple points), provide 2 kV isolation to the Bob Smith termination.

### 3.2.3 MII Terminations

Series termination resistors are required on all the SS-SMII output signals driven by the LXT9785. Special trace layout consideration should be used when using the SMII interface. Keep all traces orthogonal and as short as possible. Whenever possible, route the clock and sync traces evenly between the longest and shortest data routes. This minimizes round-trip, clock-to-data delays and allows a larger margin to the setup and hold requirements.

### 3.2.4 Twisted-Pair Interface

Use the following standard guidelines for a twisted-pair interface:

- Place the magnetics as close as possible to the LXT9785.
- Keep transmit pair traces as short as possible; both traces should have the same length.
- Avoid vias and layer changes as much as possible.
- Keep the transmit and receive pairs apart to avoid cross-talk.
- Route the transmit pair adjacent to a ground plane. The optimum arrangement is to place the transmit traces two to three layers from the ground plane, with no intervening signals.
- Improve EMI performance by filtering the TPO center tap. A single ferrite bead rated at 400 mA may be used to supply center tap current to all ports.


### 3.2.4.1 Magnetics Information

The LXT9785 requires a 1:1 ratio for the receive transformers and a 1:1 ratio for the transmit transformers. The transformer isolation voltage should be rated at 2 kV to protect the circuitry from static voltages across the connectors and cables. Refer to Table 25 on page 91 for transformer requirements. Before committing to a specific component, designers should contact the manufacturer for current product specifications, and validate the magnetics for the specific application.

### 3.2.5 The Fiber Interface

The fiber interface consists of a PECL transmit and receive pair to an external fiber-optic transceiver. The transmit and receive pair should be DC-coupled to the transceiver, and biased appropriately. Refer to the fiber transceiver manufacturer's recommendations for termination circuitry. Figure 35 on page 93 shows a typical example.

### 3.2.6 LED Circuit

Each Direct Drive LED has a corresponding open-drain pin. The LEDs are connected via a currentlimiting resistor to a positive-voltage rail. The LEDs are turned on when the output pin drives Low. The open-drain LED pins are 5 V tolerant, allowing use of either a 3.3 V or 5 V rail. A 5 V rail eases LED component selection by allowing more common, high-forward voltage LEDs to be used. Refer to Figure 32 for a circuit illustration.

Figure 32. LED Circuit


Table 25. Magnetics Requirements

| Parameter | Min | Nom | Max | Units | Test Condition |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Rx turns ratio | - | $1: 1$ | - | - |  |
| Tx turns ratio | - | $1: 1$ | - | - |  |
| Insertion loss | 0.0 | 0.6 | 1.1 | dB |  |
| Primary inductance | 350 | - | - | $\mu \mathrm{H}$ |  |
| Transformer isolation | - | 2 | - | kV |  |
| Differential to common mode <br> rejection | 40 | - | - | dB | .1 to 60 MHz |
|  | 35 | - | - | dB | 60 to 100 MHz |
| Return Loss | -16 | - | - | dB | 30 MHz |
|  | -10 | - | - | dB | 80 MHz |

### 3.3 Typical Application Circuits

Figure 33 through Figure 35 show typical application circuits for the LXT9785.
Figure 33. Power and Ground Supply Connections


Figure 34. Typical Twisted-Pair Interface


Figure 35. Typical Fiber Interface


1. The SD_2P5V pin must be connected to the VCCPECL supply.

### 4.0 Test Specifications

Note: Table 26 through Table 55 and Figure 36 through Figure 59 represent the target specifications of the LXT9785. These specifications are not guaranteed and are subject to change without notice. Minimum and maximum values listed in Table 28 through Table 55 apply over the recommended operating conditions specified in Table 27.

Table 26. Absolute Maximum Ratings

| Parameter | Sym | Min | Max | Units |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | VCC | -0.3 | 3.46 |  |  |
| Operating temperature | Ambient | ToPA | 0 | +85 | $V^{\circ}$ |
|  | Case | TOPC | - | +120 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | TST | -65 | +150 | ${ }^{\circ} C$ |  |

Caution: Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Table 27. Operating Conditions

| Parameter |  | Sym | Min | $\begin{gathered} \text { Typ }^{1} \\ \text { (2.5 Vccıo) } \end{gathered}$ | $\begin{gathered} \text { Typ }^{1} \\ \text { (3.3 Vccıo) } \end{gathered}$ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Operating temperature | Ambient | TOPA | 0 | - |  | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | Case | TOPC | 0 | - |  | 108 | ${ }^{\circ} \mathrm{C}$ |
| Supply voltage ${ }^{2}$ | Analog \& Digital | Vcca, Vccd | 2.38 | 2.5 | 2.5 | 2.63 | V |
|  | I/O | Vccio | 2.38 | 2.5 | 3.3 | 3.46 | V |
|  | I/O (SD_2P5V = 0) | VCCPECL | 3.14 | N/A | 3.3 | 3.46 | V |
|  | I/O (SD_2P5V = 1) |  | 2.38 | 2.5 | N/A | 2.63 | V |
| Operating Current - RMII | 100BASE-TX | ICC | - | 780 |  | 810 | mA |
|  |  | ICCIO | - | 60 | 130 | 160 | mA |
|  | 100BASE-FX | ICC | - | 380 |  | 410 | mA |
|  |  | ICCIO | - | 90 | 170 | 200 | mA |
|  | 10BASE-T | ICC | - | 710 |  | 765 | mA |
|  |  | ICCIO | - | 30 | 70 | 90 | mA |
|  | Power-Down Mode Hardware | ICC | - | 20 |  | 20 | mA |
|  |  | ICCIO | - | 2 | 3 | 4 | mA |
|  | Auto-Negotiation | ICC | - | 500 |  | 540 | mA |
|  |  | ICCIO | - | 2 | 4 | 4 | mA |

[^1]Table 27. Operating Conditions (Continued)

| Parameter |  | Sym | Min | $\begin{gathered} \text { Typ }{ }^{1} \\ (2.5 \text { Vccıo }) \end{gathered}$ | $\begin{gathered} \text { Typ }^{1} \\ \text { (3.3 Vccıo) } \end{gathered}$ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Current - SMII | 100BASE-TX | ICC | - | 800 |  | 830 | mA |
|  |  | Iccıo | - | 70 | 130 | 160 | mA |
|  | 100BASE-FX | IcC | - | 380 |  | 410 | mA |
|  |  | Iccıo | - | 90 | 170 | 200 | mA |
|  | 10BASE-T | Icc | - | 740 |  | 770 | mA |
|  |  | Iccıo | - | 60 | 110 | 130 | mA |
|  | Power-Down Mode Hardware | ICC | - | 50 |  | 50 | mA |
|  |  | Iccıo | - | 3 | 5 | 5 | mA |
|  | Auto-Negotiation | Icc | - | 520 |  | 570 | mA |
|  |  | Iccıo | - | 20 | 30 | 30 | mA |
| Operating Current -SS-SMII | 100BASE-TX | Icc | - | 800 |  | 835 | mA |
|  |  | ICCIO | - | 90 | 170 | 200 | mA |
|  | 100BASE-FX | Icc | - | 380 |  | 410 | mA |
|  |  | Iccıo | - | 90 | 170 | 200 | mA |
|  | 10BASE-T | ICC | - | 740 |  | 770 | mA |
|  |  | Iccıo | - | 90 | 150 | 180 | mA |
|  | Power-Down Mode Hardware | IcC | - | 30 |  | 40 | mA |
|  |  | Iccio | - | 3 | 5 | 5 | mA |
|  | Auto-Negotiation | Icc | - | 530 |  | 570 | mA |
|  |  | Iccıo | - | 50 | 70 | 80 | mA |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
2. Voltages with respect to ground unless otherwise specified.

Table 28. Digital I/O Characteristics (VCCIO $=2.5 \mathrm{~V}+/-5 \%$ )

| Parameter | Sym | Min | Typ ${ }^{1}$ | Max | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Low voltage | VIL | - | - | 0.75 | V | - |
| Input High voltage | VIH | 1.75 | - | - | V | - |
| Input current | 11 | -100 | - | 100 | $\mu \mathrm{A}$ | $0.0<\mathrm{VI}<\mathrm{Vcc}$ |
| Output Low voltage | VoL | - | - | 0.2 | V | $\mathrm{IOL}=4 \mathrm{~mA}$ |
| Output Low voltage ( $\overline{\text { LEDm_n }}$ pins) | Vol-LED | - | - | 0.5 | V | $\mathrm{IOL}=10 \mathrm{~mA}$ |
| Output High voltage | Voh | 2.07 | - | - | V | $\mathrm{IOH}=-4 \mathrm{~mA}$ |
| Input Low voltage SD pins | VIL-SD | - | - | 0.755 | V | - |
| Input High voltage SD pins | VIH-SD | 1.58 | - | - | V | - |
| 1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing. |  |  |  |  |  |  |

Table 29. Digital I/O Characteristics (VCCIO $=3.3 \mathrm{~V}+/-5 \%$ )

| Parameter | Sym | Min | Typ ${ }^{1}$ | Max | Units | Test Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Input Low voltage | VIL | - | - | 0.8 | V | - |
| Input High voltage | VIH | 2.0 | - | - | V | - |
| Input current | II | -100 | - | 100 | $\mu \mathrm{~A}$ | $0.0<\mathrm{VI}<\mathrm{Vcc}$ |
| Output Low voltage | VOL | - | - | 0.2 | V | $\mathrm{IOL}=4 \mathrm{~mA}$ |
| Output Low voltage (ㄴDm_n pins) | VoL-LED | - | - | 0.4 | V | $\mathrm{IOL}=10 \mathrm{~mA}$ |
| Output High voltage | VOH | 2.4 | - | - | V | $\mathrm{IOH}=-4 \mathrm{~mA}$ |
| Input Low voltage SD pins | VIL-SD | - | - | 1.515 | V | - |
| Input High voltage SD pins | VIH-SD | 2.42 | - | - | V | - |
| 1. Typical values are at $25{ }^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing. |  |  |  |  |  |  |

Table 30. Required Clock Characteristics

| Parameter | Sym | Min | Typ $^{2}$ | Max | Units | Test Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| SMII Input frequency | - | - | 125 | - | MHz | - |
| RMII Input frequency | F | - | 50 | - | MHz | - |
| Input clock frequency tolerance $^{1}$ | $\Delta \mathrm{f}$ | - | - | $\pm 50$ | ppm | - |
| Input clock duty cycle $^{1}$ | Tdc | 35 | 50 | 65 | $\%$ | RMII selection |
| Input clock duty cycle - RefClk,TxCLK $^{1}$ | Tdc | 40 | 50 | 60 | $\%$ | SMII/SS-SMII selection |
| Output RxCIk duty cycle | Tdc | 45 | 50 | 55 | $\%$ | SS-SMII only |
| 1. Parameter is guaranteed by design; not subject to production testing. <br> 2. Typical values are at 25${ }^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing. |  |  |  |  |  |  |

Table 31. 100BASE-TX Transceiver Characteristics

| Parameter | Sym | Min | Typ $^{1}$ | Max | Units | Test Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Peak differential output voltage | Vp | 0.95 | - | 1.05 | V | Note 2 |
| Signal amplitude symmetry | Vss | 98 | - | 102 | $\%$ | Note 2 |
| Signal rise/fall time | $\mathrm{t}_{\mathrm{rf}}$ | 3 | - | 5 | ns | Note 2 |
| Rise/fall time symmetry | $\mathrm{t}_{\mathrm{rfs}}$ | - | - | 0.5 | ns | Note 2 |
| Duty cycle distortion | - | - | - | $+/-0.5$ | ns | Offset from 16 ns pulse width at <br> $50 \%$ of pulse peak |
| Overshoot | Vo | - | - | 5 | $\%$ | - |
| Jitter magnitude (measured <br> differentially) | $\mathrm{t}_{\mathrm{tx}-\mathrm{jit}}$ | - | - | 14 | ns | - |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
2. Measured at the line side of the transformer, line replaced by $100 \Omega(+/-1 \%)$ resistor.

Table 32. 100BASE-FX Transceiver Characteristics

| Parameter | Sym | Min | Typ ${ }^{1}$ | Max | Units | Test Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Transmitter |  |  |  |  |  |  |
| Peak differential output voltage (single ended) | Vop | 0.6 | 1.44 | - | V | - |
| Signal rise/fall time | $\mathrm{t}_{\mathrm{ff}}$ | - | - | 1.6 | ns | 10 to $90 \%$, 2.0 pF load |
| Jitter magnitude (measured differentially) | $\mathrm{t}_{\text {t-jit }}$ | - | - | 1.4 | ns | - |
| Receiver |  |  |  |  |  |  |
| Peak differential input voltage | VIP | 0.55 | - | - | V | - |
| Common mode input range | VCMIR | - | - | Vcc - 0.5 | V | - |
| 1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing. |  |  |  |  |  |  |

Table 33. 10BASE-T Transceiver Characteristics

| Parameter | Sym | Min | Typ ${ }^{1}$ | Max | Units | Test Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Transmitter |  |  |  |  |  |  |
| Peak differential output voltage | Vop | 2.2 | 2.5 | 2.8 | V | Note 2 |
| Link transmit period | - | 8 | - | 24 | ms | - |
| Jitter magnitude added by the <br> MAU and PLS sections <br> 3,4 4 | $\mathrm{t}_{\mathrm{tx} \text {-jit }}$ | - | - | 11 | ns | - |
| Receiver |  |  |  |  |  |  |
| Receive input impedance ${ }^{3}$ | ZIN | - | 100 | - | $\Omega$ | Between TPFIP and TPFIN |
| Link min receive timer | TLRmin | 2 | - | 7 | ms | - |
| Link max receive timer | TLRmax | 50 | - | 150 | ms | - |
| Differential squelch threshold | VDs | - | 475 | - | mV Peak | 5 MHz square wave input |
| 1. Typical values are at 25 ${ }^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing. <br> 2. Parameter is guaranteed by design; not subject to production testing. <br> 3. IEEE 802.3 specifies maximum jitter addition at 1.5 ns for the AUI cable, 0.5 ns from the encoder, and 3.5 ns from the MAU. <br> 4. After line model specified by IEEE 802.3 for 10BASE-T MAU. |  |  |  |  |  |  |

Figure 36. SMII - 100BASE-TX Receive Timing


Table 34. SMII-100BASE-TX Receive Timing Parameters

| Parameter | Sym | Min | Typ ${ }^{1}$ | Max | Units | Test Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| RXD output delay from REFCLK rising <br> edge | t 1 | 1.5 | - | 5 | ns | Minimum CL $=5 \mathrm{pF}$ <br> Maximum CL $=20 \mathrm{pF}$ |
| RXD Rise/Fall Time | t 2 | - | 1.0 | - | ns | - |
| Receive start of /J/ to CRS asserted | t 3 | - | 21 | 29 | $\mathrm{BT}^{2}$ | Synchronous sampling of <br> SMII |
| Receive start of /T/ to CRS de- <br> asserted | t 4 | - | 25 | 30 | $\mathrm{BT}^{2}$ | Synchronous sampling of <br> SMII |
| SYNC setup to REFCLK rising edge | $\mathrm{t5}$ | 1.5 | - | - | ns | - |
| SYNC hold from REFCLK rising edge | $\mathrm{t6}$ | 1.0 | - | - | ns | - |
| 1. Typical values are at $25{ }^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production <br> testing. <br> 2. "BT" signifies bit times at the line rate (i.e., BT = 100 ns if using 10BASE-T, BT = 10 ns if using 100BASE- <br> TX or 100BASE-FX). |  |  |  |  |  |  |

Figure 37. SMII - 100BASE-TX Transmit Timing


Table 35. SMII-100BASE-TX Transmit Timing Parameters

| Parameter | Sym | Min | Typ ${ }^{1}$ | Max | Units | Test <br> Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| SYNC setup to REFCLK rising edge and <br> TXD setup to REFCLK rising edge | t 1 | 1.5 | - | - | ns | - |
| SYNC hold from REFCLK rising edge and <br> TXD hold from REFCLK rising edge | t 2 | 1.0 | - | - | ns | - |
| TXEN sampled to start of/J/ | t 3 | - | 11 | 14 | $\mathrm{BT}^{2}$ | - |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
2. "BT" signifies bit times at the line rate (i.e., $B T=100 \mathrm{~ns}$ if using 10BASE-T, BT $=10 \mathrm{~ns}$ if using 100BASETX or 100BASE-FX).

Figure 38. SMII-100BASE-FX Receive Timing


Table 36. SMII - 100BASE-FX Receive Timing Parameters

| Parameter | Sym | Min | Typ ${ }^{1}$ | Max | Units | Test Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| RXD output delay from REFCLK rising <br> edge | t1 | 1.5 | - | 5 | ns | Minimum $\mathrm{CL}=5 \mathrm{pF}$ <br> Maximum $\mathrm{CL}=20 \mathrm{pF}$ |
| RXD Rise/Fall Time | t 2 | - | 1 | - | ns | - |
| Receive start of /J/ to CRS asserted | t 3 | - | 18 | 26 | $\mathrm{BT}^{2}$ | Synchronous <br> sampling of SMII |
| Receive start of /T/ to CRS de- <br> asserted | t 4 | - | 23 | 27 | $\mathrm{BT}^{2}$ | Synchronous <br> sampling of SMII |
| SYNC setup to REFCLK rising edge | t5 | 1.5 | - | - | ns | - |
| SYNC hold from REFCLK rising edge | t6 | 1.0 | - | - | ns | - |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
2. "BT" signifies bit times at the line rate (i.e., $B T=100 \mathrm{~ns}$ if using 10BASE-T, $B T=10 \mathrm{~ns}$ if using 100BASETX or 100BASE-FX).

Figure 39. SMII - 100BASE-FX Transmit Timing


Table 37. SMII-100BASE-FX Transmit Timing Parameters

| Parameter | Sym | Min | Typ $^{1}$ | Max | Units | Test Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| SYNC setup to REFCLK rising edge and <br> TXD setup to REFCLK rising edge | t 1 | 1.5 | - | - | ns | - |
| SYNC hold from REFCLK rising edge <br> and TXD hold from REFCLK rising edge | t 2 | 1.0 | - | - | ns | - |
| TXEN sampled to start of /J/ | t 3 | - | 10 | 13 | $\mathrm{BT}^{2}$ |  |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
2. "BT" signifies bit times at the line rate (i.e., BT $=100 \mathrm{~ns}$ if using 10BASE-T, BT $=10 \mathrm{~ns}$ if using 100BASETX or 100BASE-FX).

Figure 40. SMII - 10BASE-T Receive Timing


Table 38. SMII-10BASE-T Receive Timing Parameters

| Parameter | Sym | Min | Typ ${ }^{1}$ | Max | Units | Test Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| RXD output delay from <br> REFCLK rising edge | t 1 | 1.5 | - | 5 | ns | Minimum CL $=5 \mathrm{pF}$ <br> Maximum CL $=20 \mathrm{pF}$ |
| RXD Rise/Fall Time | t 2 | - | 1 | - | ns | - |
| Receive Start-of-Frame to CRS <br> asserted | t 3 | - | 17 | 18 | $\mathrm{BT}^{3}$ | Synchronous sampling of SMII ${ }^{2}$ |
| Receive Start-of-Idle to CRS <br> de-asserted | t 4 | - | 17 | 18 | $\mathrm{BT}^{3}$ | Synchronous sampling of SMIII |
| SYNC setup to REFCLK rising <br> edge | t 5 | 1.5 | - | - | ns | - |
| SYNC hold from REFCLK rising <br> edge | $\mathrm{t6}$ | 1.0 | - | - | ns | - |
| 1 |  |  |  |  |  |  |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
2. Assumes each SMII segment is sampled for CRS.
3. "BT" signifies bit times at the line rate (i.e., BT $=100 \mathrm{~ns}$ if using 10BASE-T, $B T=10 \mathrm{~ns}$ if using 100BASETX or 100BASE-FX).

Figure 41. SMII-10BASE-T Transmit Timing


Table 39. SMII-10BASE-T Transmit Timing Parameters

| Parameter | Sym | Min | Typ $^{1}$ | Max | Units | Test <br> Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| SYNC setup to REFCLK rising edge and <br> TXD setup to REFCLK rising edge | t 1 | 1.5 | - | - | ns | - |
| SYNC hold to REFCLK rising edge and <br> TXD hold from REFCLK rising edge | t 2 | 1.0 | - | - | ns | - |
| TXEN sampled to start-of-frame | t 3 | - | 10 | 12.5 | $\mathrm{BT}^{2}$ | - |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
2. "BT" signifies bit times at the line rate (i.e., BT $=100 \mathrm{~ns}$ if using 10BASE-T, $B T=10 \mathrm{~ns}$ if using 100BASETX or 100BASE-FX).

Figure 42. Source Synchronous SMII 100BASE-TX Receive Timing


Table 40. Source Synchronous SMII 100BASE-TX Receive Timing Parameters

| Parameter | Sym | Min | Typ ${ }^{1}$ | Max | Units | Test Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| REFCLK rising edge to RX_CLK <br> rising edge | t 1 | - | 1.5 | - | ns | - |
| RXD/RX_SYNC output delay from <br> RX_CLK rising edge | t 2 | 1.5 | - | 5 | ns | Minimum $\mathrm{CL}=5 \mathrm{pF}$ <br> Maximum $\mathrm{CL}=40 \mathrm{pF}$ |
| RXD/RX_SYNC Rise/Fall time | t 3 | - | 1.0 | - | ns | - |
| Receive start of /J/ to CRS <br> asserted | t 4 | - | 21 | 25 | $\mathrm{BT}^{2}$ | - |
| Receive start of /T/ to CRS <br> deasserted | t 5 | - | 25 | 30 | $\mathrm{BT}^{2}$ | - |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
2. "BT" signifies bit times at the line rate (i.e., $B T=100 \mathrm{~ns}$ if using 10BASE-T, $B T=10 \mathrm{~ns}$ if using 100BASETX or 100BASE-FX).

Figure 43. Source Synchronous SMII 100BASE-TX Transmit Timing


Table 41. Source Synchronous SMII 100BASE-TX Transmit Timing

| Parameter | Sym | Min | Typ ${ }^{1}$ | Max | Units | Test <br> Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| SYNC setup to TX_CLK rising edge and <br> TXD setup to TX_CLK rising edge | t 1 | 1.5 | - | - | ns | - |
| SYNC hold from TXCLKK rising edge and <br> TXD hold to TX_CLK rising edge | t 2 | 1.0 | - | - | ns | - |
| TXEN sampled to start of/J/ | t 3 | - | 11 | 14 | $\mathrm{BT}^{2}$ | - |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
2. "BT" signifies bit times at the line rate (i.e., $B T=100 \mathrm{~ns}$ if using 10BASE-T, $B T=10 \mathrm{~ns}$ if using 100BASETX or 100BASE-FX).

Figure 44. Source Synchronous SMII-100BASE-FX Receive Timing


Table 42. Source Synchronous SMII - 100BASE-FX Receive Timing Parameters

| Parameter | Sym | Min | Typ $^{1}$ | Max | Units | Test Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| REFCLK rising edge to RxCLK rising edge | t 1 | - | 1.5 |  | ns | - |
| RXD/RX_SYNC output delay from <br> RX_CLK rising edge | t 2 | 1.5 | - | 5 | ns | Minimum $\mathrm{CL}=5 \mathrm{pF}$ <br> Maximum $\mathrm{CL}=40 \mathrm{pF}$ |
| RXD/RX_SYNC Rise/Fall time | t 3 | - | 1 | - | ns | - |
| Receive start of/J/ to CRS asserted | t 4 | - | 18 | 23 | $\mathrm{BT}^{2}$ | - |
| Receive start of/T/ to CRS deasserted | t 5 | - | 21 | 26 | $\mathrm{BT}^{2}$ | - |
| 1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production <br> testing. <br> 2. "BT" signifies bit times at the line rate (i.e., BT $=100$ ns if using 10BASE-T, BT $=10$ ns if using 100BASE- <br> TX or 100BASE-FX). |  |  |  |  |  |  |

Figure 45. Source Synchronous SMII - 100BASE-FX Transmit Timing


Table 43. Source Synchronous SMII - 100BASE-FX Transmit Timing Parameters

| Parameter | Sym | Min | Typ $^{1}$ | Max | Units | Test Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| SYNC setup to REFCLK rising edge and <br> TXD setup to REFCLK rising edge | t 1 | 1.5 | - | - | ns | - |
| SYNC hold from REFCLK rising edge and <br> TXD hold to REFCLK rising edge | t 2 | 1.0 | - | - | ns | - |
| TXD to TPFO Latency | t 3 | - | 11 | 13 | $\mathrm{BT}^{2}$ | - |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
2. "BT" signifies bit times at the line rate (i.e., $B T=100 \mathrm{~ns}$ if using 10BASE-T, BT $=10 \mathrm{~ns}$ if using 100BASETX or 100BASE-FX).

Figure 46. Source Synchronous SMII - 10BASE-T Receive Timing


Table 44. Source Synchronous SMII - 10BASE-T Receive Timing Parameters

| Parameter | Sym | Min | Typ $^{1}$ | Max | Units | Test Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| REFCLK rising edge to RX_CLK rising <br> edge | t 1 | - | 1.5 | - | ns | - |
| RXD/RX_SYNC output delay from <br> RX_CLK rising edge | t 2 | 1.5 | - | 5 | ns | Minimum CL $=5 \mathrm{pF}$ <br> Maximum CL $=40 \mathrm{pF}$ |
| RXD/RX_SYNC Rise/Fall time | t 3 | - | 1 | - | ns | - |
| Receive Start-of-Frame to CRS asserted | t 4 | - | 10 | 11 | $\mathrm{BT}^{3}$ | Synchronous sampling of <br> SMII $^{2}$ |
| Receive Start-of-Idle to CRS de-asserted | $\mathrm{t5}$ | - | 18 | 19 | $\mathrm{BT}^{3}$ | $\mathrm{S}_{\text {Synchronous sampling of }}^{\text {SMII }^{2}}$ |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
2. Assumes each SMII segment is sampled for CRS.
3. "BT" signifies bit times at the line rate (i.e., $B T=100 \mathrm{~ns}$ if using 10BASE-T, $B T=10 \mathrm{~ns}$ if using 100BASETX or 100BASE-FX).

Figure 47. Source Synchronous SMII - 10BASE-T Transmit Timing


Table 45. Source Synchronous SMII-10BASE-T Transmit Timing Parameters

| Parameter | Sym | Min | Typ ${ }^{\mathbf{1}}$ | Max | Units | Test <br> Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| TX_SYNC setup to TX_CLK rising edge and <br> TXD setup to TX_CLK rising edge | t 1 | 1.5 | - | - | ns | - |
| TXXSYNC hold to TX_CLK rising edge and <br> TXD hold from TX_CLK rising edge | t 2 | 1.0 | - | - | ns | - |
| TXD to TPFO Latency | t 3 | - | 10 | 12.5 | $\mathrm{BT}^{2}$ | - |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
2. "BT" signifies bit times at the line rate (i.e., BT $=100 \mathrm{~ns}$ if using 10BASE-T, BT $=10 \mathrm{~ns}$ if using 100BASETX or 100BASE-FX).

Figure 48. RMII - 100BASE-TX Receive Timing


Table 46. RMII-100BASE-TX Receive Timing Parameters

| Parameter | Sym | Min | Typ $^{1}$ | Max | Units | Test <br> Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| RXD<1:0>/CRS_DV output delay from REFCLK <br> rising edge | t 1 | 2 | - | 14 | ns | - |
| Receive start of /J/ to CRS_DV asserted | t 2 | - | 20 | 27 | $\mathrm{BT}^{2}$ | - |
| Receive start of /T/ to CRS_DV de-asserted | t 3 | - | 20 | 27 | $\mathrm{BT}^{2}$ | - |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
2. "BT" signifies bit times at the line rate (i.e., $B T=100 \mathrm{~ns}$ if using 10BASE-T, $B T=10 \mathrm{~ns}$ if using 100BASETX or 100BASE-FX).
3. Values and conditions from RMII Specification, Rev. 1.2.

Figure 49. RMII - 100BASE-TX Transmit Timing


Table 47. RMII-100BASE-TX Transmit Timing Parameters

| Parameter | Sym | Min | Typ | Max | Units | Test <br> Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| TXD<1:0>/TX_EN setup to REFCLK rising edge | t 1 | 4 | - | - | ns | - |
| TXD<1:0>/TX_EN hold from REFCLK rising <br> edge | t 2 | 2 | - | - | ns | - |
| TX_EN sampled to TPFO out (Tx latency) | t 3 | - | 12 | 13 | $\mathrm{BT}^{2}$ | - |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
2. "BT" signifies bit times at the line rate (i.e., $B T=100 \mathrm{~ns}$ if using 10BASE-T, BT $=10 \mathrm{~ns}$ if using 100BASETX or 100BASE-FX).

Figure 50. RMII-100BASE-FX Receive Timing


Table 48. RMII-100BASE-FX Receive Timing Parameters

| Parameter | Sym | Min | Typ ${ }^{1}$ | Max | Units | Test <br> Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| RXD<1:0>/CRS_DV output delay from REFCLK <br> rising edge | t 1 | 2 | - | 14 | ns | - |
| Receive start of /J/ to CRS_DV asserted | t 2 | - | 18 | 25 | $\mathrm{BT}^{2}$ | - |
| Receive start of /T/ to CRS_DV de-asserted | t 3 | - | 18 | 25 | $\mathrm{BT}^{2}$ | - |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
2. "BT" signifies bit times at the line rate (i.e., $B T=100 \mathrm{~ns}$ if using 10BASE-T, $B T=10 \mathrm{~ns}$ if using 100BASETX or 100BASE-FX).
3. Values and conditions from RMII Specification, Rev. 1.2.

Figure 51. RMII - 100BASE-FX Transmit Timing


Table 49. RMII-100BASE-FX Transmit Timing Parameters

| Parameter | Sym | Min | Typ $\mathbf{p}^{1}$ | Max | Units | Test <br> Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| TXD<1:0>/TX_EN setup to REFCLK rising edge | t 1 | 4 | - | - | ns | - |
| TXD<1:0>/TX-EN hold from REFCLK rising edge | t 2 | 2 | - | - | ns | - |
| TX_EN sampled to TPFO out (Tx latency) | t 3 | - | 10 | 12 | $\mathrm{BT}^{2}$ | - |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
2. "BT" signifies bit times at the line rate (i.e., $B T=100 \mathrm{~ns}$ if using $10 B A S E-T, B T=10 \mathrm{~ns}$ if using 100BASETX or 100BASE-FX).

Figure 52. RMII - 10BASE-T Receive Timing


Table 50. RMII-10BASE-T Receive Timing Parameters

| Parameter | Sym | Min | Typ ${ }^{1}$ | Max | Units | Test <br> Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| RXD<1:0>/CRS_DV output delay from REFCLK <br> rising edge |  |  |  |  |  |  |
| TPFI in to CRS_DV asserted | t 1 | 2 | - | 14 | ns | - |
| TPFI quiet to CRS_DV de-asserted | t 2 | 1.5 | 3 | 4 | $\mathrm{BT}^{2}$ | - |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
2. "BT" signifies bit times at the line rate (i.e., BT $=100 \mathrm{~ns}$ if using 10BASE-T, $B T=10 \mathrm{~ns}$ if using 100BASETX or 100BASE-FX).
3. Values and conditions from RMII Specification, Rev. 1.2.

Figure 53. RMII - 10BASE-T Transmit Timing


Table 51. RMII-10BASE-T Transmit Timing Parameters

| Parameter | Sym | Min | Typ ${ }^{1}$ | Max | Units | Test <br> Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| TXD<1:0>/TX_EN setup to REFCLK rising edge | t 1 | 4 | - | - | ns | - |
| TXD<1:0>/TX_EN hold from REFCLK rising <br> edge | t 2 | 2 | - | - | ns | - |
| TX_EN sampled to TPFO out (Tx latency) | t 3 | - | 8.5 | 10.5 | $\mathrm{BT}^{2}$ | - |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
2. "BT" signifies bit times at the line rate (i.e., $B T=100 \mathrm{~ns}$ if using 10BASE-T, $\mathrm{BT}=10 \mathrm{~ns}$ if using 100BASETX or 100BASE-FX).

Figure 54. Auto-Negotiation and Fast Link Pulse Timing


Figure 55. Fast Link Pulse Timing


Table 52. Auto-Negotiation and Fast Link Pulse Timing Parameters

| Parameter | Sym | Min | Typ $^{1}$ | Max | Units | Test Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock/Data pulse width | t 1 | - | 100 | - | ns | - |
| Clock pulse to Data pulse | t 2 | 55.5 | - | 69.5 | $\mu \mathrm{~s}$ | - |
| Clock pulse to Clock pulse | t 3 | 111 | - | 139 | $\mu \mathrm{~s}$ | - |
| FLP burst width | t 4 | - | - | - | ms | - |
| FLP burst to FLP burst | t 5 | 8 | - | 24 | ms | - |
| Clock/Data pulses per burst <br> 1. Typical values are at 25 <br>  <br> testing. C and are for design aid only; not guaranteed and not subject to production |  |  |  |  |  |  |

Figure 56. MDIO Write Timing (MDIO Sourced by MAC)


Figure 57. MDIO Read Timing (MDIO Sourced by PHY)


Table 53. MDIO Timing Parameters

| Parameter | Sym | Min | Typ ${ }^{1}$ | Max | Units | Test Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| MDIO setup before MDC, sourced by <br> STA | t 1 | 10 | - | - | ns | - |
| MDIO hold after MDC, <br> sourced by STA | t 2 | 10 | - | - | ns | - |
| MDC to MDIO output delay, sourced <br> by PHY | t 3 | 0 | - | 40 | ns | - |

1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.

Figure 58. Power-Up Timing


Table 54. Power-Up Timing Parameters

| Parameter | Sym | Min | Typ $^{1}$ | Max | Units | Test Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Voltage Threshold | v1 | 2.1 | - | - | V | - |
| Power-Up recovery time | tPDR | 100 | - | - | ms | - |
| 1. Typical values are at $25^{\circ}$ <br> testing. and are for design aid only; not guaranteed and not subject to production |  |  |  |  |  |  |

Figure 59. Reset Recovery Timing


Table 55. Reset Recovery Timing Parameters

| Parameter | Sym | Min | Typ $^{1}$ | Max | Units | Test Conditions |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Reset pulse width | tPW | 10 | - | - | ns | - |
| Reset recovery delay | tRcdly | 0.4 | - | - | ms | - |
| 1. Typical values are at $25^{\circ}$ <br> testing. |  |  |  |  |  |  |

### 5.0 Register Definitions

The LXT9785 register set includes multiple 16-bit registers, 17 registers per port. Table 56 presents a complete register listing. Table 57 through Table 72 define individual registers and Table 74 provides a consolidated memory map of all registers.

Base registers (0 through 8) are defined in accordance with the "Reconciliation Sublayer and Media Independent Interface" and "Physical Layer Link Signalling for 10/100Mbps AutoNegotiation" sections of the IEEE 802.3 standard.

Additional registers (16 through 20) are defined in accordance with the IEEE 802.3 standard for adding unique chip functions.

Table 56. Register Set

| Address | Register Name | Bit Assignments |
| :---: | :---: | :---: |
| 0 | Control Register | Refer to Table 57 on page 120 |
| 1 | Status Register | Refer to Table 58 on page 121 |
| 2 | PHY Identification Register 1 | Refer to Table 59 on page 122 |
| 3 | PHY Identification Register 2 | Refer to Table 60 on page 122 |
| 4 | Auto-Negotiation Advertisement Register | Refer to Table 61 on page 123 |
| 5 | Auto-Negotiation Link Partner Base Page Ability Register | Refer to Table 62 on page 124 |
| 6 | Auto-Negotiation Expansion Register | Refer to Table 63 on page 125 |
| 7 | Auto-Negotiation Next Page Transmit Register | Refer to Table 64 on page 125 |
| 8 | Auto-Negotiation Link Partner Next Page Receive Register | Refer to Table 65 on page 126 |
| 9 | 1000BASE-T/100BASE-T2 Control Register | Not Implemented |
| 10 | 1000BASE-T/100BASE-T2 Status Register | Not Implemented |
| 15 | Extended Status Register | Not Implemented |
| 16 | Port Configuration Register | Refer to Table 66 on page 127 |
| 17 | Quick Status Register | Refer to Table 67 on page 128 |
| 18 | Interrupt Enable Register | Refer to Table 68 on page 128 |
| 19 | Interrupt Status Register | Refer to Table 69 on page 130 |
| 20 | LED Configuration Register | Refer to Table 70 on page 131 |
| 21 | Receive Error Count Register | Refer to Table 71 on page 132 |
| 22 | Reserved |  |
| 23-24 | Reserved |  |
| 25 | RMII Out-of-Band Signalling Register | Refer to Table 72 on page 133 |
| 26 | Reserved |  |
| 27 | Trim Enable Register | Refer to Table 73 on page 133 |
| 28-31 | Reserved |  |

Table 57. Control Register (Address 0)

| Bit | Name |  | Description | Type ${ }^{2}$ | Default |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0.15 | Reset | $\begin{aligned} & 1=\text { PHY reset } \\ & 0=\text { normal operation } \end{aligned}$ |  | $\begin{aligned} & \text { R/W } \\ & \text { SC } \end{aligned}$ | $0^{1}$ |
| 0.14 | Loopback | 1 = Enable loopback mode $0=$ Disable loopback mode |  | R/W | 0 |
| $0.13^{4}$ | Speed Selection | $\begin{aligned} & \hline 0.6 \\ & 1 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.13 \\ & 1=\text { Reserved } \\ & 0=1000 \mathrm{Mbps} \text { (not allowed) } \\ & 1=100 \mathrm{Mbps} \\ & 0=10 \mathrm{Mbps} \end{aligned}$ | R/W | LHR ${ }^{3}$ |
| $0.12^{4}$ | Auto-Negotiation Enable | 1 = Enable Auto-Negotiation Process <br> 0 = Disable Auto-Negotiation Process |  | R/W | LHR ${ }^{3}$ |
| 0.11 | Power-Down | $\begin{aligned} & 1=\text { power-down } \\ & 0=\text { normal operation } \end{aligned}$ |  | R/W | 0 |
| 0.10 | Isolate | 1 = Electrically isolate PHY from RMII or SMII interface $0=$ normal operation |  | R/W | 0 |
| 0.9 | Restart <br> Auto-Negotiation | 1 = Restart Auto-Negotiation Process $0=$ normal operation |  | $\begin{aligned} & \text { R/W } \\ & \text { SC } \end{aligned}$ | $0^{1}$ |
| $0.8{ }^{4}$ | Duplex Mode | $\begin{aligned} & 1=\text { Full Duplex } \\ & 0=\text { Half Duplex } \end{aligned}$ |  | R/W | LHR ${ }^{3}$ |
| 0.7 | Collision Test | This bit is ignored by the LXT9785 $1=$ Enable COL signal test $0=$ Disable COL signal test |  | R/W | 0 |
| 0.6 | Speed Selection $1000 \mathrm{Mb} / \mathrm{s}$ | $\begin{aligned} & \hline 0.6 \\ & 1 \\ & 1 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline 0.13 \\ & 1=\text { Reserved } \\ & 0=1000 \mathrm{Mbps} \text { (not allowed) } \\ & 1=100 \mathrm{Mbps} \\ & 0=10 \mathrm{Mbps} \end{aligned}$ | R/W | 00 |
| 0.5:0 | Reserved | Write as 0, ignore on Read |  | R/W | 00000 |

1. During a hardware reset, all LHR information is latched in from the pins. During a software reset (0.15), the LHR information is not re-read from the pins. This information reverts back to the information that was read in during the hardware reset. During a hardware rest, register information is unavailable from 1 ms after deassertion of the reset. During a software reset $(0.15)$ the registers are available for reading. The reset bit should be polled to see when the part has completed reset.
2. $\mathrm{R} / \mathrm{W}=$ Read/Write, $\mathrm{RO}=$ Read Only, $\mathrm{SC}=$ Self Clearing when read.
3. LHR $=$ Latched on Hardware Reset. Bits $0.12,0.13$, and 0.8 are initialized based on the pin configuration value.
4. Default value of bits $0.12,0.13$, and 0.8 are determined by hardware pins.

Table 58. Status Register (Address 1)

| Bit | Name | Description | Type ${ }^{1}$ | Default |
| :---: | :---: | :---: | :---: | :---: |
| 1.15 | 100BASE-T4 | $1=$ PHY able to perform 100BASE-T4 <br> $0=$ PHY not able to perform 100BASE-T4 | RO | 0 |
| 1.14 | 100BASE-X Full Duplex | $1=$ PHY able to perform full-duplex 100BASE-X <br> $0=$ PHY not able to perform full-duplex 100BASE-X | RO | 1 |
| 1.13 | 100BASE-X Half Duplex | $1=$ PHY able to perform half-duplex 100BASE-X <br> $0=$ PHY not able to perform half-duplex 100BASE-X | RO | 1 |
| 1.12 | 10Mbps Full Duplex | $1=$ PHY able to operate at 10 Mbps in full-duplex mode $0=$ PHY not able to operate at 10 Mbps full-duplex mode | RO | 1 |
| 1.11 | 10Mbps Half Duplex | $1=$ PHY able to operate at 10 Mbps in half-duplex mode $0=$ PHY not able to operate at 10 Mbps in half-duplex | RO | 1 |
| 1.10 | 100BASE-T2 Full Duplex | $1=$ PHY able to perform full-duplex 100BASE-T2 <br> $0=$ PHY not able to perform full-duplex 100BASE-T2 | RO | 0 |
| 1.9 | 100BASE-T2 Half Duplex | $1=$ PHY able to perform half duplex 100BASE-T2 $0=$ PHY not able to perform half-duplex 100BASE-T2 | RO | 0 |
| 1.8 | Extended Status | 1 = Extended status information in register 15 $0=$ No extended status information in register 15 | RO | 0 |
| 1.7 | Reserved | 1 = lgnore on read | RO | 0 |
| 1.6 | MF Preamble Suppression | $1=$ PHY accepts management frames with preamble suppressed $0=$ PHY will not accept management frames with preamble suppressed | RO | 0 |
| 1.5 | Auto-Negotiation complete | 1 = Auto-negotiation complete <br> $0=$ Auto-negotiation not complete | RO | 0 |
| 1.4 | Remote Fault | $1=$ Remote fault condition detected $0=$ No remote fault condition detected | $\begin{aligned} & \text { RO/LH } \\ & \text { Note } 2 \end{aligned}$ | 0 |
| 1.3 | Auto-Negotiation Ability | $1=$ PHY is able to perform Auto-Negotiation $0=\mathrm{PHY}$ is not able to perform Auto-Negotiation | RO | 1 |
| 1.2 | Link Status | $\begin{aligned} & 1=\text { Link is up } \\ & 0=\text { Link is down } \end{aligned}$ | RO/LL <br> Note 2 | 0 |
| 1.1 | Jabber Detect | $\begin{aligned} & 1=\text { Jabber condition detected } \\ & 0=\text { Jabber condition not detected } \end{aligned}$ | RO/LH <br> Note 2 | 0 |
| 1.0 | Extended Capability | 1 = Extended register capabilities <br> $0=$ Basic register capabilities | RO | 1 |

1. RO = Read Only
2. Bits that Latch High (LH) or Latch Low (LL) automatically clear when read.

Table 59. PHY Identification Register 1 (Address 2)

| Bit | Name | Description | Type $^{1}$ | Default |  |
| :---: | :---: | :--- | :---: | :---: | :---: |
| 2.15:0 | PHY ID Number | The PHY identifier composed of bits 3 through 18 of the <br> OUI | RO | 0013 hex |  |
| 1. RO $=$ Read Only |  |  |  |  |  |

Table 60. PHY Identification Register 2 (Address 3)

| Bit | Name | Description | Type $^{1}$ | Default |
| :---: | :--- | :--- | :---: | :---: |
| $3.15: 10$ | PHY ID Number | The PHY identifier composed of bits 19 <br> through 24 of the OUl | RO | 011110 |
| $3.9: 4$ | Manufacturer's <br> Model Number | 6 bits containing manufacturer's part number | RO | 001111 |
| 3.3:0 | Manufacturer's <br> Revision <br> Number | 4 bits containing manufacturer's revision <br> number | RO | XXXX <br> (See Table 3 in <br> Specification <br> Update) |
|  |  |  |  |  |

Figure 60. PHY Identifier Bit Mapping


Table 61. Auto-Negotiation Advertisement Register (Address 4) ${ }^{4}$

| Bit | Name | Description | Type ${ }^{1}$ | Default |
| :---: | :---: | :---: | :---: | :---: |
| 4.15 | Next Page | 1 = Port has ability to send multiple pages <br> $0=$ Port has no ability to send multiple pages | R/W | 0 |
| 4.14 | Reserved | Ignore on read | RO | 0 |
| 4.13 | Remote Fault | 1 = Remote fault $0=$ No remote fault | R/W | 0 |
| 4.12 | Reserved | Ignore | R/W | 0 |
| 4.11 | Asymmetric Pause | Pause operation defined in Clause 40 and 27 | R/W | 0 |
| 4.10 | Pause | 1 = Pause operation enabled for full-duplex links $0=$ Pause operation disabled | R/W | Note 2 \& Note 3 |
| 4.9 | 100BASE-T4 | $1=100$ BASE-T4 capability is available <br> $0=100 B A S E-T 4$ capability is not available <br> (The LXT9785 does not support 100BASE-T4 but allows this bit to be set to advertise in the Auto-Negotiation sequence for 100BASE-T4 operation. An external 100BASE-T4 transceiver could be switched in if this capability is desired.) | R/W | 0 |
| 4.8 | 100BASE-TX full duplex | 1 = Port is 100BASE-TX full duplex capable $0=$ Port is not 100BASE-TX full duplex capable. | R/W | Note 3 |
| 4.7 | 100BASE-TX | 1 = Port is 100BASE-TX capable $0=$ Port is not 100BASE-TX capable | R/W | Note 3 |
| 4.6 | 10BASE-T <br> full duplex | 1 = Port is 10BASE-T full duplex capable <br> $0=$ Port is not 10BASE-T full duplex capable | R/W | Note 3 |
| 4.5 | 10BASE-T | 1 = Port is 10BASE-T capable <br> $0=$ Port is not 10BASE-T capable | R/W | Note 3 |
| 4.4:0 | Selector <br> Field, <br> S<4:0> | $\text { <00001> = IEEE } 802.3$ <br> <00010> = IEEE 802.9 ISLAN-16T <br> <00000> = Reserved for future Auto-Negotiation development <br> <11111> = Reserved for future Auto-Negotiation development <br> Unspecified or reserved combinations should not be transmitted | R/W | 00001 |

1. R/W = Read/Write, RO = Read Only
2. The default setting of bit 4.10 (PAUSE) is determined by pin 50 . Pause operation is only valid for full-duplex modes.
3. Default settings for bits 4.5:8 are determined by CFG pins as described in Table 18 on page 62.
4. Restart Auto-Negotiation process whenever Reg 4. is written/modified.

Table 62. Auto-Negotiation Link Partner Base Page Ability Register (Address 5)

| Bit | Name | Description | Type ${ }^{1}$ | Default |
| :---: | :---: | :---: | :---: | :---: |
| 5.15 | Next Page | 1 = Link Partner has ability to send multiple pages <br> $0=$ Link Partner has no ability to send multiple pages | RO | 0 |
| 5.14 | Acknowledge | 1 = Link Partner has received Link Code Word from the LXT9785. <br> $0=$ Link Partner has not received Link Code Word from the the LXT9785 | RO | 0 |
| 5.13 | Remote Fault | 1 = Remote fault <br> $0=$ No remote fault | RO | 0 |
| 5.12 | Reserved | Ignore on read | RO | 0 |
| 5.11 | Asymmetric Pause | Pause operation defined in Clause 40 and 27 <br> 1 = Link Partner is Pause capable <br> $0=$ Link Partner is not Pause capable | RO | 0 |
| 5.10 | Pause | 1 = Link Partner is Pause capable <br> $0=$ Link Partner is not Pause capable | RO | 0 |
| 5.9 | 100BASE-T4 | $\begin{aligned} & 1=\text { Link Partner is } 100 \text { BASE-T4 capable } \\ & 0=\text { Link Partner is not } 100 B A S E-T 4 \text { capable } \end{aligned}$ | RO | 0 |
| 5.8 | 100BASE-TX full duplex | 1 = Link Partner is 100BASE-TX full duplex capable <br> $0=$ Link Partner is not 100BASE-TX full duplex capable | RO | 0 |
| 5.7 | 100BASE-TX | 1 = Link Partner is 100BASE-TX capable <br> $0=$ Link Partner is not 100BASE-TX capable | RO | 0 |
| 5.6 | 10BASE-T <br> full duplex | 1 = Link Partner is 10BASE-T full duplex capable <br> $0=$ Link Partner is not 10BASE-T full duplex capable | RO | 0 |
| 5.5 | 10BASE-T | 1 = Link Partner is 10BASE-T capable $0=$ Link Partner is not 10BASE-T capable | RO | 0 |
| 5.4:0 | Selector Field S<4:0> | <00001> = IEEE 802.3 <br> <00010> = IEEE 802.9 ISLAN-16T <br> <00000> = Reserved for future Auto-Negotiation development <br> <11111> = Reserved for future Auto-Negotiation development Unspecified or reserved combinations shall not be transmitted | RO | 00000 |
| 1. RO = Read Only |  |  |  |  |

Table 63. Auto-Negotiation Expansion (Address 6)

| Bit | Name | Description | Type ${ }^{1}$ | Default |
| :---: | :---: | :---: | :---: | :---: |
| 6.15:6 | Reserved | Ignore on read | RO | 0 |
| 6.5 | Base Page | This bit indicates the status of the Auto-Negotiation variable, base page. It flags synchronization with the AutoNegotiation state diagram allowing detection of interrupted links. This bit is only used if bit 16.1 (Alternate NP feature) is set. $\begin{aligned} & 1=\text { base_page }=\text { true } \\ & 0=\text { base_page }=\text { false } \end{aligned}$ | $\begin{aligned} & \text { RO/ } \\ & \text { LH } \end{aligned}$ | 0 |
| 6.4 | Parallel <br> Detection Fault | 1 = Parallel detection fault has occurred. <br> $0=$ Parallel detection fault has not occurred. | $\begin{aligned} & \hline \mathrm{RO} / \\ & \mathrm{LH} \end{aligned}$ | 0 |
| 6.3 | Link Partner Next Page Able | 1 = Link partner is next page able <br> $0=$ Link partner is not next page able | RO | 0 |
| 6.2 | Next Page Able | $1=$ Local device is next page able <br> $0=$ Local device is not next page able | RO | 1 |
| 6.1 | Page Received | Indicates that a new page has been received and the received code word has been loaded into register 5 or register 8 as specified in clause 28 of 802.3. <br> $1=$ Three identical and consecutive link code words have been received from link partner <br> $0=$ Three identical and consecutive link code words have not been received from link partner | $\begin{aligned} & \text { RO } \\ & \text { LH } \end{aligned}$ | 0 |
| 6.0 | Link Partner A/ N Able | $1=$ Link partner is auto-negotiation able <br> $0=$ Link partner is not auto-negotiation able | RO | 0 |

1. $\mathrm{RO}=$ Read Only, LH = Latching High cleared when read

Table 64. Auto-Negotiation Next Page Transmit Register (Address 7)

| Bit | Name | Description | Type $^{1}$ | Default |
| :---: | :--- | :--- | :---: | :---: |
| 7.15 | Next Page <br> (NP) | $1=$ Additional next pages follow <br> $0=$ Last page | R/W | 0 |
| 7.14 | Reserved | Write as 0, ignore on read | RO | 0 |
| 7.13 | Message Page <br> (MP) | $1=$ Message page <br> $0=$ Unformatted page | R/W | 1 |
| 7.12 | Acknowledge 2 <br> (ACK2) | $1=$ Complies with message <br> $0=$ Cannot comply with message | 0 |  |
| 7.11 | Toggle <br> (T) | $1=$ Previous value of the transmitted Link Code Word <br> equalled logic zero <br> $0=$ Previous value of the transmitted Link Code Word <br> equalled logic one | R/W | 0 |
| $7.10: 0$ | Message/ <br> Unformatted <br> Code Field | MP = 1: Code interpreted as "message page" <br> MP = 0: Code interpreted as "unformatted page" | R/W | 00000000001 |
| 1. R/W $=$ Read Write, RO = Read Only |  |  |  |  |

Table 65. Auto-Negotiation Link Partner Next Page Receive Register (Address 8)

| Bit | Name | Description | Type $^{1}$ | Default |
| :---: | :--- | :--- | :---: | :---: |
| 8.15 | Next Page <br> (NP) | $1=$ Link Partner has additional next pages to send <br> $0=$ Link Partner has no additional next pages to send | RO | 0 |
| 8.14 | Acknowledge <br> (ACK) | $1=$ Link Partner has received Link Code Word from <br> the LXT9785 <br> $0=$ Link Partner has not received Link Code Word <br> from the LXT9785 | RO | 0 |
| 8.13 | Message Page <br> (MP) | $1=$ Page sent by the Link Partner is a Message Page <br> $0=$ Page sent by the Link Partner is an Unformatted <br> Page | RO | 0 |
| 8.12 | Acknowledge 2 <br> (ACK2) | $1=$ Link Partner will comply with the message <br> $0=$ Link Partner cannot comply with the message | RO | 0 |
| 8.11 | Toggle <br> (T) | $1=$ Previous value of the transmitted Link Code Word <br> equalled logic zero <br> $0=$ Previous value of the transmitted Link Code Word <br> equalled logic one | RO | 0 |
| $8.10: 0$ | Message/ <br> Unformatted <br> Code Field | MP = 1: Code interpreted as "message page" <br> MP = 0: Code interpreted as "unformatted page" | RO | 00000000000 |
| 1. RO = Read Only |  |  |  |  |

Table 66. Port Configuration Register (Address 16, Hex 10)

| Bit | Name | Description | Type ${ }^{1}$ | Default |
| :---: | :---: | :---: | :---: | :---: |
| 16.15 | Reserved | Write as 0 , ignore on read | R/W | 0 |
| 16.14 | Link Disable | 1 = Force Link pass. Sets appropriate registers and LEDs to Pass. <br> $0=$ Normal operation | R/W | 0 |
| 16.13 | Transmit Disable | $\begin{aligned} & 1=\text { Disable Twisted-Pair transmitter } \\ & 0=\text { Normal Operation } \end{aligned}$ | R/W | 0 |
| 16.12 | Bypass Scramble (100BASE-TX) | 1 = Bypass Scrambler and Descrambler <br> $0=$ Normal Operation | R/W | 0 |
| 16.11 | Bypass 4B5B <br> (100BASE-TX) | 1 = Bypass 4B5B encoder and decoder <br> $0=$ Normal Operation | R/W | 0 |
| 16.10 | Jabber <br> (10BASE-T) | $\begin{aligned} & 1=\text { Disable Jabber } \\ & 0=\text { Normal operation } \end{aligned}$ | R/W | 0 |
| 16.9 | SQE <br> (10BASE-T) | This bit is ignored by the LXT9785 <br> 1 = Enable Heart Beat <br> 0 = Disable Heart Beat | R/W | 0 |
| 16.8 | TP Loopback (10BASE-T) | 1 = Disable TP loopback during half duplex operation $0=$ Normal Operation | R/W | 1 |
| 16.7 | Reserved | Write as one. Ignore on read | R/W | 1 |
| 16.6 | FIFO Size | $0=$ FIFO allows packets up to 2 KBytes <br> 1 = FIFO allows packets up to 9 KBytes <br> Packet sizes assume a 100 ppm difference between the reference clock and the recovered clock. | R/W | 0 |
| 16.5 | PRE_EN | Preamble Enable. The implementation of this bit is 10BASE-T only. <br> $0=$ Set RX_DV high coincident with SFD <br> 1 = Set RX_DV high and RXD=preamble when CRS is asserted. | R/W | 0 |
| 16.4 | Reserved | Write as zero. Ignore on read | R/W | 0 |
| 16.3 | Reserved | Write as zero. Ignore on read | R/W | 0 |
| 16.2 | Far End Fault Transmission Enable | 1 = Enable Far End Fault Transmission 0 = Disable Far End Fault Transmission | R/W | 1 |
| 16.1 | Alternate NP Feature | 1 = Enable alternate auto-negotiate next page feature $0=$ Disable alternate auto-negotiate next page feature | R/W | 0 |
| 16.0 | Fiber Select | 1 = Select fiber mode for this port <br> $0=$ Select TP mode for this port | R/W | Note 2 |
| 1. R/W = Read/Write <br> 2. The default value of bit 16.0 is determined by the G_FX/TP pin for the respective port. If G_FX $\overline{T P} n$ is tied Low, the default value of bit $16 . \overline{0}=0$. If $\mathrm{G}_{-} \mathrm{FX} / \overline{\mathrm{TP}} n$ is not tied Low, the default value of bit $16 \cdot 0=1$. |  |  |  |  |

Table 67. Quick Status Register (Address 17, Hex 11)

| Bit | Name | Description | Type ${ }^{1}$ | Default |
| :---: | :---: | :---: | :---: | :---: |
| 17.15 | Reserved | Always 0 | RO | 0 |
| 17.14 | 10/100 Mode | $1=$ The LXT9785 is operating in 100BASE-TX mode. $0=$ The LXT9785 is not operating 100BASE-TX mode. | RO | 0 |
| 17.13 | Transmit Status | $1=$ The LXT9785 is transmitting a packet <br> $0=$ The LXT9785 is not transmitting a packet | $\begin{aligned} & \hline \mathrm{RO} \\ & \mathrm{LH} \end{aligned}$ | 0 |
| 17.12 | Receive Status | $1=$ The LXT9785 is receiving a packet <br> $0=$ The LXT9785 is not receiving a packet | $\begin{aligned} & \mathrm{RO} \\ & \mathrm{LH} \end{aligned}$ | 0 |
| 17.11 | Collision Status | $\begin{aligned} & 1=\text { Collision is occurring } \\ & 0=\text { No collision } \end{aligned}$ | $\begin{aligned} & \text { RO } \\ & \text { LH } \end{aligned}$ | 0 |
| 17.10 | Link | $\begin{aligned} & 1=\text { Link is up } \\ & 0=\text { Link is down } \end{aligned}$ | RO | 0 |
| 17.9 | Duplex Mode | 1 = Full duplex <br> 0 = Half duplex | RO | 0 |
| 17.8 | Auto-Negotiation | $1=$ The LXT9785 is in Auto-Negotiation Mode $0=$ The LXT9785 is in manual mode | RO | 0 |
| 17.7 | Auto-Negotiation Complete | 1 = Auto-negotiation process completed <br> $0=$ Auto-negotiation process not completed <br> This bit is only valid when auto-negotiate is enabled, and is equivalent to bit 1.5. | RO | 0 |
| 17.6 | FIFO Error | 1 = FIFO error has occurred (Overflow or Underflow) <br> 0 = No FIFO error has occurred | $\begin{aligned} & \text { RO } \\ & \text { LH } \end{aligned}$ | 0 |
| 17.5 | Polarity | 1 = Polarity is reversed <br> $0=$ Polarity is not reversed | RO | 0 |
| 17.4 | Pause | 1 = The LXT9785 is Pause capable <br> $0=$ The LXT9785 is Not Pause capable | RO | 0 |
| 17:3 | Error | 1 = Error Occurred (Remote Fault, RxERCntFUL, FIFO error, Jabber, Parallel Detect Fault) <br> 0 = No error occurred | $\begin{aligned} & \text { RO } \\ & \text { LH } \end{aligned}$ | 0 |
| 17:2 | Reserved | Reserved | RO | 0 |
| 17:1 | Reserved | Ignore | RO | 0 |
| 17.0 | Reserved | Always 0 | RO | 0 |
| 1. RO = Read Only, LH = Latching High cleared when read. |  |  |  |  |

Table 68. Interrupt Enable Register (Address 18, Hex 12)

| Bit | Name | Description | Type $^{1}$ | Default |
| :---: | :--- | :--- | :---: | :---: |
| $18.15: 9$ | Reserved | Write as 0, ignore on read | R/W | 0 |
| 18.8 | CNTRMSK | Mask for Counter Full <br> $1=$ Enable event to cause interrupt <br> $0=$ Do not allow event to cause interrupt | R/W | 0 |
| 18.7 | ANMSK | Mask for Auto-Negotiate Complete <br> 1= Enable event to cause interrupt <br> 0 Do not allow event to cause interrupt | R/W | 0 |
| 1. R/W $=$ Read/Write |  |  |  |  |

Table 68. Interrupt Enable Register (Address 18, Hex 12) (Continued)

| Bit | Name | Description | Type $^{1}$ | Default |
| :---: | :--- | :--- | :---: | :---: |
| 18.6 | SPEEDMSK | Mask for Speed Interrupt <br> $1=$ Enable event to cause interrupt <br> $0=$ Do not allow event to cause interrupt | R/W | 0 |
| 18.5 | DUPLEXMSK | Mask for Duplex Interrupt <br> $1=$ Enable event to cause interrupt <br> $0=$ Do not allow event to cause interrupt | R/W | 0 |
| 18.4 | LINKMSK | Mask for Link Status Interrupt <br> $1=$ Enable event to cause interrupt <br> $0=$ Do not allow event to cause interrupt | R/W | 0 |
| 18.3 | ISOLMSK | Mask for Isolate Interrupt <br> $1=$ Enable event to cause interrupt <br> $0=$ Do not allow event to cause interrupt | R/W | 0 |
| 18.2 | Reserved | Write as 0, ignore on read <br> 18.1 | INTEN | $1=$ Enable interrupts on this port <br> $0=$ Disable interrupts on this port |
| 18.0 | TINT | $1=$ Test Force interrupt on $\overline{\text { MDINT }}$ <br> $0=$ Normal operation | R/W | 0 |
| 1. R/W $=$ Read/Write | R/W | 0 |  |  |

(3)

Table 69. Interrupt Status Register (Address 19, Hex 13)

| Bit | Name | Description | Type ${ }^{1}$ | Default |
| :---: | :---: | :---: | :---: | :---: |
| 19.15:9 | Reserved | Ignore on read | RO | 0 |
| 19.8 | RxERCntFUL | RxER Counter Full Status <br> $1=$ One of the internal counters has reached its maximum value $0=$ The internal counters have not reached maximum values | RO/SC | 0 |
| 19.7 | ANDONE | Auto-Negotiation Status <br> 1= Auto-Negotiation has completed <br> $0=$ Auto-Negotiation has not completed | RO/SC | N/A |
| 19.6 | SPEEDCHG | Speed Change Status <br> 1 = A Speed Change has occurred since last reading this register <br> $0=A$ Speed Change has not occurred since last reading this register | RO/SC | 0 |
| 19.5 | DUPLEXCHG | Duplex Change Status <br> 1 = A Duplex Change has occurred since last reading this register <br> $0=$ A Duplex Change has not occurred since last reading this register | RO/SC | 0 |
| 19.4 | LINKCHG | Link Status Change Status <br> 1 = A Link Change has occurred since last reading this register <br> $0=A$ Link Change has not occurred since last reading this register | RO/SC | 0 |
| 19.3 | Isolate | MII Isolate Change Status <br> 1 = A Isolate change has occurred since last reading this register <br> $0=$ A Isolate change has not occurred since last reading this register | RO/SC | 0 |
| 19.2 | MDINT | 1 = RMII/SMII/SS-SMII interrupt pending 0 = No RMII/SMII/SS-SMII interrupt pending | RO/SC | 0 |
| 19.1 | Reserved | Ignore on read | RO/SC | 0 |
| 19.0 | Reserved | Ignore on read | RO | 0 |

1. R/W = Read/Write, RO = Read Only, SC = Self Clearing - cleared when read

Table 70. LED Configuration Register (Address 20, Hex 14)

| Bit | Name | Description | Type ${ }^{1}$ | Default |
| :---: | :---: | :---: | :---: | :---: |
| 20.15:12 | LED1 <br> Programming bits | $0000=$ Display Speed Status (Continuous, Default) <br> 0001 = Display Transmit Status (Stretched) <br> 0010 = Display Receive Status (Stretched) <br> 0011 = Display Collision Status (Stretched) <br> $0100=$ Display Link Status (Continuous) <br> 0101 = Display Duplex Status (Continuous) <br> $0110=$ Display Isolate Status (Continuous) <br> 0111 = Display Receive or Transmit Activity (Stretched) <br> $1000=$ Test mode- turn LED on (Continuous) <br> 1001 = Test mode- turn LED off (Continuous) <br> 1010 = Test mode- blink LED fast (Continuous) <br> 1011 = Test mode- blink LED slow (Continuous) <br> $1100=$ Display Link and Receive Status combined ${ }^{2}$ (Stretched) $^{3}$ <br> 1101 = Display Link and Activity Status combined ${ }^{2}$ (Stretched) ${ }^{3}$ <br> $1110=$ Display Duplex and Collision Status combined ${ }^{4}$ (Stretched) ${ }^{3}$ <br> 1111 = Display Link and Rx_ERR Status combined ${ }^{2}$ (Blink) | R/W | 0000 |
| 20.11:8 | LED2 <br> Programming bits | 0000 = Display Speed Status <br> 0001 = Display Transmit Status <br> 0010 = Display Receive Status <br> 0011 = Display Collision Status <br> 0100 = Display Link Status <br> 0101 = Display Duplex Status <br> 0110 = Display Isolate Status <br> 0111 = Display Receive or Transmit Activity <br> $1000=$ Test mode- turn LED on <br> $1001=$ Test mode- turn LED off <br> $1010=$ Test mode- blink LED fast <br> 1011 = Test mode- blink LED slow <br> $1100=$ Display Link and Receive Status combined ${ }^{2}$ (Stretched) ${ }^{3}$ <br> 1101 = Display Link and Activity Status combined ${ }^{2}$ (Default)(Stretched) ${ }^{3}$ <br> $1110=$ Display Duplex and Collision Status combined ${ }^{4}$ (Stretched) ${ }^{3}$ <br> 1111 = Display Link and Rx_ERR Status combined ${ }^{2}$ (Blink) | R/W | 1101 |
| 1. $\mathrm{R} / \mathrm{W}=$ Read/Write, RO = Read Only, LH = Latching High. <br> 2. Link status is the primary LED driver. The LED is asserted (solid ON) when the link is up. The secondary LED driver (Receive, Activity, or Error) causes the LED to change state (blink). <br> 3. Combined event LED settings are not affected by Pulse Stretch bit 20.1. These display settings are stretched regardless of the value of 20.1. <br> 4. Duplex status is the primary LED driver. The LED is asserted (solid ON) when the link is full duplex. Collision status is the secondary LED driver. The LED changes state (blinks) when a collision occurs. |  |  |  |  |

Table 70. LED Configuration Register (Address 20, Hex 14) (Continued)

| Bit | Name | Description | Type ${ }^{1}$ | Default |
| :---: | :---: | :---: | :---: | :---: |
| 20.7:4 | LED3 <br> Programming bits | $0000=$ Display Speed Status <br> 0001 = Display Transmit Status <br> 0010 = Display Receive Status <br> 0011 = Display Collision Status <br> 0100 = Display Link Status <br> 0101 = Display Duplex Status <br> 0110 = Display Isolate Status <br> 0111 = Display Receive or Transmit Activity <br> $1000=$ Test mode- turn LED on <br> $1001=$ Test mode- turn LED off <br> $1010=$ Test mode- blink LED fast <br> 1011 = Test mode- blink LED slow <br> $1100=$ Display Link and Receive Status combined ${ }^{2}$ <br> (Stretched) ${ }^{3}$ <br> 1101 = Display Link and Activity Status combined ${ }^{2}$ <br> (Stretched) ${ }^{3}$ <br> $1110=$ Display Duplex and Collision Status combined ${ }^{4}$ <br> (Default) (Blink) ${ }^{3}$ <br> 1111 = Display Link and Rx_ERR Status combined ${ }^{2}$ (Blink) | R/W | 1110 |
| 20.3:2 | LEDFREQ | $00=$ Stretch LED events to 30 ms <br> 01 = Stretch LED events to 60 ms <br> $10=$ Stretch LED events to 100 ms <br> 11 = Reserved | R/W | 00 |
| 20.1 | PULSE- <br> STRETCH | 1 = Enable pulse stretching of all LEDs $0=$ Disable pulse stretching of all LEDs ${ }^{2}$ | R/W | 1 |
| 20.0 | Reserved | Reserved | R/W | 0 |
| 1. $\mathrm{R} / \mathrm{W}=$ Read/Write, $\mathrm{RO}=$ Read Only, LH = Latching High. <br> 2. Link status is the primary LED driver. The LED is asserted (solid ON) when the link is up. The secondary LED driver (Receive, Activity, or Error) causes the LED to change state (blink). <br> 3. Combined event LED settings are not affected by Pulse Stretch bit 20.1. These display settings are stretched regardless of the value of 20.1. <br> 4. Duplex status is the primary LED driver. The LED is asserted (solid ON) when the link is full duplex. Collision status is the secondary LED driver. The LED changes state (blinks) when a collision occurs. |  |  |  |  |

Table 71. Receive Error Count Register (Address 21)

| Bit | Name | Description | Type ${ }^{1}$ | Default |
| :---: | :--- | :--- | :---: | :---: |
| $21.15: 0$ | Receive Error <br> Count | A 16-bit counter value indicating the number of times a <br> receive packet with errors occurred. Only one event gets <br> counted per packet. When maximum count is reached, the <br> 16-bit counter remains full until cleared. Refer to the <br> discussion of "Out-of-Band Signalling" on page 74 for <br> details. | $\mathrm{RO} /$ | SC |$\quad 0$|  |
| :--- |
| 1. RO $=$ Read Only <br> S/C $=$ Self Clearing when read |

Table 72. RMII Out-of-Band Signalling Register (Address 25)

| Bit | Name | Description | Type ${ }^{1}$ | Default |
| :---: | :---: | :---: | :---: | :---: |
| 25:15:7 | Reserved | Reserved | R/W | 0 |
| 25:6:4 | BIT1 | These three bits select which status information is available on the RXD(1) bit of the RMII bus. ```000 = Link 001 = Speed 010 = Duplex 011 = Auto-negotiation complete 100 = Polarity reversed 101 = Jabber detected 110 = Interrupt pending 111 = Isolate``` | R/W | 000 |
| 25.3:1 | BITO | These three bits select which status information is available on the RXD(0) bit of the RMII bus. ```000 = Link 001 = Speed 010 = Duplex 011 = Auto-negotiation complete 100 = Polarity reversed 101 = Jabber detected 110 = Interrupt pending 111 = Isolate``` | R/W | 000 |
| 25.0 | PROGRMII | 1 = Enable programmable RMII Out-of-Band signalling. When enabled, bits $6: 1$ specify which status bits are available on the RMII RXD data bus. $0=$ Disable Out-of-Band signalling. | R/W | 0 |
| 1. R/W = Read/Write RO = Read Only |  |  |  |  |

Table 73. Trim Enable Register (Address 27)

|  | Per-Port |  |  |  |
| :--- | :--- | :--- | :--- | :---: |
| $27.11: 10$ | $00=3.3 \mathrm{~ns}$ (default is pins SLEWCTRL<1:0> <br> Rise Time <br> Control | $01=3.6 \mathrm{~ns}$ <br> $10=3.9 \mathrm{~ns}$ <br> $11=4.2 \mathrm{~ns}$ | R/W | 00 |
| 27.9 | AMDIX_EN | $0=$ Disable auto MDIX (default is pin auto_mdix_en) <br> $1=$ Enable auto MDIX | R/W | 0 |


| Reg Title | Bit Fields |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | Addr |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |  |
| Control Register |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Control | Reset | Loopback | Speed Select | $\begin{gathered} \mathrm{A} / \mathrm{N} \\ \text { Enable } \end{gathered}$ | Power Down | Isolate | $\xrightarrow[\text { Re-start }]{\text { AN }}$ | Duplex Mode | COL Test | Speed |  |  | Rese |  |  |  | 0 |
| Status Register |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Status | 100Base-T4 | 100Base- X Full Duplex | 100Base-X Half Duplex | $\begin{aligned} & \text { 10Mbps } \\ & \text { Full } \\ & \text { Dunle } \end{aligned}$ Duplex | $\begin{aligned} & \text { 10Mbps } \\ & \text { Half } \\ & \text { Duplex } \end{aligned}$ | 100Base- T2 Full Duplex | 100Base-T2 <br> Half Duplex | Extended Status | Reserved | MF <br> Preamble Suppress | $\begin{gathered} \text { A/N } \\ \text { Complete } \end{gathered}$ | Remote Fault | A/N Ability | Link Status | Jabber Detect | Extended Capability | 1 |
| PHY ID Registers |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| PHY ID 1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | 2 |
| PHY ID2 | PHY ID No |  |  |  |  |  | MFR Model ${ }^{\text {No }}$ |  |  |  |  |  | MFR Rev No |  |  |  | 3 |
| Auto-Negotiation Advertisement Register |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| A/N <br> Advertise | Next Page | Reserved | Remote Fault | Reserved | Asymm Pause | Pause | 100Base-T4 | 100BaseTX Full Duplex | $\begin{gathered} \text { 100Base- } \\ \text { TX } \end{gathered}$ | 10Base-T Full Duplex | 10Base-T |  |  | Selector Fiel |  |  | 4 |
| Auto-Negotiation Link Partner Base Page Ability Register |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| A/N Link Ability | Next Page | Ack | Remote Fault | Reserved | Asymm Pause | Pause | 100Base-T4 | 100Base- TX Full Duplex | $\begin{aligned} & \text { 100Base- } \\ & \text { TX } \end{aligned}$ | 10Base-T Full Duplex | 10Base-T |  |  | Selector Fiel |  |  | 5 |
| Auto-Negotiation Expansion Register |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| A/N Expansion | Reserved |  |  |  |  |  |  |  |  |  | Base Page | Parallel Detect Fault | Link Partner Next Page Able | Next Page Able | Page Received |  | 6 |
| Auto-Negotiation Next Page Transmit Register |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| A/N Next <br> Page <br> Txmit | Next Page | Reserved | Message Page | Ack 2 | Toggle |  |  |  |  | Message | Unformatted | de Field |  |  |  |  | 7 |
| Auto-Negotiation Link Partner Next Page Ability Register |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| A/N Link Next Page | Next Page | Ack | Message Page | Ack 2 | Toggle |  |  |  |  | Messag | Unformated | F Field |  |  |  |  | 8 |

Table 74. Register Bit Map (Continued)
ґәәบsełfa

| Reg Title | Bit Fields |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | Addr |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |  |
| Port Configuration Register |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Port Config | Reserved | $\begin{gathered} \text { Link } \\ \text { Disable } \end{gathered}$ | Txmit Disable | Bypass Scramble (100TX) | Bypass 4B/5B (100TX) | Jabber <br> (10T) | $\begin{gathered} \text { SQE } \\ \text { (10T) } \end{gathered}$ | TP Loopback (10T) | Reserved | FIFO Size | PRE_EN | Reserved | Reserved | Remote Fault Enable | Alternate Next Page | Fiber | 16 |
| Quick Status Register |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Quick <br> Status | Reserved | $\begin{aligned} & \text { 10/100 } \\ & \text { Mode } \end{aligned}$ | Transmit Status | Receiver Status | Collision Status | Link | Duplex Mode | Auto-Neg | Auto-Neg Complete | FIFO Error | Polarity | Pause | Error | Reserved | Reserved | Reserved | 17 |
| Interrupt Enable Register |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Interrupt Enable |  |  |  | Reserved |  |  |  | Counter Mask | Auto-Neg Mask | Speed Mask | Duplex Mask | Link Mask | Isolate Mask | Reserved | Interrupt Enable | Test Interrupt | 18 |
| Interrupt Status Register |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Interrupt Status |  |  |  | Reserved |  |  |  | Rx_ER Counter Full | Auto-Neg Done | Speed Change | Duplex Change | $\begin{aligned} & \text { Link } \\ & \text { Change } \end{aligned}$ | Isolate Change | MD Interrupt | Reserved | Reserved | 19 |
| LED Configuration Register |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| LED Config |  |  |  |  |  |  |  |  |  |  |  |  |  | Feq | Pulse Stretch | Reserved | 20 |
| Receive Error Count Register |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Rcv Error Count |  |  |  |  |  |  |  | Receive E | or Count |  |  |  |  |  |  |  | 21 |
| False Carrier Counter Register |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Reserved |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  | 22 |
| Programmable RMII Out-of-Band Signalling Register |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| RMII OOB <br> Signalling |  |  |  |  | Reserved |  |  |  |  |  | Bit 1 |  |  | Bit 0 |  | Program RMII | 25 |
| Programmable RMII Out-of-Band Signalling Register |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Trim Enable | Reserved |  |  |  | Per Port SlewControl |  | Auto-MDIX | Manual MDIX | $\begin{gathered} \text { Analog } \\ \text { Loop } \end{gathered}$ | Reserved |  |  |  |  |  |  | 27 |

### 6.0 Package Specifications

Figure 61. LXT9785 208-Pin PQFP Plastic Package Specification
( Part Number LXT9785HC

Figure 62. LXT9785 241-Ball PBGA Package Specification (LXT9785BC)



[^0]:    1. The /I/ (Idle) code group is sent continuously between frames.
[^1]:    1. Typical values are at $25^{\circ} \mathrm{C}$ and are for design aid only; not guaranteed and not subject to production testing.
    2. Voltages with respect to ground unless otherwise specified.
