## MOS GRAPHIC DISPLAY PROCESSOR (GDP) SELECTABLE RESOLUTIONS IN BLACK AND WHITE OR COLOR: **EF9365**: 512 x 512 (interlaced scan) 256 x 256, 128 x 128, 64 x 64 (non interlaced scan) **EF9366**: 512 x 256 (non interlaced scan) - HIGH SPEED VECTOR PLOT WELL SUITED TO ANIMATION (up to 1 500 000 dots/s. and an average value of 900 000 dots/s.) 4 TYPES OF LINES. - MULTIPLEXED ADDRESS AND REFRESH FOR 16 K OR 64 K DYNAMIC RAMs - NO LIMITATION ON THE NUMBER OF SELEC-TABLE MEMORY PLANES (colors, grey levels or any other attributes) - MULTIPAGE APPLICATION CAPABILITY - ON-CHIP FULL ASCII CHARACTER GENER-ATOR (96) MAXIMUM ALPHANUMERIC SCREEN DENSITY: 85 x 57 - PROGRAMMA-BLE SIZES AND ORIENTATIONS - DIRECT INTERFACING WITH THE MONITOR THROUGH THE COMPOSITE SYNCHRO AND BLANKING SIGNALS - AUTOMATIC ALLOCATION OF DISPLAY ME-MORY IN REFRESH, WRITE, DUMP, AND DIS-PLAY CYCLES - LIGHT PEN REGISTERS AND CONTROL SI-GNALS - THREE TYPES OF INTERRUPT REQUESTS - FULLY STATIC DESIGN - TTL COMPATIBLE I/O - SINGLE + 5 VOLT SUPPLY. #### DESCRIPTION The GDP is a true high resolution graphic display processor, which contains all the functions required to process vector generation at a very high speed and to generate all the timing signals required for interfacing interlaced or non interlaced video data on a raster scan CRT display compatible with the CCIR 625 line 50 Hz standard. The GDP flexibility results from its direct interfacing with any 8 bit MPU bus and its 11 internal registers. E88 EF9365-01 #### TYPICAL APPLICATION #### **TEST LOADS** #### **BLOCK DIAGRAM** #### GENERAL DESCRIPTION Developed using NMOS technology, the GDP is an intelligent raster scan video display controller, fully programmable via an eight-bit microprocessor bus. Besides all the timing logic functions required to generate the video, sync and blanking signals, the GDP includes two hardwired display processors: a vector and a character generator. This unique feature allows an ultrafast screen writing speed (the 512 dot diagonal may be written in less than 700 $\mu$ s) at almost no microprocessor processing cost. The GDP is particularly well-suited to all applications in which the display memory is not directly addressed by the MPU. This feature allows a total asynchronism between the MPU and the GDP memory cycles and preserves the whole MPU memory addressing space. Nevertheless, where direct exchange between the microprocessor and the memory is necessary, the on-chip allocation controller will allow this exchange without display interference. The GDP is programmable using 11 internal registers occupying 16 consecutive addresses. These registers can also be modified by the GDP's hardwired processors while a command is being executed. Note: A summary of data codes and registers is given in the Register address table. Hexadecimal values are subscripted 16 and the register bits are numbered as follows: | MSB | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | LSB | |-----|---|---|---|---|---|---|---|---|-----| | | ! | | | | | | | | | #### ABSOLUTE MAXIMUM RATINGS | Symbol | Parameter | Value | Unit | |------------------|-----------------------|----------------|------| | Vcc | Supply Voltage | - 0.3 to + 7.0 | V | | Vin | Input Voltage | - 0.3 to + 7.0 | V | | TA | Operating Temperature | 0 to + 70 | °C | | T <sub>stq</sub> | Storage Temperature | - 55 to + 150 | °C _ | The GDP inputs are protected against high static voltages and electric fields; nevertheless, normal precautions should be taken to avoid voltages above the limit values on this high impedance circuit. ## STATIC ELECTRICAL PARAMETERS ( $V_{CC}$ = 5 V $\pm$ 5 %, $V_{SS}$ = 0, $T_A$ = 0 to 70 $^{\circ}$ C unless otherwise noted) | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-------------------|------------------------------------------------------------------------------|-----------------------|------|-----------------------|------| | VIH | Input Hgih Voltage Except CK | V <sub>SS</sub> + 2.2 | - | Vcc | V | | V <sub>IHCK</sub> | Input High Voltage CK | V <sub>SS</sub> + 3.5 | - | Vcc | V | | V <sub>IL</sub> | Input Low Voltage | V <sub>SS</sub> - 0.3 | - | V <sub>SS</sub> + 0.8 | | | lin | Input Leakage Current (V <sub>in</sub> = 0 to 5.25 V, V <sub>CC</sub> = max) | - | 1.0 | 2.5 | μΑ | | Voh | Output High Voltage (I <sub>load</sub> = - 100 μA, V <sub>CC</sub> = min) | V <sub>SS</sub> + 2.4 | | - | V | | Vol | Output Low Voltage (I <sub>load</sub> = 1.6 mA, V <sub>CC</sub> = min) | - | | V <sub>SS</sub> + 0.4 | V | | lcc | Supply Current 9 | - | 80 | | mA | | Cin | Capacitance (V <sub>in</sub> = 0, T <sub>A</sub> = + 25 °C, f = 1.0 MHz) | - | - | 12 | рF | | Cout | , | - | - | 12 | pF | # **DYNAMIC OPERATING CONDITIONS** ( $V_{DD}$ = 5.0 V ± 5 % ; $T_A$ = 0 to + 70 °C unless otherwise noted) | Symbol | Time (ns) | Min. | Max. | |------------------|-------------------------------------------|------|----------| | tck | Clock Period | 560 | | | t <sub>CLK</sub> | CK Pulse Width, Low | 330 | | | tckH | CK Pulse Width, High | 190 | | | CKLDAD | CK Low to Valid DAD | | 320 | | CKHDAD | CK High to Valid DAD | | 180 | | CKLSYNC | CK Low to Valid SYNC | | 300 | | CKLBLK | CK Low to Valid BLK | | 310 | | CKLVB | CK Low to Valid VB | | 500 | | CKLALL | CK Low to Valid ALL | | 300 | | CKLMSL | CK Low to Valid MSL | | 300 | | CKLDW | CK Low to Valid DW | | 310 | | CKLMFR | CK Low to Valid MFREE | | 500 | | CKLDIN | CK Low to Valid DIN | | 310 | | CKLIRQ | CK Low to Valid IRQ | | 1500 | | CKLWHI | CK Low to Valid WHITE | | 530 | | tel | E Pulse Width, Low | 450 | | | ten | E Pulse Width, High | 430 | | | tas | Address Pre-Setup Time | 160 | | | tan | Address Hold Time | 10 | <u> </u> | | t <sub>DSW</sub> | Data Pre-Setup Time (write) | 260 | | | tode | Data Setup Time (read) | | 320 | | tohr | Data Hold Time (read) | 10 | | | tiB | IRQ Release Time | | 1600 | | LPHW | LPCK High to WHITE High (if command 0816) | | 1600 | | LPHIRQ | LPCK High to IRQ Low | | 1600 | | tPCKH | LPCK High Hold Time | 150 | | | tr | CK and E Rise Times | | 20 | | tf | CK and E Fall Times | | 20 | ## **CLOCK AND OUTPUT CHARACTERISTICS** #### **IRQ** RELEASE TIME #### MICROPROCESSOR BUS, WRITE ACCES ## MICROPROCESSOR BUS, READ ACCESS ## SYNCHRONOUS SIGNALS WITH CK INPUT #### LIGHT PEN SIGNALS #### PIN DESCRIPTION <sup>\*</sup> FMAT should be connected to Vcc in the EF9366. ## POWER SUPPLY, CLOCK AND OPERATING PARAMETERS | Name | Pin<br>Type | N° | Function | Description | |------|-------------|----|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Vss | s | 20 | Power Supply | Ground | | Vcc | S | 40 | Power Supply | + 5 V | | СК | l | 1 | Clock | Master Clock. All internal processor states are modified on the falling edge of this signal. The whole circuit logic is static and the cycle of this clock needs only to be ajusted according to the shape and accuracy the synchronizing signals should feature. DAD Memory Address Multiplexing Signal. If CK is low, low addresses (or row addresses for the memory) are those that are output on DAD. For SYNC to be in compliance with the applicable CCIR standards (FMAT high) the input frequency on CK should be 1.750 MHz. If FMAT is low or for the EF9366, the frame frequency equals 50 Hz provided that the input frequency on CK is 1.7472 MHz. | | FMAT | 1 | 8 | Format | EF9365 should be connected to $V_{CC}$ for a 512 line vertical resolution (interlaced scan) and to $V_{SS}$ for 256 lines or less (non-interlaced scan). The shape of the synchronizing signals, the address distribution on DAD and the MSL output functions are changed by this input.<br>EF9366: not used (should be connected to $V_{CC}$ ). | | wo | I | 23 | Write Only | When WO is high, memory refresh nor display no longer exist. The hard <u>wired</u> write proccessors may operate without being interrupted. The ALL signals is always high. | ### SYNCHRONIZING AND BLANKING SIGNALS | Sync | 0 | 34 | Video Monitor<br>Synchronizing | Video Monitor Line and Frame Sync Signal. The SYNC signal complies with CCIR 625-line 50 Hz standard provided the CK frequency is 1.750 MHz and FMAT is high. If FMAT is low or for the EF9366, the frames are no longer interlaced and all comprise 312 lines. This output is not affected by the WO input and CTRL1 register. | |------|---|----|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BLK | 0 | 25 | Blanking | This signal is high apart the display window (writing or refresh). It is always high if bit 2 in register CTRL1 is high, but it is not affected by the WO input. | | VB | 0 | 16 | Vertical Blanking | This signal is not affected by WO and register CTRL1. High during vertical blanking. | ## DISPLAY MEMORY ADDRESSING SIGNALS | DAD0<br>to<br>DAD6 | 0 | 37, 39,<br>38, 4<br>3, 2, 5 | Display Address | Addresses that are multiplexed by the CK signal. Provided for the Automatic Refresh of the 16 K or 64 K Dynamic Memories. | |--------------------|---|-----------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MSL0<br>to<br>MSL3 | 0 | 6, 36<br>7, 35 | Memory Select | Pixel write select signals (see section : display memory configuration). | | ALL | 0 | 22 | Access to all<br>Memory Units | This signal makes it possible to discriminate between the collective memory accesses to all chips (display, refresh or erease), and the memory accesses to a single pixel for a vector or character writing purposes. This signal is low for collective access. | ## DISPLAY MEMORY CONTROL SIGNALS | | | • | | | |-------|---|----|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DIN | 0 | 15 | Display In | Selection of the memory data code corresponding to the display screen in the 'off' condition (active when high). For a black-and-white display (1 bit per pixel), DIN may directly be the storage entry data. | | DW | 0 | 14 | Display Write | Display memory write signal. Active when Low | | MFREE | 0 | 19 | Memory Free | Signal low during the next memory idle period following the OF <sub>16</sub> command. This signal allows exchanges between the microprocessor and the X and the Y flagged memory segment without affecting the display. | #### MICROPROCESSOR BUS SIGNALS | 1/0 | 33<br>to<br>26 | Data Bus | I/O buffers opening is controlled through $\overline{E}$ , and the related direction through R/W. | |-----|----------------|------------------------------|------------------------------------------------------------------------------------------------------| | ı | 9<br>to<br>12 | Address Bus | Address of the register involved in microprocessor access. | | ı | 18 | Read/Write<br>Signal | Read/Write Signal. Write when Low. | | T | 17 | Enable | Bus exchange synchronizing and enabling signal. | | 0 | 13 | Interrupt<br>Request | Interrupt request towards the microprocessor, programmable through register CTRL1. Open Drain Output | | | - | to 26 I 9 to 12 I 18 I 17 | to 26 I 9 Address Bus to 12 I 18 Read/Write Signal I 17 Enable O 13 Interrupt | #### LIGHT PEN OPERATING SIGNALS | WHITE | 0 | 24 | Forcing to White<br>Level | Forces white level on video signal, for use of the light pen. Active when Low. | |-------|---|----|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | LPCK | 1 | 21 | Light Pen<br>Strobe | Light Pen Input. When the mechanism is set, a rising edge loads into registers XLP and YLP the current display address and sets the XLP register's LSB high. | #### REGISTER DESCRIPTION X AND Y REGISTERS (Addresses: 816, 916, A16, B16) The X and Y registers are 12-bit read-write registers. They indicate the position of the next dot to be written into the display memory. They have no connection at all with the video signal generating scan, but they point the write address, in the same way as the pen address on a plotter. These 2 registers are incremented or decremented, prior to each write operation into the display memory, by the internal vector and character generators, or they may be directly positioned by the microprocessor. This 2 x 12 bit write address covers a 4096 x 4096 point addressing space. Only the LSBs are used here, since the maximum definition of the picture actually stored is 512 x 512 pixels (picture elements). The MSBs are either ignored or used to inhibit writing where the actual screen is regarded as being a window within a 4096 x 4096 space. The above features along with the relative mode description of all picture component elements make it possible to automatically solve the great majority of edge cut-off problems. DELTAX AND DELTAY REGISTERS (Addresses: 5<sub>16</sub>, 7<sub>16</sub>). The DELTAX and DELTAY registers are 8-bit readwrite registers. They indicate to the vector generator the projections of the next vector to be plotted, on the X and Y axes respectively. Such values are unsigned integers. The plotting of a vector is initiated by a write operation in the command register (CMD). CSIZE REGISTER (Address: 316) The CSIZE register is an 8-bit read-write register. It indicates the scaling factors of X and Y registers for the symbols and characters. 98 characters are generated from a 5 x 8 pixel matrix defined by an internal ROM. In the standard version, it contains the alphanumeric characters in the ASCII code which may be printed, together with a number of special symbols. | MSB | P | Q | LSB | |-----|---|---|-----| Each symbol can be increased by a factor P(X) or Q(Y). These factors are independent integers which may each vary from 1 to 16 and which are defined by the CSIZE register. The symbol generation sequence is started after writing the ASCII code of the symbol to be represented in the CMD register. CTRL1 REGISTER (Address: 116). The CTRL1 register is a 7-bit read-write register, through which the general circuit operation may be fed with the required parameters. - Bit 0 : When low, this bit inhibits writing in display memory (equivalent to pen or eraser up). When high, this bit enables writing in display memory (pen or eraser down). This bit controls the DW output. - Bit 1: When low, this bit selects the eraser. When high, this bit selects the pen. This bit controls the DIN output. - Bit 2: When low, this bit selects normal writing mode (writing apart from the display and refresh periods, which are a requirement for the dynamic storages) in display memory. When high, this bit selects the high speed writing mode: the display periods are deleted. Only the dynamic storage refresh periods are retained. - Bit 3: When low, this bit indicates that the 4096 x 4096 space is being used (the 12 X and Y bits are significant). When high, this bit selects the cyclic screen operating mode. - Bit 4: When low, this bit inhibits the interrupt triggered by the light pen sequence completion. When high, this bit enables the interrupt. - Bit 5: When low, this bit inhibits the interrupt release by vertical blanking. When high, this bit enables the interrupt. Bit 6: When low, this bit inhibits the interrupt indicating that the system is ready for a new command. When high, this bit enables the interrupt. Bit 7: Not used. Always low in read mode. #### CTRL2 REGISTER (Address: 216) The CTRL2 register is a 4-bit read/write register, through which the plotting of vectors and characters may be denoted by parameters. - Bit 0, 1: These 2 bits define 4 types of lines (continuous, dotted, dashed, dash-dotted). - Bit 2: When low, this bit defines straight writing. When high, it defines tilted characters. - Bit 3: When low, this bit defines writing along an horizontal line. When high, this bit defines writing along a vertical line. - Bit 4, 5, 6, 7: Not used. Always low in read mode. #### CMD COMMAND REGISTER (Address: 016) The CMD register is an 8-bit write-only register. Each write operation in this register causes a command to be executed, upon completion of the time necessary for synchronizing the microprocessor access and the GDP's CK clock. Several types of command are available: - vector plotting - character plotting - \_ screen erase - light pen circuitry setting - access to the display memory through an external circuitry. - indirect modification of the other registers (commands that make it possible for the X, Y, DEL-TAX, DELTAY, CTRL1, CTRL2 and CSIZE registers to be amended or scratched). #### STATUS REGISTER (Address 0<sub>16</sub>) The STATUS register is an 8-bit read-only register. It is used to monitor the status of the executing statements entered into the circuit, and more specifically to avoid the need for modifying a register that is already used for the command currently executing. - Bit 0: When low, this bit indicates that a light pen sequence is currently executing. When high, it indicates that no light pen sequence is currently executing. - Bit 1: This bit is high during vertical blanking. It is the VB signal recopy. - Bit 2: When low, this bit indicates that a command is currently executing. - When high, this bit indicates that the circuit is ready for a new command. - Bit 3: When low, this bit indicates that the X and Y registers point within the display window. When high, this bit indicates that the X and Y registers are pointing outside the memory display. This bit is the logic OR of the unused MSBs of the X and Y registers. - Bit 4: When high, this bit indicates that an interrupt has been initiated by the completion of a light pen running sequence. Such an interrupt is enabled by bit 4 in CTRL1 register. - Bit 5: When high, this bit indicates that an interrupt has been initiated by vertical blanking. Such an interrupt is enabled by bit 5 in CTRL1 register. - Bit 6: When high, this bit indicates that an interrupt has been initiated by the completion of execution of a command. Such an interrupt is enabled by bit 6 in CTRL1 register. - Bit 7: When high, this bit indicates that an interrupt has been initiated. It is the logic OR of bits 4, 5 and 6 in STATUS register. The IRQ output state is always the opposite of the status of this bit. - Note: Bits 4, 5, 6 and 7 are reset low by a read of the STATUS register. ## XLP AND YLP REGISTERS (Addresses C<sub>16</sub> and D<sub>16</sub>) The XLP and YLP registers are read-only registers, with 7 and 8 bits respectively. Upon completion of a light pen running sequence, they contain the display address sampled by the first edge appearing rising on the LPCK input. The use of such registers is discussed in section: **Use of light pen circuitry**. - Notes: 1. All internal registers may be read or written at any time by the microprocessor. However, the precautions outlined below should be observed: - Do not write into the CMD register if execution of the previous command is not completed (bit 2 of STATUS register). - Do not alter any register if it is used as an input parameter for the internal hardwired systems (e. g.: modifying the DELTAX register while a vector plotting sequence is in progress). - Do not read a register that is being asynchronously modified by the internal hardwired systems (e. g.: rea- ding the X register while a vector plotting sequence is in progress may be erroneous if CK and $\overline{E}$ are asynchronous). Note: 2. On powering up, the writing devices may have any status. Before entering a command for the first time, it is necessary to wait until all functions currently underway are completed, which information can be derived from the STATUS register. #### SYSTEM OPERATING PRINCIPLE #### DISPLAY MEMORY CONFIGURATION Assume a $\mathbf{V} \times \mathbf{H}$ pixel picture. Assume that each pixel is able to adopt $2^{\mathbf{b}}$ different states. A $\mathbf{V} \times \mathbf{H} \times \mathbf{b}$ bit display memory is thus required. In those applications where **H** features a high value, the video signal frequency exceeds the maximum frequency of memory read access. Example: $\mathbf{H} = 512$ with a television line frequency: the pixel succession period on the video signal is 70 ns. It is mandatory that a line of $\mathbf{H}$ dots be cut into $\mathbf{h}$ adjoining segments of $\mathbf{n}$ bits each, read at the same time in the display memory, and thereafter converted to serial form to produce the video signal. $\mathbf{h}$ memory accesses per line are necessary. Each access loads $\mathbf{b}$ $\mathbf{n}$ -bit shift registers. The memory contains $\mathbf{V} \times \mathbf{h} \times \mathbf{b} \mathbf{n}$ -bit words. #### EF9365 The EF9365 circuit is designed to accomodate the following picture formats: - \_ 1. V = H = 512 or a lower of 2 - 2. h = 64 - \_ 3. n = 8, 4, 2 or 1 - 4. Any value for b (the addressing is similar for all memory planes. These planes are managed outside the actual circuit). Circuit operation in the various formats outlined above occurs as described below: ## 512 x 512 pixel format (V = 512, h = 64, n = 8). The FMAT input should be high. The memory is The FMAT input should be high. The memory is made up of V x h bytes = 32 K bytes per memory plane. The byte address is made up of 15 bits : - 14 are output in 2 runs on the DAD pins for the purpose of using 16 K x 1 bit dynamic RAMs, - \_ the 15th one is output on pin MSL3. The 3 MSL0, 1 and 2 outputs allow to select one pixel out of the 8 featuring the same address, for pixel-to-pixel write applications. They issue the number of the involved pixel, encoded on 3 bits. ### 256 x 256 pixel format (V = 256, h = 64, n = 4). The FMAT input should be low. The memory is made up of V x h x n bits, i. e. 16 K 4-bit words. The address of a 4-bit word is made up of 14 bits, which are output in 2 runs on the DAD pins. Each of the 4 MSL pins is used to select one pixel in a 4-bit word for writing purposes. The 2 LSBs in the horizontal writing address are decoded before being output on the MSL pins. Such outputs are active when low. ## Format less than 256 x 256 pixels (V = 128 or 64, h = 64, n = 2 or 1). Such formats are achieved in the same way as for the 256 x 256 pixel format discussed above. Unrequired address bits are output on DAD7. #### FF9366 The EF9366 circuit is designed to accomodate a $(512 \times 256)$ picture format : V = 256, H = 512, h = 64, n = 8, b = any value. The memory is made up of 16 K bytes per memory plane. The byte address is made up of 14 bits which are output in two runs on the DAD pins. The 3 MSL0, MSL1, MSL2 outputs are used to select one pixel out of the 8 featuring the same address. They issue the number of the pixel, encoded on 3 bits. MSL3 is high, and is not used. ## SIGNALS OUTPUT THROUGH THE DAD AND MSL PINS The internal counters which address the display memory are made up of : - 6 horizontal address bits (h = 64) h<sub>0</sub>, h<sub>1</sub>, h<sub>2</sub>, h<sub>3</sub>, h<sub>4</sub>, h<sub>5</sub> - \_ 9 vertical address bits (V ≤ 512) - $t, V_0, V_1, V_2, V_3, V_4, V_5, V_6, V_7$ t is here the LSB. It denotes the line parity and changes every frame because of interlaced scan. Within a same frame, $V_0$ denotes the LSB. The write address is made up of the 9 LSBs of the X and Y internal registers. $$X_0$$ , $X_1$ , $X_2$ , $X_3$ , $X_4$ , $X_5$ , $X_6$ , $X_7$ , $X_8$ , $Y_0$ , $Y_1$ , $Y_2$ , $Y_3$ , $Y_4$ , $Y_5$ , $Y_6$ , $Y_7$ , $Y_8$ The display address and write address are cross-referenced as follows: #### EF9365 #### FMAT = 1 | h <sub>0</sub> | h <sub>1</sub> | h <sub>2</sub> | hз | h <sub>4</sub> | h <sub>5</sub> | t | Vo | V۱ | V <sub>2</sub> | V <sub>3</sub> | V <sub>4</sub> | V <sub>5</sub> | V <sub>6</sub> | V <sub>7</sub> | |----------------|----------------|----------------|----------------|-----------------------|----------------|----|-------|----------------|----------------|----------------|----------------|----------------|----------------|----------------| | $X_3$ | Χ₄ | X <sub>5</sub> | X <sub>6</sub> | <b>X</b> <sub>7</sub> | X <sub>8</sub> | Υo | $Y_1$ | Y <sub>2</sub> | Υ3 | Υ₄ | Y5 | $Y_6$ | $Y_7$ | Y <sub>8</sub> | #### FMAT = 0 | h <sub>0</sub> | h <sub>1</sub> | h <sub>2</sub> | h <sub>3</sub> | h <sub>4</sub> | h <sub>5</sub> | Vo | V <sub>1</sub> | V <sub>2</sub> | V <sub>3</sub> | V₄ | V <sub>5</sub> | V <sub>6</sub> | V <sub>7</sub> | |----------------|----------------|----------------|----------------|----------------|----------------|----|----------------|----------------|----------------|----------------|----------------|----------------|----------------| | X <sub>2</sub> | Хз | Χ₄ | X <sub>5</sub> | $X_6$ | X <sub>7</sub> | Yo | Y <sub>1</sub> | Υ2 | <b>Y</b> 3 | Y <sub>4</sub> | Y <sub>5</sub> | <b>Y</b> 6 | $Y_7$ | #### EF9366 | h <sub>0</sub> | h <sub>1</sub> | h <sub>2</sub> | h <sub>3</sub> | h <sub>4</sub> | h <sub>5</sub> | Vo | V <sub>1</sub> | V <sub>2</sub> | V <sub>3</sub> | V <sub>4</sub> | V <sub>5</sub> | V <sub>6</sub> | V <sub>7</sub> | |----------------|----------------|----------------|----------------|-----------------------|----------------|----|----------------|----------------|----------------|----------------|----------------|----------------|-----------------------| | X <sub>3</sub> | X <sub>4</sub> | X5 | X <sub>6</sub> | <b>X</b> <sub>7</sub> | X <sub>8</sub> | Yo | Υı | Y <sub>2</sub> | Υ3 | Υ₄ | Y <sub>5</sub> | Υ <sub>6</sub> | <b>Y</b> <sub>7</sub> | DAD AND MSL OUTPUT STATUS TABLES #### EF9365 #### FMAT = 1 | | | MSL | | | | | DAD | | | | | | | | |-----|----|-----|---------------------|----------------|---------------------------------|----------------|----------------|----------------|----------------|----------------|----------------|-------|--|--| | ALL | СК | 0 | 1 | 2 | 3 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | | | | 0 | 0 | ., | ~ | | ., | h <sub>5</sub> | h <sub>4</sub> | hз | h2 | h <sub>1</sub> | h <sub>0</sub> | Vo | | | | 0 | 1 | Χo | $X_0 \mid X_1 \mid$ | | X <sub>2</sub> V <sub>1</sub> | | | V <sub>5</sub> | V₄ | V <sub>3</sub> | $V_2$ | t | | | | 1 | 0 | , · | | V | V | X <sub>8</sub> | <b>X</b> 7 | X <sub>6</sub> | X <sub>5</sub> | Χ₄ | Хз | $Y_1$ | | | | 1 | 1 | X₀ | X <sub>1</sub> | X <sub>2</sub> | Y <sub>2</sub> | Y <sub>8</sub> | Υ7 | Υ6 | $Y_5$ | Y <sub>4</sub> | Υ3 | Υo | | | #### EF9365 FMAT = 0 | | | | M | SL | | DAD | | | | | | | | | |-----|----|---|-----------------------------------|----|---|----------------|----------------|-----------------------|----------------|----------------|----------------|----------------|--|--| | ALL | CK | 0 | 1 | 2 | 3 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | | | | 0 | 0 | | | | _ | h <sub>5</sub> | h <sub>4</sub> | hз | h <sub>2</sub> | h <sub>1</sub> | hο | $V_0$ | | | | 0 | 1 | 0 | ١٠ | 0 | 0 | V <sub>7</sub> | V <sub>6</sub> | $V_5$ | V₄ | ٧3 | V <sub>2</sub> | V <sub>1</sub> | | | | 1 | 0 | | X <sub>0</sub> and X <sub>1</sub> | | | | | X5 | X <sub>4</sub> | Хз | $X_2$ | Υo | | | | 1 | 1 | ( | decoded<br>(active low) | | | | Υ <sub>6</sub> | <b>Y</b> <sub>5</sub> | Y <sub>4</sub> | Υ3 | Y <sub>2</sub> | Υ1 | | | If FMAT is high, the 128 refresh accesses are executed at 2 line intervals, for only one half of the memory, the 32 K-bytes being split into two 16 K-byte blocks. The V<sub>1</sub> output on MSL3 is used to switch over from one block to the other at 2 line intervals. #### EF9366 | | MSL | | | | | DAD | | | | | | | | |-----|-----|----|----|----------------|---|-----------------------|----------------|----------------|----------------|----------------|----------------|-------|--| | ALL | СК | 0 | 1 | 2 | 3 | 0 | 1 | 2 | 3 | 4 | 5 | 6 | | | 0 | 0 | | | | 1 | h <sub>5</sub> | h <sub>4</sub> | hз | h <sub>2</sub> | h <sub>1</sub> | h <sub>0</sub> | ٧o | | | 0 | 1 | Χo | | X <sub>2</sub> | 1 | V <sub>7</sub> | V <sub>6</sub> | $V_5$ | V₄ | V <sub>3</sub> | V <sub>2</sub> | V۱ | | | 1 | 0 | ^0 | Χı | ^2 | 1 | Х8 | $X_7$ | X <sub>6</sub> | X5 | Χ₄ | X <sub>3</sub> | Υo | | | 1 | 1 | Ì | | | 1 | <b>Y</b> <sub>7</sub> | $Y_6$ | Y <sub>5</sub> | Y <sub>4</sub> | $Y_3$ | Υ2 | $Y_1$ | | During vertical blanking, such a refresh is achieved using 4 lines at 16 line intervals. If FMAT is low or for the EF9366: the 128 refresh accesses are executed at 2 display line intervals. #### MEMORY OPERATION SEQUENCE ALONG ONE FRAME Apart from the window where the memory is used for display purposes exclusively, write operations may be performed, except during 3 refresh periods. The three period types, D, W and R, respectively, are indicated outside the circuit through the BLK and ALL signals: | | BLK | ALL | |---|-----|-----| | D | 0 | 0 | | W | 1 | 1 | | R | 1 | 0 | #### Exceptions: If bit 2 in register CTRL1 is high (high speed write), the display period is suppressed and 19 - refresh cycles of 4 lines each are executed during one frame. - As long as the WO input is high, the circuit is set to write mode, and BLK retains the same outline as it has under normal operating conditions. In these two cases, executing codes $04_{16}$ , $06_{16}$ , $07_{16}$ and $0C_{16}$ triggers a complete D sequence for a highspeed scan of all addresses. This lasts two frames if FMAT is high or one frame if FMAT is low and for the EF9366 version. 15/29 #### COMPOSITE SYNC AROUND FRAME SYNC #### **DETAILED LINE DIAGRAM** #### HARDWIRED WRITE PROCESSOR OPERA-TION IN DISPLAY MEMORY The hardwired write processors are sequenced by the master clock CK. They receive their parameters from the microprocessor bus. They control the X, Y write address, and the DIN, $\overline{DW}$ , $\overline{MFREE}$ and $\overline{IRQ}$ outputs. These hardwired processors operate in continuous mode. In the event of conflicting access to the display memory, the display and refresh processors have priority. Since command decoding is synchronous with the CK master clock, any write operation into the (CMD) command register triggers a synchronizing mechanism which engages the circuit for a maximum of 2 CK cycles when the $\overline{\mathbb{E}}$ input returns high. The circuit remains engaged throughout command execution. No further command should be entered as long as bit 2 in STATUS register is low. #### VECTOR PLOTTING The internal vector generator makes it possible to modify, within the display memory, all the dots which form the approximation of a straight line segment. All vectors plotted are described by the origin dot and the projections on the axes. The starting point co-ordinates are defined by the X, Y register value, prior to the plotting operation. Projections into the axes are defined as absolute values by the DELTAX and DELTAY registers, with the sign in the command byte that initiates the vector plotting process. The vector approximation achieved here is that established by J. F. BRESENHAM ("Algorithm for computer control of a digital plotter"). This algorithm is executed by a hardwired processor which allows for a further vector component dot to be written in each CK clock cycle. During plotting, the display memory is addressed by the X, Y registers, which are incremented or decremented. On completion of vector plotting, they point to the end of this vector. All vectors may be plotted using any of the following line patterns: continuous, dotted, dashed, dash-dotted, according to the 2 LSBs in register CTRL2. Irrespective of such patterns, the plotting speed remains unchanged. The "pen down-pen up" statement required for plotting non-continuous lines is controlled by the $\overline{DW}$ output. For a specified non-continuous line plotted vector, defined by DELTAX, DELTAY, CTRL2, CMD, the $\overline{ m DW}$ sequencing during the plotting process is always the same, irrespective of vector origin and of the nature of previous plots. This feature guarantees that a specified vector can be deleted by plotting it again after moving X and Y to the starting point, and complementing bit 1 in register CTRL1. Since the vector plotting initiation command defines the sign of the projections into the axes, all vectors may be plotted using 4 different commands. For increased programming flexibility, the system incorporates 16 different commands, supplemented by a set of 128 commands which make it possible to plot small size vectors by ignoring the DELTAX and DELTAY registers. Such commands are as follows: Basic Commands commands which allow ignoring the DELTAX or DELTAY registers by considering them as of zero value **Notes**: Bits 1 and 2 always have the same sign meaning. These 8 codes may be summarized by the following diagram: - Commands which allow ignoring the smaller of the two DELTAX and DELTAY registers, by considering it as being equal to the larger one, which is the same as plotting vectors parallel to the axes or diagonals, using a single DELTA register. · Commands in which the two registers DELTAX and DELTAY may be ignored by specifying the projections through the CMD register (0 to 3 Same direction codes as above. steps for each projection). Plotting cycle sequence: (it is assumed that the vector generator is not interrupted by the display or refresh cycle). Note: Plotting a vector with DELTAX = DELTAY = 0 writes the dot X, Y in memory. It occupies the vector generator for synchronization, initialization and one write cycle. #### CHARACTER AND SYMBOL GENERATOR The character generator operates in the same way as the vector generator, i. e. through incrementing or decrementing the X, Y registers, in conjunction with a $\overline{DW}$ output control. It receives parameters from the CSIZE, CTRL2 and CMD registers. The characters plotted are selected, according to the CMD value, out of 98 matrices (97 8-dot high x 5-dot wide rectangular matrices, and one 4 dot x 4 dot matrix) defined in an internal ROM. Two scaling factors may be applied to the characters plotted using X and Y defined by the CSIZE register. The characters may be tilted, according to the content of register CTRL2. #### Basic matrix Upon completion of a character writing process, the X and Y registers are positioned for writing a further character next to the previous one, with a 1 dot spacing, i. e. Y is restored to its original value and X is incremented by 6. #### Scaling factors Each individual dot in the $5 \times 8$ basic matrix may be replaced by a $P \times Q$ size block. P: X co-ordinate scaling factor Q: Y co-ordinate scaling factor The character size becomes 5 P x 8 Q. Upon completion of the writing process, X is incremented by 6 P. The CK clock cycle count required is 6 P x 8 Q. P and Q may each take values from 1 through 16. They are defined by the CSIZE register. Each value is encoded on 4 bits, value 16 being encoded as 0<sub>16</sub>. In register CSIZE, P is encoded on the 4 MSBs and Q on the 4 LSBs. Among the 97 rectangular matrices available in the standard ROM, 96 correspond to CMD values ranging from 2016 to 7F16, and the 97th matrix to 0A16. In the standard version, these values correspond to the 96 printable characters in the ASCII set. The 97th character is a 5 P x 8 Q block which may be used for deleting the other characters. The 98th code ( $0B_{16}$ ) is used to plot a 4 P x 4 Q graphic block. It locates X, Y, without spacing for the next symbol. Such a block makes it possible to pad uniform areas on the screen. #### **Tilted characters** All characters may be modified to produce tilted characters or to mark the vertical co-ordinate with straight or tilted type symbols. Such changes may be achieved using bits 2 and 3 in register CTRL2. **Note:** Scaling factors P and Q are always applied within the co-ordinates of the character be- fore conversion. #### Character deletion A character may be deleted using either the same command code or command code OA<sub>16</sub>. In either case, bit 1 in register CTRL1 should be inverted, the origin should be the same as prior to a character plotting operation, as should the scaling factors. **Note:** Vector generator and character generator operate in similar ways: | | Vector | Character | |---------------|----------------|----------------| | Dimensions | DELTAX, DELTAY | CSIZE, tilting | | DW Modulation | Type of Line | Character Code | #### USE OF LIGHT PEN CIRCUITRY A rising edge on the LPCK input is used to sample the current display address in the XLP and YLP registers, provided that this edge is present in the frame immediately following loading of the 08<sub>16</sub> or 09<sub>16</sub> code into the CMD register. Here, the frame origin is counted starting with the VB falling edge. With code 08<sub>16</sub>, the WHITE output recopies the BLK signal from the frame origin up to the rising edge on the LPCK input, or when VB starts rising again, if the LPCK input remains low for the entire frame. With code 09<sub>16</sub>, the WHITE output is not activated. The YLP address is 8-bit coded since there are 256 display lines in each frame. The XLP address is 6-bit coded since there are 64 display cycles in each line. These 6 bits are left justified in the XLP register. XLP and YLP register contents match the write address if FMAT is low (or for the EF9366), but should be multiplied by 2 if FMAT is high, so as to be able to match the write address. The address sampled into XLP corresponds to the current memory cycle. Dots detected by the light pen were addressed in the memory during the previous cycle. Hence, 1 should be subtracted from bit 2 in XLP register where the light pen electronic circuitry does not produce any additional delay. If the rising edge on input LPCK occurs while VB is low, then the LSB in XLP is set high. This bit acts as a status signal which is reset to the low state by reading register XLP or YLP. The rising edge first received (LPCK or VB) sets bit 0 in STATUS register high. An interrupt is initiated if bit 4 bin CTRL1 is high. When commands 08<sub>16</sub> or 09<sub>16</sub> have been decoded, bit 2 of the status register goes high (circuit ready for any further command) and bit 0 goes low (light pen operating sequence underway). #### SCREEN BLANKING COMMANDS Three commands (04<sub>16</sub>, 06<sub>16</sub>, 07<sub>16</sub>) will set the whole display memory to a status corresponding to a "black display screen" condition. Another command (0C<sub>16</sub>) may be used to set the whole memory to a status other than black (this condition being determined by bit 1 in register CTRL1). The 4 commands outlined above use the planned scanning of the memory addresses achieved by the display stage. The X and Y registers are not affected by commands 04<sub>16</sub> and 0C<sub>16</sub>. Hence, the time required is that corresponding to one frame (EF9366 or FMAT low) or two frames (FMAT high). The time corresponding to the completion of the frame currently executing when the CMD register is loaded, should be added to the above time. For the screen blanking process, the frame origin is counted starting with the VB falling edge. The only signals affected here are the $\overline{DW}$ output, which remains low when VB is low, and the DIN output which is forced high where the 04<sub>16</sub>, 06<sub>16</sub> and 07<sub>16</sub> commands are entered. Such commands are activated without requiring action by WO input or bit 2 in register CTRL1. While these commands are executing, bit 2 in STATUS register remains low. EXTERNAL REQUEST FOR DISPLAY MEMORY ACCESS (MFREE OUTPUT) On writing code 0F<sub>16</sub> into the CMD register, the MFREE output is set low by the circuitry, during the next free memory cycle. Apart from the display and refresh periods, this cycle is the first complete cycle that occurs after input $\overline{E}$ is reset high. During this cycle, those addresses output on DAD and MSL correspond to the X and Y register contents: DW is high, ALL is high. Should the memory be engaged in a display or refresh operation, (which is the case when ALL is low), then this cycle is postponed to be executed after ALL is reset high. The maximum waiting time is thus 64 cycles. The MFREE signal may be used e. g. for performing a read or write operation into a register located between the display memory and the microprocessor bus. #### INTERRUPTS OPERATION An interrupt may be initiated by three situations denoted by internal signals: - · Circuit ready for a further command - · Vertical blanking signal - Light pen sequence completed. These three signals appear in real time in the STA-TUS register (bits 0, 1, 2). Each signal is cross-referenced to a mask bit in the register CTRL1 (bits 4, 5, 6). If the mask bit is high, the first rising edge that occurs on the interrupt initiating signal sets the related interrupt flip-flop circuit high. The outputs from these three flip-flop circuits appear in the STATUS register (bits 4, 5, 6). If one flip-flop circuit is high, bit 7 in the STATUS register is high, and pin IRQ is forced low. A read operation in the STATUS register resets its 4 MSBs low, after input $\overline{E}$ is reset high. The three interrupt control flip-flops are duplicated to prevent the loss of an interrupt coming during a read cycle of the status register. The status of bits 4, 5 and 6 corresponds to the interrupt control flip-flop circuit output, before input $\overline{\mathsf{E}}$ goes low. An interrupt coming during a read cycle of the STATUS register does not appear in bits 4, 5 and 6 during this read sequence, but during the following one. However, it may appear in bits 0, 1, 2 or on pin IRQ. Table 1: Register Address. | | Addr | ess Reg | ister | | Register | Functions | Number | |----|------|---------|-------|------|--------------------------|----------------------|------------| | | Bin | ary | | | Read | <u>Wr</u> ite | of<br>Bits | | A3 | A2 | A1 | AO | Hexa | R/W = 1 | R/W = 0 | | | 0 | 0 | 0 | 0 | 0 | STATUS | CMD | 8 | | 0 | 0 | 0 | 1 | 1 | CTRL 1 (write Control an | d Interrupt Control) | 7 | | 0 | 0 | 1 | 0 | 2 | CTRL 2 (Vector and Sym | nbol Type Control) | 4 | | 0 | 0 | 1 | 1 | 3 | CSIZE (Character Size) | | 8 | | 0 | 1 | 0 | 0 | 4 | Reserved | | | | 0 | 1 | 0 | 1 | 5 | DELTAX | | 8 | | 0 | 1 | 1 | 0 | 6 | Reserved | | | | 0 | 1 | 1 | 1 | 7 | DELTAY | | 8 | | 1 | 0 | 0 | 0 | 8 | X MSBs | | 4 | | 1 | 0 | 0 | 1 | 9 | X LSBs | | 8 | | 1 | 0 | 1 | 0 | Α | Y MSBs | | 4 | | 1 | 0 | 1 | 1 | В | Y LSBs | | 8 | | 1 | 1 | 0 | 0 | С | XLP (light-pen) | Reserved | 7 | | 1 | 1 | 0 | 1 | D | YLP (light-pen) | Reserved | 8 | | 1 | 1 | 1 | 0 | E | Reserved | | | | 1 | 1 | 1 | 1 | F | Reserved | | | Reserved: These addresses are reserved for future versions of the circuit. In read mode, output buffers D0-D7 force a high state on the data bus. Table 2 : Command Register. | | | | | b7<br>b6<br>b5<br>b4 | 0<br>0<br>0<br>0 | 0<br>0<br>0<br>1 | 0<br>0<br>1<br>0 | 0 0 1 1 | 0<br>1<br>0<br>0 | 0<br>1<br>0<br>1 | 0<br>1<br>1<br>0 | 0 1 1 1 | 0 0 | 0 | 0 | 0 | 1 1<br>1 1<br>0 0<br>0 1 | 1 1 | |----|----|----|----|----------------------|----------------------------------------------------------------------------------------------|------------------|------------------|---------|------------------|------------------|------------------|---------------|-----|-----|----------------|-------------|----------------------------------|-----------------------| | b3 | b2 | b1 | b0 | Ì | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | A L | в | CD | E F | | | | | | atio | small vector definition) | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | Set Bit 1 of CTRL 1 :<br>Pen Selection | | Space ! | 0 | @ | Р | • | р | | | | | | | | 0 | 0 | 0 | 1 | 1 | Clear Bit 1 of CTRL 1 :<br>Eraser selection | | ! | 1 | Α | α | а | q | | | | | | ector | | 0 | 0 | 1 | 0 | 2 | Set Bit 0 of CTRL 1 :<br>Pen/Eraser Down Selection | | " | 2 | В | R | ь | r | | _ | 1 | 1 | initi | on<br>b2 | | 0 | 0 | 1 | 1 | 3 | Clear Bit 0 of CTRL 1 :<br>Pen/Eraser up Selection | | # | 3 | С | S | С | s | | b7 | ь | 5 | b4<br>b3 | b1<br>b0 | | 0 | 1 | 0 | 0 | 4 | Clear screen | | \$ | 4 | D | Т | d | t | | 1 | Δ | ΧI | ΔΥ | Directio | | 0 | 1 | 0 | 1 | 5 | X and Y Registers Reset to 0 | | % | 5 | Ε | U | е | u | | | | | | | | 0 | 1 | 1 | 0 | 6 | X and Y Reset to 0 and Clear Screen | | & | 6 | F | ٧ | f | ٧ | | | _ | | ension | | | 0 | 1 | 1 | 1 | 7 | Clear Screen, set CSIZE to code "minsize". All other registers reset to 0. (except XLP, YLP) | | ' | 7 | G | W | g | w | | | ΔX<br>or<br>ΔY | | | ector<br>ength | | | | | | | Vectors<br>small vector definition) | | | | | | | | | 0 0 | | 0<br>1<br>0 | 1 | Step<br>Step<br>Steps | | 1 | 0 | 0 | 0 | 8 | Lignt-pen initialization<br>(WHITE forced low) | | ( | 8 | Н | X | h | x | | 1 | | 1 | | Steps | | 1 | 0 | 0 | 1 | 9 | Lignt-Pen initialization | | ) | 9 | 1 | Υ | i | у | | | | | | | | 1 | 0 | 1 | 0 | Α | 5 x 8 Block Drawing<br>(size according to CSIZE) | | * | : | J | Z | j | z | | | | | | | | 1 | 0 | 1 | 1 | В | 4 x 4 Block Drawing (size according to CSIZE) | | + | ; | K | [ | k | { | | | | | | | | 1 | 1 | 0 | 0 | С | Screen Scanning :<br>Pen or Eraser as defined by<br>CTRL1 | | , | < | L | ١ | 1 | | | | Direct | ian | O10 | | | 1 | 1 | 0 | 1 | D | X Register Reset to 0 | | - | = | М | 1 | m | } | | ١. | , / | _ | | · • | | 1 | 1 | 1 | 0 | Ε | Y Register Reset to 0 | | | > | Ν | 1 | n | _ | | ' | Ĭ | | | 70 | | 1 | 1 | 1 | 1 | F | Direct Image Memory access request for the next free cycle. | | / | ? | 0 | <b>←</b> | 0 | * | | | 111 | E | 100<br>88 EI | 10<br>F9365-2 | #### OTHER REGISTERS #### STATUS REGISTER (read only) #### CONTROL REGISTER 1 (read/write) #### CONTROL REGISTER 2 (read/write) | b1 | b0 | Type of Vectors | | | | | | | | | | | |----|----|-----------------|------------------------|--|--|--|--|--|--|--|--|--| | 0 | 0 | <br>Continuo | us | | | | | | | | | | | 0 | 1 | <br>Dotted | 2 dots on, 2 dots off | | | | | | | | | | | 1 | 0 | <br>Dashed | 4 dots on, 4 dots off | | | | | | | | | | | 1 | 1 | <br>Dotted- | 10 dots on, 2 dots off | | | | | | | | | | | L | | Dashed | 2 dots on, 2 dots off | | | | | | | | | | #### Types of character orientations C-SIZE REGISTER (read/write) - P : Scaling factor on X axis Q : Scaling factor on Y axis - P and Q may take any value between 1 and 16. This value is given by the leftmost or rightmost 4 bits for P and Q respectively. Binary value (0) means 16. ### X AND Y REGISTERS (read/write) The 4 leftmost MSBs are always 0. #### XLP AND YLP REGISTERS ## ASCII CHARACTER GENERATOR (5 x 8 matrix) | | | | | b7<br>b6<br>b5 | 0<br>0 | 0 0 | 0<br>1<br>0 | 0<br>1<br>0 | 0 | 1 1 | | | |----|-----|----|---|----------------|--------|-----|-------------|-------------|---|-------|----|-------------| | a. | .al | b1 | | b4 | 0 | 1 | 0 | 1 1 | 0 | 1_1_1 | | | | T | ٦ | 0 | 0 | | | | | | | | | | | , | ٥ | ٥ | 1 | | | | | | | | | | | , | ۰ | 1 | 0 | | | | | | | | | | | , | ٥ | 1 | 1 | | | | | | | | | | | , | 1 | 0 | 0 | | | | | | | | | | | , | , | 0 | • | | | | | | | | | | | , | , | 1 | 0 | | | | | | | | | | | , | 1 | 1 | 1 | | | | | | | | | | | | ٥ | 0 | ٥ | | | | <br> | | | | | | | | ٥ | 0 | 1 | | | | | | | | | | | | ۰ | 1 | 0 | | | | | | | | | | | | 0 | 1 | 1 | | | | | | | | | | | | 1 | 0 | ٥ | | | | | | | | | | | , | 1 | ٥ | 1 | | | | | | | | | | | · | 1 | 1 | ٥ | | | | | | | | | | | | ۱, | 1 | 1 | | | | | | | *** | E8 | 8 EF9365-30 | ## EXAMPLE OF AN APPLICATION OF THE EF9365 : 256 x 256 BLACK AND WHITE #### EXAMPLE OF AN APPLICATION OF THE EF 9365 : 512 x 512 BLACK AND WHITE SGS-THOMSON MICROELECTROMICS EXAMPLE OF AN APPLICATION OF THE EF9366 : $256 \times 512$ COLOUR. Eight colours may be obtained from the three basic colours red (R), green (G), blue (B). Note : FMAT = Vcc. #### PACKAGE MECHANICAL DATA #### 40 PINS - PLASTIC DIP #### **ORDERING INFORMATION** | Part Number | Temperature Range | Package | |-------------|-------------------|---------| | EF9365P | 0 to 70 °C | DIP 40 | | EF9366P | 0 to 70 °C | DIP 40 |