# Ultra Low Power Microcontroller with 4x20 LCD Driver #### **Features** - Low Power 2.6 μA active mode, LCD On - 0.5 µA standby mode, LCD Off - 0.1 μA sleep mode @ 1.5 V, 32 KHz, 20 °C - Low Voltage 1.2 to 3.6 V - 2 clocks per instruction cycle - 72 basic instructions - ROM 4k x 16 bits - RAM 128 x 4 bits - Max. 12 inputs; port A, port B, port SP - Max. 8 outputs; port B, port SP - Voltage Level Detector, 8 levels software selectable from 1.2 V up to 4.0 V - Melody, 7 tones + silence inclusive 4-bit timer - Universal 10-bit counter, PWM, event counter - Prescaler down to 1 second ( crystal = 32 KHz ) - 1/1000 sec 12 bit binary coded decimal counter with hard or software start/stop function - LCD 20 Segments, 3 or 4 times multiplexed - 3 wire serial port, 8 bit, master and slave mode - 5 external interrupts (port A, serial interface) - 8 internal interrupts (3x prescaler, BCD counter 2x10-bit counter, melody timer, serial interface) - · timer watchdog and oscillation supervisor ### **Description** The EM6621 is an advanced single chip low cost CMOS 4-bit microcontroller. It contains ROM, RAM, LCD driver, power on reset, watchdog timer, oscillation detection circuit, 10-bit up/down and event counter, 1ms BCD counter, prescaler, voltage level detector (VId), serial interface and several clock functions. The low voltage feature and low power consumption make it the most suitable controller for battery, stand alone and mobile equipment. The EM6621 is manufactured using EM Microelectronic's advanced low power (ALP) CMOS process. #### **Typical Applications** - Timing device - Automotive controls with display - Intelligent display driver - Measurement equipment - Domestic appliance - Interactive system with display - Timer / sports timing devices - Bicycle computers - Safety and security devices Figure 1. Architecture Figure 2. Pin Configuration, TQFP52 10 \* 10 \* 1 mm ## EM6621 at a glance #### Power Supply - Low voltage low power architecture including internal voltage regulator - 1.2 ... 3.6 V battery voltage - 2.6 µA in active mode (Xtal, LCD on, 25 °C) - 0.5 µA in standby mode (Xtal, LCD off, 25 °C) - 0.1 μA in sleep mode (25 °C) - 32 KHz Oscillator #### RAM - 64 x 4 bit, direct addressable - 64 x 4 bit, indexed addressable #### ROM - 4k x 16 bit, metal mask programmable #### • CPU - 4-bit RISC architecture - 2 clock cycles per instruction - 72 basic instructions ### Main Operating Modes and Resets - Active mode (CPU is running) - Standby mode (CPU in halt) - Sleep mode (no clock, reset state) - Initial reset on power on (POR) - Watchdog reset (logic and oscillation watchdogs) - Reset terminal - Reset with input combination on port A (register selectable) #### Prescaler - 15 stage system clock divider down to 1Hz - 3 Interrupt requests; 1Hz, 32Hz or 8Hz, Blink - Prescaler reset (4kHz to 1Hz) #### Liquid Crystal Display Driver (LCD) - 20 Segments 3 or 4 times multiplexed - Internal or external voltage multiplier - Free Segment allocation architecture (metal 2 mask) - LCD switch off for power save #### 8-Bit Serial Interface - 3 wire (Clock, DataIn , DataOut) master/slave mode - READY output during data transfer - Maximum shift clock is equal to the main system clock - Interrupt request to the CPU after 8 bits data transfer - Supports different serial formats - Can be configured as a parallel 4 bit input/output port - Direct input read on the port terminals - All outputs can be put tristate (default) - Selectable pull-downs in input mode - CMOS or Nch. open drain outputs - Weak pull-up selectable in Nch. open drain mode ### • 4-Bit Input Port A - Direct input read on the port terminals - Debouncer function available on all inputs - Interrupt request on positive or negative edge - Pull-up or pull-down or none selectable by register - Test variables (software) for conditional jumps - PA[0] and PA[3] are inputs for the event counter - PA[3] is Start/Stop input for the millisecond counter - Reset with input combination (register selectable) #### 4-Bit Bi-directional Port B - All different functions bit-wise selectable - Direct input read on the port terminals - Data output latches - CMOS or Nch. open drain outputs - Pull-down or pull-up selectable - Weak pull-up in Nch. open drain mode - Selectable PWM, 32kHz, 1kHz and 1Hz output #### Melody Generator - Dedicated Buzzer terminal - 7 tones plus silence output - The output can be put tristate (default) - Internal 4-bit timer, usable also in standalone mode - 4 different timer input clocks - Timer with automatic reload or single run - Timer interrupt request when reaching 0 #### Voltage Level Detector (SVLD) - 8 different levels from 1.2 V to 4.0 V. - Busy flag during measure ### • 10-Bit Universal Counter - 10, 8, 6 or 4 bit up/down counting - Parallel load - Event counting (PA[0] or PA[3]) - 8 different input clocks- - Full 10 bit or limited (8, 6, 4 bit) compare function - 2 interrupt requests (on compare and on 0) - Hi-frequency input on PA[3] and PA[0] - Pulse width modulation (PWM) output #### Millisecond Counter - 3 digits binary coded decimal counter (12 bits) - PA[3] input signal pulse width and period measurement - Internal 1000 Hz clock generation - Hardware or software controlled start stop mode - Interrupt request on either 1/10 Sec or 1Sec ### Interrupt Controller - 5 external and 8 internal interrupt request sources - Each interrupt request can individually be masked - Each interrupt flag can individually be reset - Automatic reset of each interrupt request after read General interrupt request to CPU can be disabled - Automatic enabling of general interrupt request flag when going into HALT mode. # **Table of Contents** | | TURI | | _ 1 | |-----|------|---------------------------------------------------|------| | _ | _ | PTION | _ 1 | | | | APPLICATIONS | _ 1 | | _ | | AT A GLANCE | _ 2 | | 1. | | DESCRIPTION FOR EM6621 | | | 2. | OPE | RATING MODES | _ 6 | | 2.1 | | ACTIVE MODE | _ 6 | | 2.2 | | STANDBY MODE | | | 2.3 | | SLEEP MODE | | | 3. | POV | VER SUPPLY | 7 | | 4. | RES | | | | 4.1 | | OSCILLATION DETECTION CIRCUIT | 9 | | 4.2 | | RESET TERMINAL | _ 9 | | 4.3 | | INPUT PORT A RESET FUNCTION | _ 9 | | 4.4 | | DIGITAL WATCHDOG TIMER RESET | 10 | | 4.5 | | CPU STATE AFTER RESET | 10 | | 5. | osc | CILLATOR AND PRESCALER | | | 5.1 | | OSCILLATOR | | | 5.2 | | Prescaler | | | 6. | INPI | | | | 6.1 | | Ports Overview | 13 | | 6.2 | | PORT A | | | | 2.1 | IRQ on Port A | | | | 2.2 | Pull-up or Pull-down | 15 | | | 2.3 | Pull-up or Pull-downSoftware Test Variables | 15 | | | 2.4 | Port A for 10-Bit Counter and MSC | 15 | | 6.3 | ∠.⊤ | PORT A REGISTERS | 15 | | 6.4 | | | | | - | 4.1 | PORT BInput / Output Mode<br>Pull-up or Pull-down | 17 | | | 4.2 | Pull-up or Pull-down | 12 | | - | 4.3 | CMOS / NCH. Open Drain Output | | | _ | 4.4 | PWM and Frequency Output | 19 | | 6.5 | 4.4 | PORT B REGISTERS | 19 | | 6.6 | | | | | | 6.1 | | 20 | | | 6.2 | 4-bit Parallel I/O<br>Pull-up or Pull-down | 20 | | | 6.3 | Nch. Open Drain Outputs | 22 | | | 6.4 | General Functional Description | | | | 6.5 | Detailed Functional Description | | | | 6.6 | Output Modes | | | _ | | Reset and Sleep on Port SP | 20 | | 6.7 | 6.7 | Reset and Sleep on Port SP | . 24 | | - | MEI | SERIAL INTERFACE REGISTERS | | | | | ODY, BUZZER | 21 | | | | 4-BIT TIMER | 27 | | | 1.1 | Single Run Mode | . 28 | | | 1.2 | Continuos Run Mode | | | 7.2 | | | 29 | | 7.3 | | | 29 | | 8. | 10-E | BIT COUNTER | 31 | | 8.1 | | FULL AND LIMITED BIT COUNTING | 31 | | 8.2 | | FREQUENCY SELECT AND UP/DOWN COUNTING | | | 8.3 | | | . 33 | | 8.4 | | COMPARE FUNCTION | 33 | | 8.5 | | Pulse Width Modulation (PWM) | | | | 5.1 | How the PWM Generator works | | | 8. | 5.2 | PWM Characteristics | 34 | | 8.6 | COUNTER SETUP | 35 | |----------------|-------------------------------------------|----------| | 8.7 | 10-BIT COUNTER REGISTERS | 35 | | 9. M | ILLISECOND COUNTER | 37 | | 9.1 | PA[3] INPUT FOR MSC | 37 | | 9.2 | IRQ FROM MSC | 37 | | 9.3 | IRQ FROM MSCMSC-MODES | 38 | | 9.4 | Mode selection | 38 | | 9.5 | MILLISECOND COUNTER REGISTERS | 40 | | 10. | INTERRUPT CONTROLLER | 41 | | 10.1 | | 42 | | <b>11.</b> | SUPPLY VOLTAGE LEVEL DETECTOR | 43 | | 11.1 | | 43<br>43 | | | SVLD REGISTER | - | | 12. | STROBE OUTPUT | 44 | | 12.1 | STROBE REGISTER | 44 | | 13. | RAM | 45 | | 14. | | 46 | | 14.1 | LCD CONTROL | 47 | | 14.2 | LCD Addressing | 47 | | 14.3 | FREE SEGMENT ALLOCATION | 48 | | 14.4 | LCD REGISTERS | 48 | | 15. | PERIPHERAL MEMORY MAP | 50 | | 16. | OPTION REGISTER MEMORY MAP | 54 | | 17. | ACTIVE SUPPLY CURRENT TEST | 55 | | 18. | MASK OPTIONS | 56 | | 18.1 | INPUT / OUTPUT PORTS | 56 | | 18.1 | .1 Port A Metal Options | 56 | | 18.1 | .2 Port A Metal Options | 56 | | 18.1 | .3 Port B Metal Options | 57 | | 18.1 | .4 Port SP Metal Options | 58 | | 18.1 | .5 Voltage Regulator Option | 59 | | 18.1 | .6 Debouncer Frequency Option | 59 | | 18.1 | .7 User defined LCD Segment Allocation | | | 19. | TEMP. AND VOLTAGE BEHAVIORS | 60 | | 19.1 | IDD CURRENT (TYPICAL) | 60 | | 19.2 | Pull-down Resistance (Typical) | 60 | | 19.3 | | 61 | | 19.4 | OUTPUT CURRENTS (TYPICAL) | 61 | | 20. | ELECTRICAL SPECIFICATION | 62 | | 20.1 | ABSOLUTE MAXIMUM RATINGS | 62 | | 20.2 | HANDLING PROCEDURES | 62 | | 20.2 | STANDARD OPERATING CONDITIONS | | | 20.4 | DC CHARACTERISTICS - POWER SUPPLY | 62 | | 20.5 | SUPPLY VOLTAGE LEVEL DETECTOR | 63 | | | _ | 63 | | 20.6<br>20.7 | OSCILLATOR DC CHARACTERISTICS - I/O PINS | 64 | | 20.7 | LCD SEC[20:4] OUTDUTS | 65 | | | LCD SEG[20:1] OUTPUTSLCD COM[4:1] OUTPUTS | 65 | | 20.9 | DC OUTPUT COMPONENT | - | | 20.10<br>20.11 | DC OUTPUT COMPONENT | 65 | | | LCD VOLTAGE MULTIPLIER | 65 | | 21. | DIE, PAD LOCATION AND SIZE | 66 | | 22. | PACKAGE & ORDERING INFORMATION | 67 | | 22.1 | ORDERING INFORMATION | _68 | | 22.2 | PACKAGE MARKING | 68 | | 22.3 | CUSTOMER MARKING | 68 | | 23. | SPEC UPDATE | 69 | # 1. Pin Description for EM6621 | Chip | TQFP<br>52 | DIL<br>64 | Signal Name | Function | Remarks | |------|------------|-----------|-------------|----------------------------------------------------------------------------|---------------------------------------------------------------------| | 1 | 1 | 10 | VL1 | Voltage multiplier level 1 | LCD level 1 input, if external supply selected | | 2 | 2 | 11 | VL2 | Voltage multiplier level 2 LCD level 2 input, if external supply selected | | | 3 | 3 | 12 | VL3 | Voltage multiplier level 3 | LCD level 3 input, if external supply selected | | 4 | 4 | 13 | COM[1] | LCD back plane 1 | | | 5 | 5 | 14 | COM[2] | LCD back plane 2 | | | 6 | 6 | 15 | COM[3] | LCD back plane 3 | | | 7 | 7 | 16 | COM[4] | LCD back plane 4 | Not used if 3 times multiplexed | | 8 | 8 | 18 | SEG[20] | LCD Segment 20 | | | 9 | 9 | 19 | SEG[19] | LCD Segment 19 | | | 10 | 10 | 20 | SEG[18] | LCD Segment 18 | | | 11 | 11 | 21 | SEG[17] | LCD Segment 17 | | | 12 | 12 | 22 | SEG[16] | LCD Segment 16 | | | 13 | 13 | 23 | SEG[15] | LCD Segment 15 | | | 14 | 14 | 26 | SEG[14] | LCD Segment 14 | | | 15 | 15 | 27 | SEG[13] | LCD Segment 13 | | | 16 | 16 | 28 | SEG[12] | LCD Segment 12 | | | 17 | 17 | 29 | SEG[11] | LCD Segment 11 | | | 18 | 18 | 30 | SEG[10] | LCD Segment 10 | | | 19 | 19 | 31 | SEG[9] | LCD Segment 9 | | | 20 | 20 | 33 | SEG[8] | LCD Segment 8 | | | 21 | 21 | 34 | SEG[7] | LCD Segment 7 | | | 22 | 22 | 35 | SEG[6] | LCD Segment 6 | | | 23 | 23 | 36 | SEG[5] | LCD Segment 5 | | | 24 | 24 | 37 | SEG[4] | LCD Segment 4 | | | 25 | 25 | 38 | SEG[3] | LCD Segment 3 | | | 26 | 26 | 39 | SEG[2] | LCD Segment 2 | | | 27 | 27 | 42 | SEG[1] | LCD Segment 1 | | | 28 | 28 | 43 | Reset | Input reset terminal, | Main reset | | | | | | internal pull-down 15 KOhm | | | 29 | 29 | 44 | Test | Input test terminal,<br>internal pull-down 15 KOhm | For EM tests only, ground 0! Except when needed for MFP programming | | 30 | 30 | 45 | PSP[0] | Input/output , open drain<br>serial port : SIN<br>parallel out terminal 0 | Serial interface data in or parallel data[0] in/out | | 31 | 31 | 46 | PSP[1] | Output , open drain<br>serial port : Ready/CS<br>parallel out terminal 1 | Serial interface Ready CS<br>or<br>parallel data[1] in/out | | 32 | 32 | 47 | PSP[2] | Output , open drain<br>serial port : SOUT<br>parallel out terminal 2 | Serial interface data out<br>or<br>parallel data[2] in/out | | 33 | 33 | 49 | PSP[3] | Input/output , open drain<br>serial port : SCLK<br>parallel out terminal 3 | Serial interface clock I/O or parallel data[3] in/out | | 34 | 34 | 50 | PB[0] | Input/output, open drain port B terminal 0 | Port B data[0] I/O or<br>Ck[1] output | | Chip | TQFP<br>52 | DIL<br>64 | Signal Name | Function | Remarks | |------|------------|-----------|-------------|--------------------------------------------|------------------------------------------------------| | 35 | 35 | 51 | PB[1] | Input/output, open drain port B terminal 1 | Port B data[1] I/O or<br>Ck[11] output | | 36 | 36 | 52 | PB[2] | Input/output, open drain port B terminal 2 | Port B data[2] I/O or<br>Ck[16] output | | 37 | 37 | 53 | PB[3] | Input/output, open drain port B terminal 3 | Port B data[3] I/O or<br>PWM output | | 38 | 38 | 54 | PA[0] | Input port A terminal 0 | TestVar 1 Event counter | | 39 | 39 | 55 | PA[1] | Input port A terminal 1 | TestVar 2 | | 40 | 40 | 58 | PA[2] | Input port A terminal 2 | TestVar 3 | | 41 | 41 | 59 | PA[3] | Input port A terminal 3 | Event counter,<br>MSC start/stop control | | 42 | 42 | 60 | Buzzer | Output Buzzer terminal | | | 43 | 43 | 61 | Strobe | Output Strobe terminal | μP reset state or/and port B write or sleep flag out | | 44 | 44 | 62 | Vbat = VDD | Positive power supply | MFP Connection | | 45 | 45 | 63 | Vreg | Internal voltage regulator | Connect to minimum 100nF, MFP connection | | 46 | 46 | 64 | Qin/Osc1 | Crystal terminal 1 | 32 KHz crystal, MFP connection | | 47 | 47 | 2 | Qout /Osc2 | Crystal terminal 2 | 32 KHz crystal, MFP connection | | 48 | 48 | 3 | Vss | Negative power supply | ref. terminal, MFP connection | | 49 | 49 | 4 | C2B | Voltage multiplier | Not needed if ext. supply | | 50 | 50 | 5 | C2A | Voltage multiplier | Not needed if ext. supply | | 51 | 51 | 6 | C1B | Voltage multiplier | Not needed if ext. supply | | 52 | 52 | 7 | C1A | Voltage multiplier | Not needed if ext. supply | Gray shaded areas: Terminals needed for MFP programming connections (VDD, Vreg, Qin, Qout, Test). Figure 3. Typical Configuration ### 2. Operating Modes The EM6621 has two low power dissipation modes, standby and sleep. Figure 4 is a transition diagram for these modes. #### 2.1 Active Mode The active mode is the actual CPU running mode. Instructions are read from the internal ROM and executed by the CPU. Leaving active mode via the halt instruction to go into standby mode, the **Sleep** bit write to go into Sleep mode or a reset from port A to go into reset mode. ### 2.2 Standby Mode Executing a halt instruction puts the EM6621 into standby mode. The voltage regulator, oscillator, watchdog timer, LCD, interrupts, timers and counters are operating. However, the CPU stops since the clock related to instruction execution stops. Registers, RAM and I/O pins retain their states prior to standby mode. A reset or an interrupt request if enabled cancels standby. #### 2.3 Sleep Mode Writing to the **Sleep** bit in the **RegSysCntl1** register puts the EM6621 in sleep mode. The oscillator stops and most functions of the EM6621 are inactive. To be able to write to the **Sleep** bit, the **SleepEn** bit in **RegSysCntl2** must first be set to "1". In Figure 4 Mode transition diagram sleep mode only the voltage regulator and the reset input are active. The RAM data integrity is maintained. Sleep mode may be canceled only by a high level of min 10µs at the EM6621 Reset terminal or by the selected port A input reset combination, if option **InpResSleep** is turned on. Due to the cold-start characteristics of the oscillator, waking up from sleep mode may take some time to guarantee stable oscillation. During sleep mode and the following start up the EM6621 is in reset state. Waking up from sleep clears the **Sleep** flag but not the **SleepEn** bit. Inspecting the **SleepEn** allows to determine if the EM6621 was powered up (**SleepEn** = "0") or woken up from sleep (**SleepEn** = "1"). Table 2.3.1. Internal State in Standby and Sleep Mode | Function | Standby | Sleep | |----------------------------|-------------------------------------|--------------------------------------| | Oscillator | Active | Stopped | | Oscillator Watchdog | Active | Stopped | | Instruction Execution | Stopped | Stopped | | Interrupt Functions | Active | Stopped | | Registers and Flags | Retained | Reset | | RAM Data | Retained | Retained | | Option Registers | Retained | Retained | | Timer & Counter | Active | Reset | | Logic Watchdog | Active | Reset | | I/O Port B and Serial Port | Active | High Impedance, | | | | Pull's as defined in option register | | Input Port A | Active | No pull-downs and inputs deactivated | | | | except if InpResSleep = "1" | | LCD | Active | Stopped (display off) | | Strobe Output | Active | Active | | Buzzer Output | Active | High Impedance | | Voltage Level Detector | Finishes ongoing measure, then stop | Stopped | | Reset Pin | Active | Active | ### 3. Power Supply The EM6621 is supplied by a single external power supply between VDD (Vbat) and VSS (Ground). A built-in voltage regulator generates Vreg providing regulated voltage for the oscillator and the internal logic. The output drivers are supplied directly from the external supply VDD. The internal power configuration is shown below in Figure 5. To supply the internal core logic it is possible to use either the internal voltage regulator (Vreg < VDD) or Vbat directly (Vreg = VDD). The selection is done by metal 1 mask option. By default the voltage regulator is used. Refer to chapter 18.1.5 for the metal mask selection. The internal voltage regulator is chosen for high voltage systems. It saves power by reducing the internal core logic's power supply to an optimum value. However, due to the inherent voltage drop over the regulator the minimal VDD is restricted to 1.4 V. A direct Vbat connection can be selected for systems running on a 1.5 V battery. The internal 1 KOhm resistor together with the external capacitor on Vreg is filtering the VDD supply to the internal core. In this case the minimum VDD can be as low as 1.2 V. Figure 5. Internal Power Supply #### 4. Reset Figure 6. illustrates the reset structure of the EM6621. One can see that there are six possible reset sources: - (1) Internal initial reset from the Power On Reset (POR) circuitry. --> POR - (2) External reset from the Reset terminal. --> System Reset, Reset CPU - (3) External reset by simultaneous high/low inputs to port A. --> System Reset, Reset CPU (Combinations are defined in the registers **OptInpRSel1** and **OptInpRSel2**) - (4) Internal reset from the Digital Watchdog. - --> System Reset, Reset CPU - (5) Internal reset from the Oscillation Detection Circuit. - --> System Reset, Reset CPU (6) Internal reset when sleep mode is activated. --> System Reset, Reset CPU All reset sources activate the System Reset and the Reset *CPU*. The 'System Reset Delay' ensures that the system reset remains active long enough for all system functions to be reset (active for n system clock cycles). The 'CPU Reset Delay' ensures that the reset CPU remains active until the oscillator is in stable oscillation. As well as activating the system reset and the reset CPU, the POR also resets all option registers and the sleep enable (SleepEn) latch. System reset and reset CPU do not reset the option registers nor the SleepEn latch. Reset state can be shown on Strobe terminal by selecting StrobeOutSel1,0 = 0 in RegLcdCntl1. Figure 6. Reset Structure #### 4.1 Oscillation Detection Circuit At power on, the voltage regulator starts to follow the supply voltage and triggers the power on reset circuitry, and thus the system reset. The CPU of the EM6621 remains in the reset state for the 'CPU Reset Delay', to allow the oscillator to stabilize after power up. The oscillator is disabled during sleep mode. So when waking up from sleep mode, the CPU of the EM6621 remains in the reset state for the CPU Reset Delay, to allow the oscillator to stabilize. During this time, the Oscillation Detection Circuit is inhibited. In active or standby modes, the oscillator detection circuit monitors the oscillator. If it stops for any reason, a system reset is generated. After clock restart the CPU waits for the CPU Reset Delay before executing the first instructions. The oscillation detection circuitry can be inhibited with bit **NoOscWD** = 1 in register **RegVIdCntI.** At power up, and after any system reset, the function is activated. The 'CPU Reset Delay' is 32768 system clocks (Ck[16]) long. #### 4.2 Reset Terminal During active or standby modes the Reset terminal has a debouncer to reject noise. Reset must therefore be active for at least 16 ms (system clock = 32 KHz). When canceling sleep mode, the debouncer is not active (no clock), however, reset passes through an analogue filter with a time constant of typical. $5\mu s$ . In this case Reset pin must be high for at least 10 $\mu s$ to generate a system reset. ### 4.3 Input Port A Reset Function By writing the **OptInpRSel1** and **OptInpRSel2** registers it is possible to choose any combination of port A input values to execute a system reset. The reset condition must be valid for at least 16ms (system clock = 32kHz) in active and standby mode. **OPTInpRSleep** selects the input port A reset function in sleep mode. If set to "1" the occurrence of the selected combination for input port A reset will immediately trigger a system reset (no debouncer) . Reset combination selection (*InpReset*) is done with registers **OptInpRSel1** and **OptInpRSel2**. Following formula is applicable: InpResPA = InpResPA[0] • InpResPA[1] • InpResPA[2] • InpResPA[3] | InpRes1PA[n] | InpRes2PA[n] | InpResPA[n] | |--------------|--------------|-------------| | 0 | 0 | Vss | | 0 | 1 | PA[n] | | 1 | 0 | not PA[n] | | 1 | 1 | VDD | n = 0 to 3 i.e.; - no reset if InpResPA[n] = Vss. - Don't care function on a single bit with its InpResPA[n] = VDD. - Always Reset if InpResPA[3:0] = 'b1111 03/02 REV. D/444 ### 4.4 Digital Watchdog Timer Reset The digital watchdog is a simple, non-programmable, 2-bit timer, that counts on each rising edge of Ck[1]. It will generate a system reset if it is not periodically cleared. The watchdog timer function can be inhibited by activating an inhibit digital watchdog bit (**NoLogicWD**) located in **RegVIdCntI**. At power up, and after any system reset, the watchdog timer is activated. If for any reason the CPU stops, then the watchdog timer can detect this situation and activate the system reset signal. This function can be used to detect program overrun, endless loops, etc. For normal operation, the watchdog timer must be reset periodically by software at least every 2.5 seconds (system clock = 32 KHz), or a system reset signal is generated. The watchdog timer is reset by writing a '1' to the **WDReset** bit in the timer. This resets the timer to zero and timer operation restarts immediately. When a '0' is written to **WDReset** there is no effect. The watchdog timer operates also in the standby mode and thus, to avoid a system reset, one should not remain in standby mode for more than 2.5 seconds. From a system reset state, the watchdog timer will become active after 3.5 seconds. However, if the watchdog timer is influenced from other sources (i.e. prescaler reset), then it could become active after just 2.5 seconds. It is therefore recommended to use the Prescaler **IRQHz1** interrupt to periodically reset the watchdog every second. It is possible to read the current status of the watchdog timer in **RegSysCntl2**. After watchdog reset, the counting sequence is (on each rising edge of CK[1]): '00', '01', '10', '11' {**WDVal1 WDVal0**}. When going into the '11' state, the watchdog reset will be active within ½ second. The watchdog reset activates the system reset which in turn resets the watchdog. If the watchdog is inhibited it's timer is reset and therefore always reads '0'. Table 4.4.1 Watchdog Timer Register RegSysCntl2 | Bit | Name | Reset | R/W | Description | |-----|---------|-------|------------------------|----------------------------------------| | 3 | WDReset | 0 | R/W Reset the Watchdog | | | | | | | 1 -> Resets the Logic Watchdog | | | | | | 0 -> No action | | | | | | The Read value is always '0' | | 2 | SleepEn | 0 | R/W | See Operating modes (sleep) | | 1 | WDVal1 | 0 | R | Watchdog timer data Ck[1] divided by 4 | | 0 | WDVal0 | 0 | R | Watchdog timer data Ck[1] divided by 2 | #### 4.5 CPU State after Reset Reset initializes the CPU as shown in Table 4.5.1 below. Table 4.5.1 Initial CPU Value after Reset. | Name | Bits | Symbol | Initial Value | |----------------------|------|--------|---------------------------------| | Program counter 0 | 12 | PC0 | hex 000 (as a result of Jump 0) | | Program counter 1 | 12 | PC1 | Undefined | | Program counter 2 | 12 | PC2 | Undefined | | Stack pointer | 2 | SP | PSP[0] selected | | Index register | 7 | IX | Undefined | | Carry flag | 1 | CY | Undefined | | Zero flag | 1 | Z | Undefined | | Halt | 1 | HALT | 0 | | Instruction register | 16 | IR | Jump 0 | | | - | | | | Periphery registers | 4 | Reg. | See peripheral memory map | #### 5. Oscillator and Prescaler #### 5.1 Oscillator A built-in crystal oscillator generates the system operating clock for the CPU and peripheral blocks, from an externally connected crystal (typically 32.768kHz). The oscillator circuit is supplied by the regulated voltage, Vreg. In sleep mode the oscillator is stopped. EM's special design techniques guarantee the low current consumption of this oscillator. The external impedance between the oscillator pads must be greater than 10MOhm. Connection of any other components to the two oscillator pads must be confirmed by EM Microelectronic-Marin SA. #### 5.2 Prescaler The prescaler consists of fifteen elements divider chain which delivers clock signals for the peripheral circuits such as timer/counter, buzzer, LCD voltage multiplier, debouncer and edge detectors, as well as generating prescaler interrupts. The input to the prescaler is the system clock signal. Power on initializes the prescaler to Hex(0001). **Table 5.2.1 Prescaler Clock Name Definition** | Function | Name | 32 KHz Xtal | |--------------------|--------|-------------| | System clock | Ck[16] | 32768 Hz | | System clock / 2 | Ck[15] | 16384 Hz | | System clock / 4 | Ck[14] | 8192 Hz | | System clock / 8 | Ck[13] | 4096 Hz | | System clock/ 16 | Ck[12] | 2048 Hz | | System clock / 32 | Ck[11] | 1024 Hz | | System clock / 64 | Ck[10] | 512 Hz | | System clock / 128 | ck [9] | 256 Hz | | Function | Name | 32 KHz Xtal | |----------------------|-------|-------------| | System clock / 256 | Ck[8] | 128 Hz | | System clock / 512 | Ck[7] | 64 Hz | | System clock / 1024 | Ck[6] | 32 Hz | | System clock / 2048 | Ck[5] | 16 Hz | | System clock / 4096 | Ck[4] | 8 Hz | | System clock / 8192 | Ck[3] | 4 Hz | | System clock / 16384 | Ck[2] | 2 Hz | | System clock / 32768 | Ck[1] | 1 Hz | Table 5.2.2 Control of Prescaler Register RegPresc | Bit | Name | Reset | R/W | Description | |-----|----------|-------|-----|--------------------------------------------------------------------------------------------------------------------------------------------| | 3 | PWMOn | 0 | R/W | see 10 bit counter | | 2 | ResPresc | 0 | R/W | Write Reset prescaler 1 -> Resets the divider chain from Ck[14] down to Ck[2], sets Ck[1]. 0 -> No action. The Read value is always '0' | | 1 | PrIntSel | 0 | R/W | Interrupt select. 0 -> Interrupt from Ck[4] 1 -> Interrupt from Ck[6] | | 0 | DebSel | 0 | R/W | Debouncer clock select. 0 -> Debouncer with Ck[8] 1 -> Debouncer with Ck[11] or Ck[14] | Figure 8. Prescaler Frequency Timing With DebSel = 1 one may choose either the Ck[11] or Ck[14] debouncer frequency by selecting the corresponding metal mask option. Relative to 32kHz the corresponding max. debouncer times are then 2 ms or 0.25 ms. For the metal mask selection refer to chapter 18.1.6. Switching the **PrIntSel** may generate an interrupt request. Avoid it with **MaskIRQ32/8** = 0 selection during the switching operation. The prescaler contains 3 interrupt sources: - IRQ32/8 ; this is Ck[6] or Ck[4] positive edge interrupt, the selection is depending on bit **PrIntSel**. - IRQHz1; this is Ck[1] positive edge interrupt - IRQBlink; this is 3/4 of Ck[1] period interrupt There is no interrupt generation on reset. The first IRQHz1 Interrupt occurs 1 sec (32kHz) after reset. A possible application for the IRQBlink is LCD-Display blinking control together with IRQHz1. Figure 9. Prescaler Interrupts 12 # 6. Input and Output Ports The EM6621 has: - One 4-bit input port ( port A ) - One 4-bit input/output port. ( port B ) - One serial interface (port SP) also configurable as 4-bit I/O port Pull-up and pull-down resistors can be added to all this ports with metal and/or register options. ### **6.1 Ports Overview** Table 6.1.1 Input and Output Ports Overview | Port | Mode | Mask(M:) or Register(R:) Option | Function | Bit-wise M | ultifunctior | on Ports | | |-------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------|-----------------------------|-----------------------------------| | PA<br>[3:0] | Input | M: Pull-up M: Pull-down (default) R: Pull(up/down) select R: Debouncer or direct input for IRQ requests and Counter R: + or - for IRQ-edge and counter R: Input reset combination | -Input -Bit-wise interrupt request -Software test variable conditional jump -PA[3],PA[0] input for the event counter -PA[3] input for the millisecond counter -Port A reset inputs | PA[3] 10 bit event counter clock start/stop of MSC | PA[2]<br>-<br>- | PA[1]<br>-<br>- | PA[0] 10 bit event counter clock | | PB<br>[3:0] | Individual<br>input or<br>output | R: CMOS or<br>Nch. open drain output<br>R: Pull-down on input<br>R: Pull-up on input | -Input or output -PB[3] for the PWM output -PB[2:0] for the Ck[16,11,1] output -Tristate output | PB[3]<br>PWM<br>output | PB[2]<br>Ck[16]<br>output | PB[1]<br>Ck[11]<br>output | PB[0]<br>Ck[1]<br>output | | PS<br>[3:0] | Serial I/O<br>or<br>port-wise<br>input /<br>output | R: CMOS or<br>Nch open drain output<br>R: Pull-down on input<br>R: Pull-up on input | -PSP[3], serial clock out<br>-PSP[2], serial data out<br>-PSP[1], serial status out<br>-PSP[0], serial data in<br>-PSP[3:0] 4-bit input/output<br>-Tristate output | PSP[3] Serial clock output SCLK | PSP[2] Serial data output SOUT | PSP[1] Ready or CS Ready/CS | PSP[0] Serial data input SIN | #### 6.2 Port A The EM6621 has one four bit general purpose CMOS input port. The port A input can be read at any time, internal pull-up or pull-down resistors can be chosen. All selections concerning port A are bit-wise executable. I.e. Pull-up on PA[2], pull-down on PA[0], positive IRQ edge on PA[0] but negative on PA[1], etc. In sleep mode the port A pull-up or pull-down resistors are turned off, and the inputs are deactivated except if the **InpResSleep** bit in the option register **OPTFSel** is set to 1. In this case the port A inputs are continuously monitored to match the input reset condition which will immediately wake the EM6621 from sleep mode (all pull resistors remain). Figure 10. Input Port A Configuration #### 6.2.1 IRQ on Port A For interrupt request generation (IRQ) one can choose direct or debouncer input and positive or negative edge IRQ triggering. With the debouncer selected ( **OPTDebIntPA** ) the input must be stable for two rising edges of the selected debouncer clock (**RegPresc**). This means a worst case of 16 ms (default) or 2 ms (0.25 ms by metal mask) with a system clock of 32 KHz. Either a positive or a negative edge on the port A inputs - after debouncer or not - can generate an interrupt request. This selection is done in the option register **OPTIntEdgPA**. All four bits of port A can provide an IRQ, each pin with its own interrupt mask bit in the **RegIRQMask1** register. When an IRQ occurs, inspection of the **RegIRQ1**, **RegIRQ2** and **RegIRQ3** registers allows the interrupt to be identified and treated. At power on or after any reset the **RegIRQMask1** is set to 0, thus disabling any input interrupt. A new interrupt is only stored with the next active edge after the corresponding interrupt mask is cleared. See also the interrupt chapter 10. It is recommended to mask the port A IRQ's while one changes the selected IRQ edge. Else one may generate a IRQ (Software IRQ). I.e. PA[0] on '0' then changing from positive to negative edge selection on PA[0] will immediately trigger an IRQPA[0] if the IRQ was not masked. with n=0...3 ### 6.2.2 Pull-up or Pull-down Each of the input port terminals PA[3:0] has a resistor integrated which can be used either as pull-up or pull-down resistor, depending on the selected metal mask options. See the port A metal mask chapter for details. The pull resistor can be inhibited using the **NoPullPA[n]** bits in the register **OptNoPullPA**. Table 6.2.1. Pull-up or Pull-down Resistor on Port A Inputs | Option mask | Option mask | NoPullPA[n] | | |-------------|-------------|-------------|---------------------------| | pull-up | pull-down | value | Action | | MPAPU[n] | MPAPD[n] | | | | no | no | х | no pull-up, no pull-down | | no | yes | 0 | no pull-up, pull-down | | no | yes | 1 | no pull-up, no pull-down | | yes | no | 0 | pull-up, no pull-down | | yes | no | 1 | no pull-up , no pull-down | | yes | yes | х | not allowed* | <sup>\*</sup> only pull-up or pull-down may be chosen on any port A terminal (one choice is excluding the other) #### 6.2.3 Software Test Variables The port A terminals PA[2:0] are also used as input conditions for conditional software branches. Independent of the **OPTDebIntPA** and the **OPTIntEdgPA**. These CPU inputs always have a debouncer. - Debounced PA[0] is connected to CPU TestVar1. - Debounced PA[1] is connected to CPU TestVar2. - Debounced PA[2] is connected to CPU TestVar3. #### 6.2.4 Port A for 10-Bit Counter and MSC The PA[0] and PA[3] inputs can be used as the clock input terminal for the 10 bit counter in "event count" mode. As for the IRQ generation one can choose debouncer or direct input with the register **OPTDebIntPA** and non-inverted or inverted input with the register **OPTIntEdgPA**. Debouncer input is always recommended. Pad input PA[3] is also used as start/stop control for the millisecond counter. This control signal is derived from PA[3], it is independent of the port A debouncer and edge selection. Refer also to Figure 10. #### 6.3 Port A Registers Table 6.3.1 Register RegPA | Bit | Name | Reset | R/W | Description | |-----|-----------|-------|-----|--------------------| | 3 | PAData[3] | - | R* | PA[3] input status | | 2 | PAData[2] | - | R* | PA[2] input status | | 1 | PAData[1] | - | R* | PA[1] input status | | 0 | PAData[0] | - | R* | PA[0] input status | <sup>\*</sup> Direct read on port A terminals #### Table 6.3.2 Register RegIRQMask1 | Bit | Name | Reset | R/W | Description | |-----|--------------|-------|-----|--------------------------------| | 3 | MaskIRQPA[3] | 0 | R/W | Interrupt mask for PA[3] input | | 2 | MaskIRQPA[2] | 0 | R/W | Interrupt mask for PA[2] input | | 1 | MaskIRQPA[1] | 0 | R/W | Interrupt mask for PA[1] input | | 0 | MaskIRQPA[0] | 0 | R/W | Interrupt mask for PA[0] input | Default "0" is: interrupt request masked, no new request stored ### Table 6.3.3 Register RegIRQ1 | Bit | Name | Reset | R/W | Description | |-----|----------|-------|------|----------------------------| | 3 | IRQPA[3] | 0 | R/W* | Interrupt request on PA[3] | | 2 | IRQPA[2] | 0 | R/W* | Interrupt request on PA[2] | | 1 | IRQPA[1] | 0 | R/W* | Interrupt request on PA[1] | | 0 | IRQPA[0] | 0 | R/W* | Interrupt request on PA[0] | <sup>\*;</sup> Write "1" clears the bit, write "0" has no action, default "0" is: no interrupt request ### Table 6.3.4 Register OPTIntEdgPA | Bit | Name | power on | R/W | Description | |-----|-------------|----------|-----|---------------------------------| | | | value | | | | 3 | IntEdgPA[3] | 0 | R/W | Interrupt edge select for PA[3] | | 2 | IntEdgPA[2] | 0 | R/W | Interrupt edge select for PA[2] | | 1 | IntEdgPA[1] | 0 | R/W | Interrupt edge select for PA[1] | | 0 | IntEdgPA[0] | 0 | R/W | Interrupt edge select for PA[0] | Default "0" is: Positive edge selection ### Table 6.3.5 Register OPTDebIntPA | Bit | Name | power on value | R/W | Description | |-----|---------------|----------------|-----|-------------------------------| | 3 | NoDebIntPA[3] | 0 | R/W | Interrupt debounced for PA[3] | | 2 | NoDebIntPA[2] | 0 | R/W | Interrupt debounced for PA[2] | | 1 | NoDebIntPA[1] | 0 | R/W | Interrupt debounced for PA[1] | | 0 | NoDebIntPA[0] | 0 | R/W | Interrupt debounced for PA[0] | Default "0" is: Debounced inputs for interrupt generation ### Table 6.3.6 Register OPTNoPullPA | Bit | Name | power on | R/W | Description | |-----|-------------|----------|-----|---------------------------------| | | | value | | | | 3 | NoPullPA[3] | 0 | R/W | Pull-up/down selection on PA[3] | | 2 | NoPullPA[2] | 0 | R/W | Pull-up/down selection on PA[2] | | 1 | NoPullPA[1] | 0 | R/W | Pull-up/down selection on PA[1] | | 0 | NoPullPA[0] | 0 | R/W | Pull-up/down selection on PA[0] | Default "0" depending on mask selection #### 6.4 Port B The EM6621 has one four bit general purpose I/O port. Each bit can be configured individually by software for input/output, pull-up, pull-down and CMOS or Nch. open drain output type. The port outputs either data, frequency or PWM signals. # 6.4.1 Input / Output Mode Each port B terminal is bit-wise bi-directional. The input or output mode on each port B terminal is set by writing the corresponding bit in the **RegPBCntl** control register. To set for input (default), 0 is written to the corresponding bit of the **RegPBCntl** register which results in a high impedance state for the output driver. The output mode is set by writing 1 in the control register, and consequently the output terminal follows the status of the bits in the **RegPBData** register. The port B terminal status can be read on address **RegPBData** even in output mode. Be aware that the data read on port B is not necessary of the same value as the data stored on **RegPBData** register. See also Figure 11 for details. Figure 11. Port B Architecture #### 6.4.2 Pull-up or Pull-down On each terminal of PB[3:0] an internal input pull-up (metal mask MPBPU[n]) or pull-down (metal mask MPBPD[n]) resistor can be connected per metal mask option. Per default the two resistors are in place. In this case one can chose per software to have either a pull-up, a pull-down or no resistor. See below. For Metal mask selection and available resistor values refer to chapter 18.1.3. **Pull-down ON**: MPBPD[n] must be in place, AND bit NoPdPB[n] must be '0'. Pull-down OFF: MPBPD[n] is not in place, **OR** if MPBPD[n] is in place **NoPdPB**[n] = '1' cuts off the pull-down. **OR** selecting **NchOpDPB**[n] = '1' cuts off the pull-down. **Pull-up ON** \* : MPBPU[n] must be in place. AND bit NchOpDPB[n] must be '1', AND (bit PBIOCntl[n] = '0' (input mode) OR if PBIOCntl[n] = '1' while PBData[n] = 1.) **Pull-up OFF\*** : MPBPU[n] is not in place, **OR** if MPBPU[n] is in place **NchOpDPB**[n] = '0' cuts off the pull-up, **OR** if MPBPU[n] is in place and if **NchOpDPB**[n] = '1' then **PBData**[n] = 0 cuts off the pull-up. Never pull-up and pull-down can be active at the same time. For **POWER SAVING** one can switch off the port B pull resistors between two read phases. No cross current flows in the input amplifier while the port B is not read. The recommended order is: - Switch on the pull resistor. - Allow sufficient time RC constant for the pull resistor to drive the line to either Vss or VDD. - · Read the port B - Switch off the pull resistor Minimum time with current on the pull resistor is 4 system clock periods, if the RC time constant is lower than 1 system clock period. Adding a NOP instruction before reading moves the number of periods with current in the pull resistor to 6 and the maximum RC delay to 3 clock periods. ### 6.4.3 CMOS / NCH. Open Drain Output The port B outputs can be configured as either CMOS or Nch. open drain outputs. In CMOS both logic '1' and '0' are driven out on the terminal. In Nch. Open Drain only the logic '0' is driven on the terminal, the logic '1' value is defined by the internal pull-up resistor (if implemented), or high impedance. Figure 12. CMOS or Nch. Open Drain Outputs ### 6.4.4 PWM and Frequency Output PB[3] can also be used to output the PWM (Pulse Width Modulation) signal from the 10-Bit Counter, the Ck[16], Ck[11] as well as the Ck[1] prescaler frequencies. - -Selecting PWM output on PB[3] with bit **PWMOn** in register **RegPresc** and running the counter. - -Selecting Ck[16] output on PB[2] with bit PB32kHzOut in register OPTFSelPB - -Selecting Ck[11] output on PB[1] with bit PB1kHzOut in register OPTFSelPB - -Selecting Ck[1] output on PB[0] with bit PB1HzOut in register OPTFSelPB ### 6.5 Port B Registers #### Table 6.5.1 Register RegPBData | Bit | Name | Reset | R/W | Description | |-----|-----------|-------|------|------------------------| | 3 | PBData[3] | - | R*/W | PB[3] input and output | | 2 | PBData[2] | - | R*/W | PB[2] input and output | | 1 | PBData[1] | - | R*/W | PB[1] input and output | | 0 | PBData[0] | - | R*/W | PB[0] input and output | <sup>\*:</sup> Direct read on the port B terminal (not the internal register) #### Table 6.5.2 Register RegPBCntl | Bit | Name | Reset | R/W | Description | |-----|-------------|-------|-----|-----------------------| | 3 | PBIOCntl[3] | 0 | R/W | I/O control for PB[3] | | 2 | PBIOCntl[2] | 0 | R/W | I/O control for PB[2] | | 1 | PBIOCntl[1] | 0 | R/W | I/O control for PB[1] | | 0 | PBIOCntl[0] | 0 | R/W | I/O control for PB[0] | Default "0" is: port B in input mode #### **Table 6.5.3 Option Register OPTFSelPB** | Bit | Name | power on | R/W | Description | |-----|-------------|----------|-----|------------------------------| | | | value | | | | 3 | InpResSleep | 0 | R/W | Reset from sleep with port A | | 2 | PB32kHzOut | 0 | R/W | Ck[16] output on PB[2] | | 1 | PB1kHzOut | 0 | R/W | Ck[11] output on PB[1] | | 0 | PB1HzOut | 0 | R/W | Ck[1] output on PB[0] | Default "0" is: No frequency output, port A Input Reset can not reset the SLEEP mode. #### **Table 6.5.4 Option Register OPTNoPdPB** | Bit | Name | power on value | R/W | Description | |-----|-----------|----------------|-----|-----------------------| | 3 | NoPdPB[3] | 0 | R/W | No pull-down on PB[3] | | 2 | NoPdPB[2] | 0 | R/W | No pull-down on PB[2] | | 1 | NoPdPB[1] | 0 | R/W | No pull-down on PB[1] | | 0 | NoPdPB[0] | 0 | R/W | No pull-down on PB[0] | Default "0" is: Pull-down on ### Table 6.5.5 Option Register OPTNchOpDPB | Bit | Name | power on | R/W | Description | |-----|-------------|----------|-----|--------------------------| | | | value | | · | | 3 | NchOpDPB[3] | 0 | R/W | Nch. Open Drain on PB[3] | | 2 | NchOpDPB[2] | 0 | R/W | Nch. Open Drain on PB[2] | | 1 | NchOpDPB[1] | 0 | R/W | Nch. Open Drain on PB[1] | | 0 | NchOpDPB[0] | 0 | R/W | Nch. Open Drain on PB[0] | Default "0" is: CMOS output #### 6.6 Port Serial The EM6621 contains a simple, half duplex three wire synchronous type serial interface., which can be used to program or read an external EEPROM, ADC, ... etc. For data reception, a shift-register converts the serial input data on the SIN(PSP[0]) terminal to a parallel format, which is subsequently read by the CPU in registers **RegSDataL** and **RegSDataH** for low and high nibble. To transmit data, the CPU loads data into the shift register, which then serializes it on the SOUT(PSP[2]) terminal. It is possible for the shift register to simultaneously shift data out on the SOUT terminal and shift data on the SIN terminal. In Master mode, the shifting clock is supplied internally by the Prescaler: one of three prescaler frequencies are available, Ck[16], Ck[15] or Ck[14]. In Slave mode, the shifting clock is supplied externally on the SCLKIn(PSP[3]) terminal. In either mode, it is possible to program: the shifting edge, shift MSB first or LSB first and direct shift output. All these selection are done in register **RegSCnt11** and **RegSCnt12**. Figure 13. Serial Interface Architecture The PSP[3..0] terminal configuration is shown in Figure 14. When the Serial Interface is active then: - \* PSP[1] {Ready / CS) is outputting the ready (slave mode) or the CS signal (master mode). - PSP[2] {SOUT} is always an output. - \* PSP[0] {SIN} is always an input. - PSP[3] {SCLK} is an output for Master mode {SCLKOut} and an input for Slave mode {SCLKIn} #### 6.6.1 4-bit Parallel I/O Selecting OM[1],OM[0] = '1' in register RegSCntl2 the PSP[3:0] terminals are configured as a 4-bit Output. Output data is stored in the register RegSPData. The **RegSPData** is defined as a read/write register, but what is read is not the register output, but the port PSP[3:0] terminal values Selecting **OM[1],OM[0]** = '0' in register **RegSCntl2** the PSP[3:0] outputs are cut off (tristate). The terminals can be used as inputs with individual (bit-wise) pull-up or pull-down settings. Independent of the selected configuration, the PSP[3:0] terminal levels are always readable. Figure 14. Port SP Terminal Configuration ### 6.6.2 Pull-up or Pull-down For each terminal of PSP[3:0] an input pull-up (metal mask MPSPU[n]) or pull-down (metal mask MPSPD[n]) resistor can be implemented per metal mask option. Per default the two metal masks are in place, so one can chose per software to have either a pull-up, a pull-down or no resistor. For Metal mask selection and available resistor values refer to chapter 18.1.4 Pull-down ON: MPSPD[n] must be in place, AND the bit NoPdPS[n] must be '0'. Pull-down OFF: MPSPD[n] is not in place, **OR** if MPSPD[n] is in place NoPdPS[n] = '1' cuts off the pull-down. **OR** selecting **NchOpDPS**[n] = '1' cuts off the pull-down. Pull-up ON \* : MPSPU[n] must be in place, AND the bit NchOpDPS[n] must be '1', AND (the bits OM[1,0] in RegSysCntl2 = '00' (input mode) OR any of the port SP terminals is in output mode with a logic '1' to be driven). Pull-up OFF\* : MPSPU[n] is not in place, **OR** if MPSPU[n] is in place **NchOpDPS**[n] = '0' cuts off the pull-up, **OR** if MPSPU[n] is in place and **NchOpDPS**[n] = '1' then **SerPData**[n] = 0 cuts off the pull-up. For **POWER SAVING** one can switch off the port SP pull resistors between two read phases. No cross current flows in the input amplifier while the port SP is not read. This power saving feature must only be used in tristate mode (OM[0,1]=0). The recommended order is : - switch on the pull resistor. - allow sufficient time RC constant for the pull resistor to drive the line to either Vss or VDD. - Read the port SP - · Switch off the pull resistor Minimum time with current on the pull resistor is 4 periods of the system clock, if the RC constant is lower than 1 system clock period. Adding a NOP before reading moves the number of periods with current in the pull resistor to 6 and the maximum RC delay to 3 clock periods. ### 6.6.3 Nch. Open Drain Outputs The port SP outputs can be configured as either CMOS or Nch. open drain outputs. In CMOS both logic '1' and '0' are driven out on the terminal. In Nch. open drain only the logic '0' is driven out on the terminal, the logic '1' value is high impedance or defined by the internal pull-up resistor (if existing). Figure 15. CMOS or Nch. Open Drain outputs #### 6.6.4 General Functional Description After power on or after any reset the serial interface is in serial slave mode with **Start** and **Status** set to 0, LSB first, negative shift edge and all outputs are in high impedance state. When the **Start** bit is set, the shift operation is enabled and the serial interface is ready to transmit or receive data, eight shift operations are performed: 8 serial data values are read from the data input terminal into the shift register and the previous loaded 8-bits are send out via the data output terminal. After the eight shift operation, an interrupt is generated, and the **Start** bit is reset. Parallel to serial conversion procedure (master mode example). Write to RegSCntl1 serial control (clock freq. in master mode, edge and MSB/LSB select). Write to RegSDataL and RegSDataH (shift out data values). Write to **RegSCntl2** (Start=1, mode select, status). ---> Starts the shift out After the eighth clock an interrupt is generated, Start becomes low. Then, interrupt handling Serial to parallel conversion procedure (slave mode example). Write to RegSCntl1 (slave mode, edge and MSB/LSB select). Write to RegSCntl2 (Start=1, mode select, status). After eight serial clocks an interrupt is generated, Start becomes low. Interrupt handling. Shift register RegSDataL and RegSDataH read. A new shift operation can be authorized. ## 6.6.5 Detailed Functional Description Master or Slave mode is selected in the control register RegSCntl1. In Slave mode, the serial clock comes from an external device and is input via the PSP[3] terminal as a synchronous clock (SCLKIn) to the serial interface. The serial clock is ignored as long as the **Start** bit is not set. After setting **Start**, only the eight following active edges of the serial clock input PSP[3] are used to shift the serial data in and out. After eight serial clock edges the **Start** bit is reset. The PSP[1] terminal is a copy of the (**Start OR Status**) bit values, it can be used to indicate to the external master, that the interface is ready to operate or it can be used as a chip select signal in case of an external slave. In Master mode, the synchronous serial clock is generated internally from the system clock. The frequency is selected from one out of three sources ( MS0 and MS1 bits in RegSCntl1). The serial shifting clock is only generated during Start = high and is output to the SCLK terminal as the Master Clock (SCLKOut). When Start is low, the serial clock output on PSP[3] is 0. An interrupt request **IRQSerial** is generated after the eight shift operations are done. This signal is set by the last negative edge of the serial interface clock on PSP[3] (master or slave mode) and is reset to 0 by the next write of **Start** or by any reset. This interrupt can be masked with register **RegIRQMask3**. For more details about the interrupt handling see chapter 10. Serial data input on PSP[0] is sampled by the positive or negative serial shifting clock edge, as selected by the Control Register **POSnNeg** bit. Serial data input is shifted in LSB first or MSB first, as selected by the Control Register **MSBnLSB** bit. #### 6.6.6 Output Modes Serial data output is given out in two different ways (Refer also to Figure 16 and Figure 17). #### - OM[1] = 1, OM[0] = 0: The serial output data is generated with the selected shift register clock (**POSnNeg**). The first data bit is available <u>directly</u> after the **Start** bit is set. #### -OM[1] = 0, OM[0] = 1: The serial output data is <u>re-synchronized</u> by the positive serial interface clock edge, independent of the selected clock shifting edge. The first data bit is available on the first positive serial interface clock edge after Start='1'. Figure 16. Direct or Re-Synchronized Output Table 6.6.6 Output Mode Selection in RegSCntl2 | OM[1] | OM[0] | Output mode | Description | |-------|-------|-------------------------|----------------------------------------------| | 0 | 0 | Tristate | Output disable (tristate on PSP[3:0]) | | 0 | 1 | Serial-<br>Synchronized | Re-synchronized positive edge data shift out | | 1 | 0 | Serial-Direct | Direct shift pos. or neg. edge data out | | 1 | 1 | Parallel | Parallel port SP output | Tristate output is selected by default. ### 6.6.7 Reset and Sleep on Port SP During circuit initialization, all option registers are reset by Power On Reset and therefore all pull-ups are off and all pull-downs are on. During Sleep mode, Port SP inputs are cut-off, the circuit is in Reset State. However the Reset State does not reset the option registers and pull-downs, if previously turned on, remain on even during Sleep mode. After any reset the serial interface parameters are reset to: Slave mode, Start and Status = 0, LSB first, negative edge shift, PSP[3:0] tristate. **Note:** A write operation in the control registers or in the data registers while **Start** is high will change internal values and may cause an error condition. The user must take care of the serial interface status before writing internal registers. In order to read the correct values on the data registers, the shift operation must be halted during the read accesses. # 6.7 Serial Interface Registers Table 6.7.1 Register RegSCntl1 | Bit | Name | Reset | R/W | Description | |-----|---------|-------|-------------------------|-----------------------------------------------| | 3 | MS1 | 0 | R/W Frequency selection | | | 2 | MS0 | 0 | R/W | Frequency selection | | 1 | POSnNeg | 0 | R/W | Positive or negative clock edge selection for | | | _ | | | shift operation | | 0 | MSBnLSB | 0 | R/W | Shift MSB or LSB value first | Default "0" is: Slave mode external clock, negative edge, LSB first **Table 6.7.2 Frequency and Master Slave Mode Selection** | MS1 | MS0 | Description | | | |-----|-----|---------------------------------|--|--| | 0 | 0 | Slave mode: Clock from external | | | | 0 | 1 | Master mode: System clock / 4 | | | | 1 | 0 | Master mode: System clock / 2 | | | | 1 | 1 | Master mode: System clock | | | Table 6.7.3 Register RegSCntl2 | Bit | Name | Reset | R/W | Description | |-----|--------|-------|-----|---------------------------------------| | 3 | Start | 0 | R/W | Enabling the interface, | | 2 | Status | 0 | R/W | Ready or Chip Select output on PSP[1] | | 1 | OM[1] | 0 | R/W | Output mode select 1 | | 0 | OM[0] | 0 | R/W | Output mode select 0 | Default "0" is: Interface disabled, status 0, serial mode, output tristate. Table 6.7.4 Register RegSDataL | Bit | Name | Reset | R/W | Description | |-----|-------------|-------|-----|------------------------| | 3 | SerDataL[3] | 0 | R/W | Serial data low nibble | | 2 | SerDataL[2] | 0 | R/W | Serial data low nibble | | 1 | SerDataL[1] | 0 | R/W | Serial data low nibble | | 0 | SerDataL[0] | 0 | R/W | Serial data low nibble | Default "0" is: Data equal 0. Table 6.7.5 Register RegSDataH | Bit | Name | Reset | R/W | Description | |-----|-------------|-------|-----|-------------------------| | 3 | SerDataH[3] | 0 | R/W | Serial data high nibble | | 2 | SerDataH[2] | 0 | R/W | Serial data high nibble | | 1 | SerDataH[1] | 0 | R/W | Serial data high nibble | | 0 | SerDataH[0] | 0 | R/W | Serial data high nibble | Default "0" is: Data equal 0. ### Table 6.7.6 Register RegSPData | Bit | Name | Reset | R/W | Description | |-----|-------------|-------|------|----------------------| | 3 | SerPData[3] | 0 | R*/W | Parallel output data | | 2 | SerPData[2] | 0 | R*/W | Parallel output data | | 1 | SerPData[1] | 0 | R*/W | Parallel output data | | 0 | SerPData[0] | 0 | R*/W | Parallel output data | R\*: The input terminal value is read, not the register Table 6.7.7 Option Register OPTNoPdPS | Bit | Name | | R/W | Description | |-----|-----------|---|-----|------------------------| | 3 | NoPdPS[3] | 0 | R/W | No pull-down on PSP[3] | | 2 | NoPdPS[2] | 0 | R/W | No pull-down on PSP[2] | | 1 | NoPdPS[1] | 0 | R/W | No pull-down on PSP[1] | | 0 | NoPdPS[0] | 0 | R/W | No pull-down on PSP[0] | Default "0" is: Pull-down on ### **Table 6.7.8 Option Register OPTNchOpDPS** | Bit | Name | | R/W | Description | |-----|-------------|---|-----|---------------------------| | 3 | NchOpDPS[3] | 0 | R/W | Nch. Open Drain on PSP[3] | | 2 | NchOpDPS[2] | 0 | R/W | Nch. Open Drain on PSP[2] | | 1 | NchOpDPS[1] | 0 | R/W | Nch. Open Drain on PSP[1] | | 0 | NchOpDPS[0] | 0 | R/W | Nch. Open Drain on PSP[0] | Default "0" is: CMOS output ### 7. Melody, Buzzer A normal application is to drive a buzzer connected onto the terminal Buzzer. This peripheral cell is a combination of a 7 frequency tone generator and a 4-bit timer, used to provide a 50% duty cycle signal on the Buzzer terminal of a pre-selected length and frequency. The Buzzer terminal is active as long as the timer is not 0 or the **SwBuzzer** is set to '1'. The 4-bit timer can be used for another application independent of the Buzzer terminal by selecting "silence" instead of another frequency on the Buzzer output. "Silence" can also be used as part of a melody, or to switch off the buzzer. To use the buzzer independent of the 4-bit timer one has to set the switch **SwBuzzer**. This bit is in register **RegMelTim** and selects the signal duration on the buzzer output. If **SwBuzzer**=1 then the signal is output until the bit is set back to 0 . With **SwBuzzer**=0 the output signal duration is controlled by the 4bit timer. If neither the **SwBuzzer** or the timer are active, the Buzzer terminal is on 0. The high impedance state setting with **BzOutEn** is independent of the **SwBuzzer** and Timer settings. As soon as the bit is set to 1 the Buzzer terminal is set tristate. See also Figure 19. Figure 19. Melody Generator Block Diagram #### 7.1 4-Bit Timer The timer has 2 modes: - Single run mode (Auto=0) - Continuos run mode (Auto=1) Mode selection and timer count down frequency is done in register **RegMelTim.** All timer frequencies are coming from the prescaler. The 4-bit timer can be used independent of the melody buzzer application. Whenever the timer reaches 0 it generates an interrupt request **IRQBz** in the register **RegIRQ2**. This interrupt can be masked with the bit **MaskIRQBz** in register **RegIRQMask2**. By writing 0 into the timer period register the timer stops immediately and does not generate an interrupt. ### 7.1.1 Single Run Mode The RegMelPeri value and the selected timer frequency in RegMelTim control the timer duration. The timer is counting down from its previously charged value until it reaches 0. On 0 the timer stops and generates an interrupt request. The buzzer frequency output is enabled after the <u>next positive timer clock edge</u> and remains enabled until the timer reaches 0. Figure 20. Single Run Mode #### 7.1.2 Continuos Run Mode This is almost the same as the single run mode only that in this case the timer after reaching 0 reloads itself automatically with the register **RegMelPeri** value. Every time the timer reaches 0 an interrupt request is send. There are 2 ways to stop the continuos mode. - First, changing the mode to single run mode. As the timer reaches 0 it stops. The last period after **Auto**=0 is of length **RegMelPeri** + 1. - Second, loading 0 into the timer period register **RegMelPeri** stops the timer immediately, no interrupt is generated and the **Auto** flag is reset. The buzzer frequency output is <u>enabled directly</u> by writing **Auto**=1. Figure 21. Continuos Run Mode # 7.2 Programming Order Single run mode usage 1st, selecting the buzzer frequency into RegMelFSel. 2nd, selecting the timer clock frequency in **RegMelTim**. 3rd, selecting the timer period in **RegMelPeri**. --> On the next positive clock edge the buzzer output is enabled. #### Continuos run mode usage 1st, selecting the buzzer frequency into RegMelFSel. 2nd, selecting the timer clock frequency in RegMelTim (Auto=0). 3rd, selecting the timer period in **RegMelPeri**. 4th, set bit Auto in RegMelTim. --> Immediately the buzzer output is active. Avoid timer clock frequency switch during buzzer operation. ### 7.3 Melody Registers Table 7.3.1 Register RegMelFSel | Bit | Name | Reset | R/W | Description | |-----|------------|-------|-----|-------------------------| | 3 | BzOutEn | 0 | R/W | Buzzer Output tristate | | 2 | MelFSel[2] | 0 | R/W | Buzzer frequency select | | 1 | MelFSel[1] | 0 | R/W | Buzzer frequency select | | 0 | MelFSel[0] | 0 | R/W | Buzzer frequency select | Default : Buzzer tristate, silence Table 7.3.2 Buzzer Output Frequency Selection with MelFSel[2..0] | MelFSel[2] | MelFSel[1] | MelFSel[0] | Frequency | | |------------|------------|------------|---------------|-------| | 0 | 0 | 0 | Vss (silence) | | | 0 | 0 | 1 | SysClock/8 | DO8 | | 0 | 1 | 0 | SysClock/10 | SOL7# | | 0 | 1 | 1 | SysClock/12 | FA7 | | 1 | 0 | 0 | SysClock/14 | RE7 | | 1 | 0 | 1 | SysClock/16 | DO7 | | 1 | 1 | 0 | SysClock/20 | SOL6# | | 1 | 1 | 1 | SysClock/24 | FA6 | Table 7.3.3 Register RegMelTim | Bit | Name | Reset | R/W | Description | |-----|----------|-------|-----|------------------------------| | 3 | SwBuzzer | 0 | W | Write: switch buzzer | | | FIBuzzer | 0 | R | Read: flag buzzer | | 2 | Auto | 0 | R/W | Single or continuos run mode | | 1 | FTimSel1 | 0 | R/W | Timer clock frequency select | | 0 | FTimSel0 | 0 | R/W | Timer clock frequency select | Default : Single run mode, Ck[3] from prescaler as timer clock ### **Table 7.3.4 Timer Clock Frequency Select** | FTimSel0 | FTimSel1 | Timer Clock | On 32 KHz operation | |----------|----------|-------------|---------------------| | 0 | 0 | Ck[3] | 4 Hz | | 1 | 0 | Ck[5] | 16 Hz | | 0 | 1 | Ck[7] | 64 Hz | | 1 | 1 | Ck[1] | 1 Hz | # Table 7.3.5 Register RegMelPeri | Bit | Name | Reset | R/W | Description | |-----|--------|-------|-----|-------------------------| | 3 | Per[3] | 0 | W | Melody timer period MSB | | 2 | Per[2] | 0 | W | Melody timer period | | 1 | Per[1] | 0 | W | Melody timer period | | 0 | Per[0] | 0 | W | Melody timer period LSB | The total timer period duration is calculated as following: ### Duration = Value(RegMelPeri) x 1/Ck[n] Where, Ck[n] is the timer clock frequency and Value(RegMelPeri) is the value of the register RegMelPeri. #### 8. 10-bit Counter The EM6621 has a built-in universal cyclic counter. It can be configured as 10, 8, 6 or 4-bit counter. If 10-bits are selected we call that <u>full bit</u> counting, if 8, 6 or 4-bits are selected we call that <u>limited bit</u> counting. The counter works in up- or down count mode. Eight clocks can be used as the input clock source, six of them are prescaler frequencies and two are coming from the input pads PA[0] and PA[3]. In this case the counter can be used as an event counter. The counter generates an interrupt request **IRQCount0** every time it reaches 0 in down count mode or 3FF in up count mode. Another interrupt request **IRQCntComp** is generated in compare mode whenever the counter value matches the compare data register value. Each of this interrupt requests can be masked (default). See section 10 for more information about the interrupt handling. A 10-bit data register **CReg[9:0]** is used to initialize the counter at a specific value (load into **Count[9:0]**). This data register (**CReg[9:0]**) is also used to compare its value against **Count[9:0]** for equivalence. A Pulse-Width-Modulation signal (PWM) can be generated and output on port B terminal PB[3]. Figure 22. 10-bit Counter Block Diagram ### 8.1 Full and Limited Bit Counting In Full Bit Counting mode the counter uses its maximum of 10-bits length (default). With the **BitSel[1,0]** bits in register **RegCDataH** one can lower the counter length, for IRQ generation, to 8, 6 or 4 bits. This means that actually the counter always uses all the 10-bits, but IRQCount0 generation is only performed on the number Table 7.3.1. Counter length selection | BitSel[1] | BitSel[0] | counter length | |-----------|-----------|----------------| | 0 | 0 | 10-Bit | | 0 | 1 | 8-Bit | | 1 | 0 | 6-Bit | | 1 | 1 | 4-Bit | of selected bits. The unused counter bits may or may not be taken into account for the **IRQComp** generation depending on bit **SelIntFull**. Refer to chapter 8.4. ### 8.2 Frequency Select and Up/Down Counting 8 different input clocks can be selected to drive the Counter. The selection is done with bits **CountFSel2...0** in register **RegCCntl1**. 6 of this input clocks are coming from the prescaler. The maximum prescaler clock frequency for the counter is half the system clock and the lowest is 1Hz. Therefore a complete counter roll over can take as much as 17.07 minutes (1Hz clock, 10 bit length) or as little as 977 μs (Ck[15], 4 bit length). The **IRQCount0**, generated at each roll over, can be used for time bases, measurements length definitions, input polling, wake up from Halt mode, etc. The **IRQCount0** and **IRQComp** are generated with the system clock Ck[16] rising edge. IRQCount0 condition in up count mode is : reaching 3FF if 10-bit counter length (or FF, 3F, F in 8, 6, 4-bit counter length). In down count mode the condition is reaching '0'. The non-selected bits are 'don't care'. For IRQComp refer to section 8.4. Note: The Prescaler and the Microprocessor clock's are usually non-synchronous, therefore time bases generated are max. n, min. n-1 clock cycles long (n being the selected counter start value in count down mode). However the prescaler clock can be synchronized with $\mu P$ commands using for instance the prescaler reset function. Figure 23. Counter Clock Timing The two remaining clock sources are coming from the PA[0] or PA[3] terminals. Refer to the Figure 10 on page 14 for details. Both sources can be either debounced (Ck[11] or Ck[8]) or direct inputs, the input polarity can also be chosen. The output after the debouncer polarity selector is named PA3 , PA0 respectively. For the debouncer and input polarity selection refer to chapter 6.3. In the case of port A input clock without debouncer, the counting clock frequency will be <u>half</u> the input clock on port A. The counter advances on every odd numbered port A negative edge ( divided clock is high level ). IRQCount0 and IRQComp will be generated on the rising PA3 or PA0 input clock edge. In this condition the EM6621 is able to count with a higher clock rate as the internal system clock (Hi-Frequency Input). Maximum port A input frequency is limited to 200 kHz (@VDD $\geq 1.5 \text{ V}$ ). If higher frequencies are needed, please contact EM-Marin. In both, up or down count (default) mode, the counter is cyclic. The counting direction is chosen in register **RegCCntl1** bit **Up/Down** (default '0' is down count). The counter increases or decreases its value with each positive clock edge of the selected input clock source. Start up synchronization is necessary because one can not always know the clock status when enabling the counter. With EvCount=0, the counter will only start on the next positive clock edge after a previously latched negative edge, while the **Start** bit was already set to '1'. This synchronization is done differently if event count mode (bit **EvCount**) is chosen. Refer also to Figure 24. Internal Clock Synchronization. ### 8.3 Event Counting The counter can be used in a special event count mode where a certain number of events (clocks) on the PA[0] or PA[3] input are counted. In this mode the counting will start directly on the next active clock edge on the selected port A input. The Event Count mode is switched on by setting bit **EvCount** in the register **RegCCntl2** to '1'.PA[3] and PA[0] inputs can be inverted depending on register **OPTIntEdgPA** and should be debounced. The debouncer is switched on in register **OPTDebIntPA** bits NoDebIntPA[3,0]=0. Its frequency depends on the bit **DebSel** from register **RegPresc** setting. The inversion of the internal clock signal derived from PA[3] or PA[0] is active with **IntEdgPA[3]** respectively **IntEdgPA[0]** equal to 1. Refer also to Figure 10 for internal clock signal generation. Figure 24. Internal Clock Synchronization ### 8.4 Compare Function A previously loaded register value (**CReg[9:0]**) can be compared against the actual counter value (**Count[9:0]**). If the two are matching (equality) then an interrupt (**IRQComp**) is generated. The compare function is switched on with the bit **EnComp** in the register **RegCCntl2**. With **EnComp** = 0 no **IRQComp** is generated. Starting the counter with the same value as the compare register is possible, no IRQ is generated on start. Full or Limited bit compare are possible, defined by bit **SelIntFull** in register **RegSysCntl1**. **EnComp** must be written after a load operation (**Load** = 1). Every load operation resets the bit EnComp. #### Full bit compare function. Bit **SelIntFull** is set to '1'. The function behaves as described above independent of the selected counter length. Limited bit counting together with <u>full bit compare</u> can be used to generate a certain amount of IRQCount0 interrupts until the counter generates the IRQComp interrupt. With **PWMOn**='1' the counter would have automatically stopped after the IRQComp, with **PWMOn**='0' it will continue until the software stops it. **EnComp** must be cleared before setting SelIntFull and before starting the counter again. Be careful, PWMOn also redefines the port B PB[3] output data.(refer to section 8.5). ### Limited bit compare With the bit **SelIntFull** set to '0' (default) the compare function will only take as many bits into account as defined by the counter length selection **BitSel[1:0]** (see chapter 8.1). #### 8.5 Pulse Width Modulation (PWM) The PWM generator uses the behavior of the Compare function (see above) so **EnComp** must be set to activate the PWM function.. At each Roll Over or Compare Match the PWM state - which is output on port B PB[3] - will toggle. The start value on PB[3] is forced while **EnComp** is 0 the value is depending on the up or down count mode. Every counter value load operation resets the bit **EnComp** and therefore the PWM start value is reinstalled. Setting **PWMOn** to '1' in register **RegPresc** routes the counter PWM output to port B terminal PB[3]. Insure that PB[3] is set to output mode. Refer to section 6.4 for the port B setup. The PWM signal generation is independent of the limited or full bit compare selection bit **SelIntFull**. However if **SelIntFull** = 1 (FULL) and the counter compare function is limited to lower than 10 bits one can generate a predefined number of output pulses. In this case, the number of output pulses is defined by the value of the unused counter bits. It will count from the start value until the IRQComp match. One must not use a compare value of hex 0 in up count mode nor a value of hex 3FF (or FF,3F, F if limited bit compare) in down count mode. For instance, loading the counter in up count mode with hex 000 and the comparator with hex C52 which will be identified as: - bits[11:10] are limiting the counter to limits to 4 bits length, =03 - bits [9:4] are the unused counter bits = hex 05 (bin 000101), (number of PWM pulses) - bits [3:0] (comparator value = 2). (length of PWM pulse) Thus after 5 PWM-pulses of 2 clocks cycles length the Counter generates an **IRQComp** and stops. The same example with SelIntFull=0 (limited bit compare) will produce an unlimited number of PWM at a length of 2 clock cycles. #### 8.5.1 How the PWM Generator works. **For Up Count Mode**; Setting the counter in up count and PWM mode the PB[3] PWM output is defined to be 0 (**EnComp**=0 forces the PWM output to 0 in upcount mode, 1 in downcount). Each Roll Over will set the output to '1' and each Compare Match will set it back to '0'. The Compare Match for PWM always only works on the defined counter length. This, independent of the SelIntFull setting which is valid only for the IRQ generation. Refer also to the compare setup in chapter 8.4. In above example the PWM starts counting up on hex 0, 2 cycles later compare match -> PWM to '0', 14 cycles later roll over -> PWM to '1' 2 cycles later compare match -> PWM to '0', etc. until the completion of the 5 pulses. The normal IRQ generation remains on during PWM output. If no IRQ's are wanted, the corresponding masks need to be set. Figure 25. PWM Output in Up Count Mode Figure 26. PWM Output in Down Count Mode **In Down Count Mode** everything is inverted. The PWM output starts with the '1' value. Each Roll Over will set the output to '0' and each Compare Match will set it back to '1'. For limited pulse generation one must load the complementary pulse number value. I.e. for 5 pulses counting on 4 bits load bits[9:4] with hex 3A (bin 111010). #### 8.5.2 PWM Characteristics PWM resolution is : 10bits (1024 steps), 8bits (256 steps), 6bits (64 steps) or 4 bits (16 steps) the minimal signal period is : 16 (4-bit) x Fmax\* -> 16 x 1/Ck[15] -> 977 µs (32 KHz) the maximum signal period is : 1024 x Fmin\* -> 1024 x 1/Ck[1] -> 1024 s (32 KHz) the minimal pulse width is : 1 bit $-> 1 \times 1/Ck[15]$ -> 61 µs (32 KHz) \* This values are for Fmax or Fmin derived from the internal system clock (32kHz). Much shorter (and longer) PWM pulses can be achieved by using the port A as frequency input. One must not use a compare value of hex 0 in up count mode nor a value of hex 3FF (or FF,3F, F if limited bit compare) in downcount mode. ### 8.6 Counter Setup RegCDataL[3:0], RegCDataM[3:0], RegCDataH[1:0] are used to store the initial count value called CReg[9:0] which is written into the count register bits Count[9:0] when writing the bit Load to '1' in RegCCntl2. This bit is automatically reset thereafter. The counter value Count[9:0] can be read out at any time, except when using non-debounced high frequency port A input clock. To maintain data integrity the lower nibble Count[3:0] must always be read first. The ShCount[9:4] values are shadow registers to the counter. To keep the data integrity during a counter read operation (3 reads), the counter values [9:4] are copied into these registers with the read of the count[3:0] register. If using non-debounced high frequency port A input the counter must be stopped while reading the Count[3:0] value to maintain the data integrity. In down count mode an interrupt request **IRQCount0** is generated when the counter reaches 0. In up count mode, an interrupt request is generated when the counter reaches 3FF (or FF,3F,F if limited bit counting). Never an interrupt request is generated by loading a value into the counter register. When the counter is programmed from up into down mode or vice versa, the counter value **Count[9:0]** gets inverted. As a consequence, the initial value of the counter must be programmed after the **Up/Down** selection. Loading the counter with hex 000 is equivalent to writing stop mode, the **Start** bit is reset, no interrupt request is generated. How to use the counter; - If PWM output is required one has to put the port B[3] in output mode and set PWMOn=1 in step 5. - 1st, set the counter into stop mode (Start=0). - 2nd, select the frequency and up- or down count mode in RegCCntl1. - 3rd, write the data registers **RegCDataL**, **RegCDataM**, **RegCDataH** (counter start value and length) - 4th, load the counter, **Load**=1, and choose the mode. (**EvCount**, **EnComp**=0) - 5th, select bits PWMOn in RegPresc and SelIntFull in RegSysCntl1 - 6th, if compare mode desired, then write **RegCDataM**, **RegCDataH** (compare value) - 7th, set bit Start and select EnComp in RegCCntl2 #### 8.7 10-bit Counter Registers Table 8.7.1 Register RegCCntl1 | Bit | Name | Reset | R/W | Description | |-----|------------|-------|-----|-----------------------| | 3 | Up/Down | 0 | R/W | Up or down counting | | 2 | CountFSel2 | 0 | R/W | Input clock selection | | 1 | CountFSel1 | 0 | R/W | Input clock selection | | 0 | CountFsel0 | 0 | R/W | Input clock selection | Default: PA0 ,selected as input clock, Down counting Table 8.7.2 Counter Input Frequency Selection with CountFSel[2..0] | CountFSel2 | CountFSel1 | CountFSel0 | clock source selection | |------------|------------|------------|------------------------| | 0 | 0 | 0 | Port A PA[0] | | 0 | 0 | 1 | Prescaler Ck[15] | | 0 | 1 | 0 | Prescaler Ck[12] | | 0 | 1 | 1 | Prescaler Ck[10] | | 1 | 0 | 0 | Prescaler Ck[8] | | 1 | 0 | 1 | Prescaler Ck[4] | | 1 | 1 | 0 | Prescaler Ck[1] | | 1 | 1 | 1 | Port A PA[3] | Table 8.7.3 Register RegCCntl2 | Bit | Name | Reset | R/W | Description | |-----|---------|-------|-----|----------------------------------------------| | 3 | Start | 0 | R/W | Start/Stop control | | 2 | EvCount | 0 | R/W | Event counter enable | | 1 | EnComp | 0 | R/W | Enable comparator | | 0 | Load | 0 | R/W | Write: load counter register; Read: always 0 | Default: Stop, no event count, no comparator, no load Table 8.7.4 Register RegSysCntl1 | | and on the ground trage journal. | | | | | | |-----|----------------------------------|-------|-----|--------------------------|--|--| | Bit | Name | Reset | R/W | Description | | | | 3 | IntEn | 0 | R/W | General interrupt enable | | | | 2 | SLEEP | 0 | R/W | Sleep mode | | | | 1 | SelIntFull | 0 | R/W | Compare Interrupt select | | | | 0 | ChTmDis | 0 | R/W | For EM test only | | | Default: Interrupt on limited bit compare Table 8.7.5 Register RegCDataL, Counter/Compare Low Data Nibble | Bit | Name | Reset | R/W | Description | |-----|----------|-------|-----|---------------------| | 3 | CReg[3] | 0 | W | Counter data bit 3 | | 2 | CReg[2] | 0 | W | Counter data bit 2 | | 1 | CReg[1] | 0 | W | Counter data bit 1 | | 0 | CReg[0] | 0 | W | Counter data bit 0 | | 3 | Count[3] | 0 | R | Data register bit 3 | | 2 | Count[2] | 0 | R | Data register bit 2 | | 1 | Count[1] | 0 | R | Data register bit 1 | | 0 | Count[0] | 0 | R | Data register bit 0 | Table 8.7.6 Register RegCDataM, Counter/Compare Middle Data Nibble | Bit | Name | Reset | R/W | Description | |-----|------------|-------|-----|---------------------| | 3 | CReg[7] | 0 | W | Counter data bit 7 | | 2 | CReg[6] | 0 | W | Counter data bit 6 | | 1 | CReg[5] | 0 | V | Counter data bit 5 | | 0 | CReg[4] | 0 | W | Counter data bit 4 | | 3 | ShCount[7] | 0 | R | Data register bit 7 | | 2 | ShCount[6] | 0 | R | Data register bit 6 | | 1 | ShCount[5] | 0 | R | Data register bit 5 | | 0 | ShCount[4] | 0 | R | Data register bit 4 | Table 8.7.7 Register RegCDataH, Counter/Compare High Data Nibble | 1 4 5 10 6 11 11 11 | and the stage of the government of the stage | | | | | | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------------------------------------------|--|--| | Bit | Name | Reset | R/W | Description | | | | 3 | BitSel[1] | 0 | R/W | Bit select for limited bit count/compare | | | | 2 | BitSel[0] | 0 | R/W | Bit select for limited bit count/compare | | | | 1 | CReg[9] | 0 | W | Counter data bit 9 | | | | 0 | CReg[8] | 0 | W | Counter data bit 8 | | | | 1 | ShCount[9] | 0 | R | Data register bit 9 | | | | 0 | ShCount[8] | 0 | R | Data register bit 8 | | | **Table 8.7.8 Counter Length Selection** | BitSel[1] | BitSel[0] | counter length | |-----------|-----------|----------------| | 0 | 0 | 10-Bit | | 0 | 1 | 8-Bit | | 1 | 0 | 6-Bit | | 1 | 1 | 4-Bit | #### 9. Millisecond Counter The EM6621 has a built-in millisecond binary coded decimal counter. It can be used to measure the time elapsed between two events (hardware or software events). With a system clock of 32kHz, the counter generates every 1/10 second or every second an interrupt request. The counter value read on registers **RegMSCDataL**, **RegMSCDataM** and **RegMSCDataH** is in binary coded decimal format (000 to 999). To maintain the data integrity for the 3 decimal digits inside **BCD[11:0]** one must stop the counter while reading the full 3 digit value. An overflow flag **FISec** is set whenever the counter reached 999. This flag is helpful when the counter is used in polling mode and twice the same value is read. In this case, if the flag is set to 1, it indicates that the two readings were 1 second apart, in the case the flag is not set, the two readings must have been very short one after the other. After every read of **RegMSCCntl2** the **FISec** gets automatically reset. The millisecond counter is reset with every system reset. Setting the **ResMSC** flag located in register **RegMSCCntl1** resets the counter value only. This flag is automatically reset after the write operation. For good resolution in Pa3-mode use the Ck[14] debouncer clock (250us). Or if the 1/1000 sec is not relevant then choose Ck[10] (4ms) as debouncer clock. Doing so will save power. The debouncer selection is made in register **RegMSCCntl2** bit **DebFregSel**. Figure 27. MSC Block Diagram Changing **PA3Edge** while **RunEn**=1 or **PA3/up**=1 may generate a MSC event (start or stop). This behavior is useful for the - CPU controlled start and PA3 controlled stop - mode, But in general one does all the setup before starting the counter. #### 9.1 PA[3] Input for MSC In hardware Start/Stop mode the counter is triggered with the port A terminal PA[3] input. In this case PA[3] is debounced with the prescaler Ck[14] (or Ck[10]) clock. The triggering edge selection is made with bit **PA3Edge** in register **RegMSCCntl2** (default negative edge). The PA[3] input for the millisecond counter is totally independent of the PA[3] interrupt edge selection and the PA[3] polarity selection for the 10 bit counter. However the pull-up or pull-down selection is common to all peripheries sharing the port A. #### 9.2 IRQ from MSC An Interrupt request **IRQMSC** is send on either every 1/10 seconds or every second, depending on the bit **IntSel** in register **RegMSCCntl2**. For interrupt handling please refer to the interrupt control section. #### 9.3 MSC-Modes The millisecond counter can have many different modes of operation. The most common are: - CPU controlled start and stop. - CPU controlled start and PA[3] controlled stop. - Port A terminal PA[3] controlled start and stop mode. - Pulse width measurement of port A terminal PA[3] input signals. All these different modes are controlled with the bits in the registers RegMSCCntl1 and RegMSCCntl2. The main bits are: - dT/MSC; Pulse-width or start stop measure. This bit only has a action if PA[3] input is chosen. If pulsewidth measure is selected, the counter starts with the first active edge on PA[3] and stops with the next inverse edge (sets RunEn = 0). If MSC measure selected, the counter starts with the first active PA[3] edge, stops on the next, restarts on the following etc. It does not reset RunEn. - PA3/µP; Direct port A terminal PA[3] or CPU (µP) controlled start and stop function. If direct PA[3] controlled start stop mode is chosen the counter, once enabled by setting RunEn/Stop = 1, starts counting on the first active edge seen on PA[3]. It stops counting depending on the **dT/MSC** bit either on the next inverse edge or on the next active edge. If $\mu P$ is chosen, the counter starts and stops depending on bit RunEn/Stop. - RunEn/Stop; In CPU mode this bit starts or stops the counter. In PA3 mode it enables the counter which will start with the next event on port A terminal PA[3]. If dT and PA3 mode, the RunEn gets reset with the second active PA[3] edge. - PA3Edge ; This bit selects the active PA[3] edge which will trigger the dT/MSC selected measurement mode. It has no effect if **PA3/μP**=0. Default 0 is negative edge. #### 9.4 Mode selection Before using, the MSC counter needs to be reset by setting bit ResMSC to '1'. This bit is automatically reset thereafter. Then select the IRQ frequency and the counting mode. Now the RunEn can be set to '1'. To display the counter value during run you may only want to read the MSB (1/10 sec) digit ,driven by IRQ or with polling, and fully read the MSC value only once the counter is stopped. The counter data registers are read only. Any Reset (system reset, POR, watchdog) is setting the MSC into stop mode and clears the counter registers. #### CPU controlled Start and Stop As soon as the CPU writes the start bit RunEn/Stop=1 the counter starts up counting until the CPU clears the start bit. The bit PA3/uP is '0' for this mode. Figure 28. CPU controlled Start Stop #### CPU controlled Start and PA[3] controlled Stop. In this mode setting the bit RunEn=1 while PA3/uP=0 while immediately start the counting action. Afterwards one needs to prepare for the stop by PA[3]. Therefore the PA[3] start condition must first be fulfilled. This is in dT mode a rising edge on the PA3internal signal (PA3internal, refer to Figure 27). In MSC mode the start condition is a positive pulse on PA3internal signal. The creation of this edge or pulse is done per software by manipulating the PA3Edge selection. See Figure 29 for details. Afterwards one can change to PA3 controlled stop mode (PA3/uP=1) where the next positive edge on PA3internal will stop the Counter. In dT mode the RunEn/stop bit will be cleared with the PA3 stop condition where as in MSC mode MSC mode the RunEn is not cleared. Figure 29. CPU controlled Start PA[3] controlled Stop #### Pulse-width measurement of PA[3] Input Signals. In this mode the bit dT/MSC=1 and PA3/uP=1. Setting RunEn/stop=1 enables the operation. The first positive edge on PA3Internal signal will start the counter, the following negative edge will stop the counter end set bit RunEn/Stop to 0 . PA3internal signal is a copy of the PA[3] terminal status if PA3Edge=1. with PA3Edge=0 PA3Internal has the inverted PA[3] value. See also Figure 27 and Figure 30. #### • Port A PA[3] controlled Start and Stop Mode. In this mode the bit dT/MSC=0 and PA3/uP=1. Setting RunEn/stop=1 enables the operation. The first positive edge on PA3Internal signal will start the counter , the second edge will stop the counter, the third one will restart, etc, . PA3internal signal is a copy of the PA[3] terminal status if PA3Edge=1. With PA3Edge=0 PA3Internal has the inverted PA[3] value. See also Figure 27 and Figure 30. Figure 30. dT/MSC behavior ## 9.5 Millisecond Counter Registers ### Table 9.5.1 Register RegMSCCntl1 | Bit | Name | Reset | R/W | Description | |-----|------------|-------|-----|----------------------------------| | 3 | RunEn/Stop | 0 | R/W | Enable counter | | 2 | PA3/µP | 0 | R/W | Port A or CPU start stop control | | 1 | dT/MSC | 0 | R/W | Pulse-width measurement | | 0 | ResMSC | 0 | R/W | Reset if write of 1 | | | | | | Read value is always 0 | Default: Stop, CPU controlled. Table 9.5.2 Register RegMSCCntl2 | Bit | Name | Reset | R/W | Description | |-----|------------|-------|-----|----------------------------| | 3 | DebFreqSel | 0 | R/W | Debouncer frequency select | | 2 | PA3Edge | 0 | R/W | PA[3] edge selection | | 1 | IntSel | 0 | R/W | Interrupt source selection | | 0 | FISec | 0 | R | Seconds flag | Default: Ck[14] is debouncer clock, negative edge, 1/10 Sec Interrupt requests Table 9.5.3 Register RegMSCDataL | Bit | Name | Reset | R/W | Description | |-----|--------|-------|-----|----------------------------| | 3 | BCD[3] | 0 | R | 1/1000 Seconds BCD value 3 | | 2 | BCD[2] | 0 | R | 1/1000 Seconds BCD value 2 | | 1 | BCD[1] | 0 | R | 1/1000 Seconds BCD value 1 | | 0 | BCD[0] | 0 | R | 1/1000 Seconds BCD value 0 | ### Table 9.5.4 Register RegMSCDataM | Bit | Name | Reset | R/W | Description | |-----|--------|-------|-----|---------------------------| | 3 | BCD[7] | 0 | R | 1/100 Seconds BCD value 3 | | 2 | BCD[6] | 0 | R | 1/100 Seconds BCD value 2 | | 1 | BCD[5] | 0 | R | 1/100 Seconds BCD value 1 | | 0 | BCD[4] | 0 | R | 1/100 Seconds BCD value 0 | ### Table 9.5.5 Register RegMSCDataH | Bit | Name | Reset | R/W | Description | |-----|---------|-------|-----|--------------------------| | 3 | BCD[11] | 0 | R | 1/10 Seconds BCD value 3 | | 2 | BCD[10] | 0 | R | 1/10 Seconds BCD value 2 | | 1 | BCD[9] | 0 | R | 1/10 Seconds BCD value 1 | | 0 | BCD[8] | 0 | R | 1/10 Seconds BCD value 0 | #### 10. Interrupt Controller The EM6621 has 12 different interrupt request sources, each of which is maskable. Five of them come from external sources and seven from internal sources. External(4) - Port A, PA[3] .. PA[0] inputs - Serial Interface Internal(8) - Prescaler Ck[1], Blink, 32Hz/8Hz - Melody timer - Serial Interface - Millisecond-Counter 1/10Sec or 1Sec - 10-bit Counter Count0, CountComp To be able to send an interrupt to the CPU, at least one of the interrupt request flags must '1' (IRQxx) and the general interrupt enable bit IntEn located in the register RegSysCntl1 must be set to 1. The interrupt request flags can only be set high by a positive edge on the IRQxx data flip-flop while the corresponding mask register bit (MaskIRQxx) is set to 1. Figure 31. Interrupt Controller Block Diagram At power on or after any reset all interrupt request mask registers are cleared and therefore do not allow any interrupt request to be stored. Also the general interrupt enable **IntEn** is set to 0 (No IRQ to CPU) by reset. After each read operation on the interrupt request registers **RegIRQ1**, **RegIRQ2** or **RegIRQ3** the contents of the addressed register are reset. Therefore one has to make a copy of the interrupt request register if there was more than one interrupt to treat. Each interrupt request flag may also be reset individually by writing 1 into it. Interrupt handling priority must be resolved through software by deciding which register and which flag inside the register need to be serviced first. Since the CPU has only one interrupt subroutine and the **IRQxx** registers are cleared after reading, the CPU does not miss any interrupt request which comes during the interrupt service routine. If any occurs during this time a new interrupt will be generated as soon as the software comes out of the current interrupt subroutine. Any interrupt request sent by a periphery cell while the corresponding mask is not set will not be stored in the interrupt request register. All interrupt requests are stored in their **IRQxx** registers depending only on their mask setting and not on the general interrupt enable status. Whenever the EM6621 goes into halt mode the **IntEn** bit is automatically set to 1, thus allowing to resume from halt mode with an interrupt. ### 10.1 Interrupt Control Registers #### Table 10.1.6 Register RegIRQ1 | Bit | Name | Reset | R/W | Description | |-----|----------|-------|-----|--------------------------------| | 3 | IRQPA[3] | 0 | R * | Port A PA[3] interrupt request | | 2 | IRQPA[2] | 0 | R * | Port A PA[2] interrupt request | | 1 | IRQPA[1] | 0 | R * | Port A PA[1] interrupt request | | 0 | IRQPA[0] | 0 | R * | Port A PA[0] interrupt request | <sup>\*;</sup> Writing of 1 clears the corresponding bit. #### Table 10.1.7 Register RegIRQ2 | Bit | Name | Reset | R/W | Description | |-----|-----------|-------|-----|--------------------------------| | 3 | IRQHz1 | 0 | R * | Prescaler interrupt request | | 2 | IRQHz32/8 | 0 | R * | Prescaler interrupt request | | 1 | IRQBlink | 0 | R * | Prescaler interrupt request | | 0 | IRQBz | 0 | R * | Melody timer interrupt request | <sup>\*;</sup> Writing of 1 clears the corresponding bit. #### Table 10.1.8 Register RegIRQ3 | Bit | Name | Reset | R/W | Description | |-----|------------|-------|-----|----------------------------------| | 3 | IRQSerial | 0 | R * | Serial interrupt request | | 2 | IRQMSC | 0 | R * | Millisecond counter int. request | | 1 | IRQCount0 | 0 | R * | Counter interrupt request | | 0 | IRQCntComp | 0 | R * | Counter interrupt request | <sup>\*;</sup> Writing of 1 clears the corresponding bit. #### Table 10.1.9 Register RegIRQMask1 | Bit | Name | Reset | R/W | Description | |-----|--------------|-------|-----|-----------------------------| | 3 | MaskIRQPA[3] | 0 | R/W | Port A PA[3] interrupt mask | | 2 | MaskIRQPA[2] | 0 | R/W | Port A PA[2] interrupt mask | | 1 | MaskIRQPA[1] | 0 | R/W | Port A PA[1] interrupt mask | | 0 | MaskIRQPA[0] | 0 | R/W | Port A PA[0] interrupt mask | Interrupt is not stored if the mask bit is 0. #### Table 10.1.10 Register RegIRQMask2 | Name | Reset | R/W | Description | |---------------|---------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------| | MaskIRQHz1 | 0 | R/W | Prescaler interrupt mask | | MaskIRQHz32/8 | 0 | R/W | Prescaler interrupt mask | | MaskIRQBlink | 0 | R/W | Prescaler interrupt mask | | MaskIRQBz | 0 | R/W | Melody timer interrupt mask | | | MaskIRQHz1<br>MaskIRQHz32/8<br>MaskIRQBlink | MaskIRQHz1 0 MaskIRQHz32/8 0 MaskIRQBlink 0 | MaskIRQHz1 0 R/W MaskIRQHz32/8 0 R/W MaskIRQBlink 0 R/W | Interrupt is not stored if the mask bit is 0. #### Table 10.1.11 Register RegIRQMask3 | Bit | Name | Reset | R/W | Description | |-----|----------------|-------|-----|-------------------------------| | 3 | MaskIRQSerial | 0 | R/W | Serial interrupt mask | | 2 | MaskIRQMSC | 0 | R/W | Millisecond counter int. mask | | 1 | MaskIRQCount0 | 0 | R/W | Counter interrupt mask | | 0 | MaskIRQCntComp | 0 | R/W | Counter interrupt mask | Interrupt is not stored if the mask bit is 0 ### 11. Supply Voltage Level Detector The EM6621 has a built-in Supply Voltage Level Detector (SVLD) circuitry, such that the CPU can compare the supply voltage against a pre-selected value. During sleep mode this function is inhibited. The CPU activates the supply voltage level detector by writing **VIdStart** = 1 in the register **RegVIdCntI**. The actual measurement starts on the next Ck[9] rising edge and lasts during the Ck[9] high period (2 ms at 32 KHz). The busy flag **VIdBusy** stays high from **VIdStart** set until the measurement is finished. The worst case time until the result is available is 1.5 Ck[9] prescaler clock periods (32 KHz -> 6 ms). The detection level must be defined in register **RegVIdLevel** before the **VIdStart** bit is set. During the actual measurement (2 ms) the device will draw an additional 5 $\mu$ A of IVDD current. After the end of the measure the result is available by inspection of the bit **VIdResult**. If the result is read 0, then the power supply Figure 32. SVLD Timing Diagram VBAT =VDD Compare Level Ck[9] (256 Hz) CPU starts measure Busy Flag Measure Result 0 1 Read Result voltage was greater than the detection level value. If read 1, the power supply voltage was lower than the detection level value. During each read while **Busy=1** the **VidResult** is not guaranteed. ## 11.1 SVLD Register Table 11.1.1 Register RegVldCntl | Bit | Name | Reset | R/W | Description | |-----|-----------|-------|-----|------------------------| | 3 | VldResult | 0 | R* | Vld result flag | | 2 | VldStart | 0 | W | Vld start | | 2 | VldBusy | 0 | R | Vld busy flag | | 1 | NoOscWD | 0 | R/W | No Oscillator watchdog | | 0 | NoLogicWD | 0 | R/W | No logic watchdog | R\*; Read value while VLDBusy=1 is not guaranteed. Table 11.1.2 Register RegVIdLevel (Detection Level Value) | Bit | Name | Reset | R/W | Description | |-----|-----------|-------|-----|---------------------| | 3 | | Х | | not active | | 2 | VldLevel2 | 0 | R/W | Vld level selection | | 1 | VldLevel1 | 0 | R/W | Vld level selection | | 0 | VldLevel0 | 0 | R/W | Vld level selection | Table 11.1.3 Voltage Level Detector Value Selecting | | VldLevel2 | VldLevel1 | VldLevel0 | Typical voltage level | |--------|-----------|-----------|-----------|-----------------------| | Level1 | 0 | 0 | 0 | 4.0 | | Level2 | 0 | 0 | 1 | 3.0 | | Level3 | 0 | 1 | 0 | 2.4 | | Level4 | 0 | 1 | 1 | 2.0 | | Level5 | 1 | 0 | 0 | 1.75 | | Level6 | 1 | 0 | 1 | 1.5 | | Level7 | 1 | 1 | 0 | 1.35 | | Level8 | 1 | 1 | 1 | 1,20 | ### 12. Strobe Output The Strobe output is used to indicate either the EM6621 reset condition, a write operation on port B (WritePB) or the sleep mode. The selection is done in register **RegLcdCntl1**. Per default, the reset condition is output on the Strobe terminal. For a port B write operation the strobe signal goes high for half a system clock period. Data can be latched on the falling edge of the strobe signal. This function is used to indicate when data on port B output terminals is changing. The reset signal on the Strobe output is a copy of the internal CPU reset signal. The Strobe pin remains active high as long as the CPU gets the reset. Both the reset condition and the port B write operation can be output simultaneously on the Strobe pin. The strobe output select latches are reset by initial power on reset only. Table 11.1.1. Strobe Output Selection | StrobeOutSel1 | StrobeOutSel0 | Strobe<br>Terminal<br>Output | |---------------|---------------|------------------------------| | 0 | 0 | System | | | | Reset | | | | System Reset | | 0 | 1 | and | | | | WritePB | | 1 | 0 | WritePB | | 1 | 1 | Sleep | Figure 33 . Strobe Output #### 12.1 Strobe Register Table 12.1.1 Register RegLCDCntl1 | Bit | Name | power on value | R/W | Description | |-----|---------------|----------------|-----|-----------------------------| | 3 | StrobeOutSel1 | 0 | R/W | Strobe output select | | 2 | StrobeOutSel0 | 0 | R/W | Strobe output select | | 1 | CkTripSel1 | 0 | R/W | LCD multiplier clock select | | 0 | CkTripSel0 | 0 | R/W | LCD multiplier clock select | The CKTripSel1, CKTripSel0 values are reset with every system reset. #### 13. RAM The EM6621 has two 64x4 bit RAM's built-in. The main RAM (RAM1) is direct addressable on addresses decimal(0 to 63). A second RAM (RAM2) is indirect addressable on addresses 64,65, 66 and 67 together with the index from RegIndexAdr. Figure 34. Ram Architecture | 64 x 4 direct addressable | 64 x 4 direct addressable RAM1 | | | | | | |---------------------------|--------------------------------|--|--|--|--|--| | RAM1_63 | 4 bit R/W | | | | | | | RAM1_62 | 4 bit R/W | | | | | | | RAM1_61 | 4 bit R/W | | | | | | | RAM1_60 | 4 bit R/W | | | | | | | | •<br>•<br>• | | | | | | | RAM1 3 | 4 bit R/W | | | | | | | RAM1_2 | 4 bit R/W | | | | | | | RAM1_1 | 4 bit R/W | | | | | | | RAM1 0 | 4 bit R/W | | | | | | | 64 x 4 ind | 64 x 4 indexed addressable RAM2 | | | | | | |------------|---------------------------------|-----------|--|--|--|--| | | RegIndexAdr[F] | 4 bit R/W | | | | | | | RegIndexAdr[E] | 4 bit R/W | | | | | | RAM2 3 | | | | | | | | _ | RegIndexAdr[1] | 4 bit R/W | | | | | | | RegIndexAdr[0] | 4 bit R/W | | | | | | | RegIndexAdr[F] | 4 bit R/W | | | | | | | RegIndexAdr[E] | 4 bit R/W | | | | | | RAM2_2 | | | | | | | | _ | RegIndexAdr[1] | 4 bit R/W | | | | | | | RegIndexAdr[0] | 4 bit R/W | | | | | | | RealndexAdr[F] | 4 bit R/W | | | | | | | RegIndexAdr[E] | 4 bit R/W | | | | | | RAM2_1 | | | | | | | | _ | RegIndexAdr[1] | 4 bit R/W | | | | | | | RegIndexAdr[0] | 4 bit R/W | | | | | | | RegIndexAdr[F] | 4 bit R/W | | | | | | | RegIndexAdr[E] | 4 bit R/W | | | | | | RAM2 0 | | | | | | | | | RegIndexAdr[1] | 4 bit R/W | | | | | | | RegIndexAdr[0] | 4 bit R/W | | | | | The RAM2 addressing is indirect using the **RegIndexAdr** value as an offset to the directly addressed base **RAM2\_0**, **RAM2\_1**, **RAM2\_2** or **RAM2\_3** registers. To write or read the RAM2 the user has first to set the offset value in the **RegIndexAdr** register. The actual access then is made on the RAM2 base addresses **RAM2\_0**, **RAM2\_1**, **RAM2\_2** or **RAM2\_3**. Refer to Figure 34. Ram Architecture, for the address mapping. i.e. Writing hex(5) to Ram2 add location 30: First write hex(E) to RegIndexAdr, then write hex(5) to RAM2 1 **RAM Extension :** Unused R/W Registers can often be used as possible RAM extension. Be careful not to use register which start, stop, or reset some functions. Unused LCD register latches can also be used as RAM memory. In case of 3 times multiplex and using all the 20 Segment outputs you may have five additional 4 bit registers.. Also for each unused Segment output you may have one additional 4 bit register. #### 14. LCD Driver The EM6621 has a built-in Liquid Crystal Display (LCD) driver. A maximum of 80 Segments can be displayed using the 20 Segment driver outputs (SEG[20:1) in 4:1 multiplex ,60 Segments in the case of 3:1 multiplex, and the 4 back-planes (COM[4:1]). The LCD driver has its own voltage regulator (1.05 Volt) and voltage multiplier to generate the driver bias voltages VL1, VL2 and VL3 (VLCD). Using the metal1 mask the user can choose higher LCD reference voltages. Please check with EM Marin the possible values and their impact on power consumption. The special architecture of this LCD driver allows the user to freely specify the data and address for each individual Segment using the interconnect metal2 mask. It therefore adapts to every possible LCD display with a maximum of 80 independent segments. The LCD clock frequency is 256Hz. Thus the frame frequency is 256/8 Hz if 4:1 multiplex, or 256/6 if 3:1 multiplex. Figure 35. LCD Architecture #### 14.1 LCD Control The LCD driver has two control registers **RegLCDCntl1**, **RegLCDCntl2** to optimize for display contrast, power consumption, operation mode and bias voltage source. **LCDExtSupply:** Choosing external supply (**LCDExtSupply** ='1') disables the internal LCD voltage regulator and voltage multiplier, it also puts the bias voltage terminals VL1, VL2 and VL3 into high impedance state. External bias levels can now be connected to VL1, VL2 and VL3 terminals. (Resistor divider chain or others). Another way to adapt the VL1, VL2 and VL3 levels to specific user needs is to overdrive the VL1 output **(LCDExtSupply** =0) with the desired value. The internal multiplier will multiply this new VL1 level to generate the corresponding levels VL2 and VL3. The bit **LCDExtSupply** is only reset by initial POR. **LCD4Mux:** With this switch one selects either 3:1 or 4:1 (default) times multiplexing of the 20 Segment driver outputs. In the case of 3:1 multiplexing the COM[4] is off. **LCDOff:** Disables the LCD. The voltage multiplier and regulator are switched off (0 current). The Segment latch information is maintained. The VL1, VL2 and VL3 outputs are pulled to Vss. **LCDBlank:** All Segment outputs are turned off. The voltage multiplier and regulator remain switched on. **LCDBlank** can be used with the 1Hz and Blink interrupt to let the whole display blink (software controlled). **CkTripSel1,0:** Selecting the appropriate voltage multiplier frequency to optimize display contrast and power consumption. The value to use is also depending on the selected multiplier booster capacitors (typically 100nF). #### 14.2 LCD Addressing The LCD driver addressing is indirect using the RegIndexAdr value as an offset to the directly addressed base LCD\_1, LCD\_2 or LCD\_3 registers. All LCD Segment registers are R/W. At address LCD\_3 only the first 8 Index locations are usable. The Index locations hex(8 to F) are non implemented. A total of 40 addresses are available to the user to freely define the addressing of the LCD Segment latches. For each of these latches the user may choose the address and data to be connected. See also section 14.3. However only 20x4 LCD Segment latches are implemented. The unused address locations are empty and can not be used as RAM. Figure 36. LCD Address Mapping | 40 x 4 Indexed Addressable LCD Latches but Maximum 20x4 Bits are R/W | | | | | | | |----------------------------------------------------------------------|----------------|-----------|--|--|--|--| | | RegIndexAdr[8] | 4 bit R/W | | | | | | | RegIndexAdr[7] | 4 bit R/W | | | | | | LCD 3 | | ••• | | | | | | | RegIndexAdr[1] | 4 bit R/W | | | | | | | RegIndexAdr[0] | 4 bit R/W | | | | | | | RegIndexAdr[F] | 4 bit R/W | | | | | | | RegIndexAdr[E] | 4 bit R/W | | | | | | LCD 2 | | | | | | | | | RegIndexAdr[1] | 4 bit R/W | | | | | | | RegIndexAdr[0] | 4 bit R/W | | | | | | | RegIndexAdr[F] | 4 bit R/W | | | | | | | RegIndexAdr[E] | 4 bit R/W | | | | | | LCD 1 | | | | | | | | _ | RegIndexAdr[1] | 4 bit R/W | | | | | | | RegIndexAdr[0] | 4 bit R/W | | | | | ## 14.3 Free Segment Allocation Each Segment (SEG[20:1]) terminal outputs the time multiplexed information from its 4 Segment data latches. Information stored in latch 1 is output during phase1, latch 2 during phase 2, latch 3 during phase 3 and latch 4 during phase 4. In the case of 3 to 1 multiplexing the phase 4 and the latch 4 are not used. This phase information on the segment outputs together with the common outputs (COM[4:1]) - also called back-planes - defines if a given LCD segment is light or not. COM[1] is on during phase 1 and off during phase 2,3,4, COM[2] is on during phase 2 and off during phase 1,3,4, etc. For each segment data latch the address location within the LCD address spacing (LCD\_3 + Index(8), LCD\_2 + Index(16), LCD\_1 + Index(16) --> LCDAdr[39:0]) can be user defined. For each segment data latch the data bus connection (DB[3:0]) can be user defined. **Table 14.3.1 Default LCD Configuration** | Segment outputs | COM[1]<br>= phase1 | COM[2]<br>= phase2 | COM[3]<br>= phase3 | COM[4]<br>= phase4 | |-----------------|--------------------|--------------------|--------------------|--------------------| | SEG[1] | DB[0], LCDAdr[0] | DB[1], LCDAdr[0] | DB[2], LCDAdr[0] | DB[3], LCDAdr[0] | | SEG[2] | DB[0], LCDAdr[1] | DB[1], LCDAdr[1] | DB[2], LCDAdr[1] | DB[3], LCDAdr[1] | | SEG[3] | DB[0], LCDAdr[2] | DB[1], LCDAdr[2] | DB[2], LCDAdr[2] | DB[3], LCDAdr[2] | | | | | | | | SEG[18] | DB[0], LCDAdr[18] | DB[1], LCDAdr[18] | DB[2], LCDAdr[18] | DB[3], LCDAdr[18] | | SEG[19] | DB[0], LCDAdr[19] | DB[1], LCDAdr[19] | DB[2], LCDAdr[19] | DB[3], LCDAdr[19] | | SEG[20] | DB[0], LCDAdr[20] | DB[1], LCDAdr[20] | DB[2], LCDAdr[20] | DB[3], LCDAdr[20] | #### 14.4 LCD Registers Table 14.4.1 Register RegLcdCntl1 | Bit | Name | Reset | R/W | Description | |-----|---------------|------------|-----|-----------------------------| | 3 | StrobeOutSel1 | POR to '0' | R/W | Strobe output select | | 2 | StrobeOutSel0 | POR to '0' | R/W | Strobe output select | | 1 | CkTripSel1 | 0 | R/W | LCD multiplier clock select | | 0 | CkTripSel0 | 0 | R/W | LCD multiplier clock select | StrobeOutSel1,0 is reset by initial power on only. **Table 14.4.2 Multiplier Clock Frequency Select** | CkTripSel0 | CkTripSel1 | Multiplier Clock | on 32 KHz operation | |------------|------------|------------------|---------------------| | 0 | 0 | Ck[10] | 512 Hz | | 1 | 0 | Ck[9] | 256 Hz | | 0 | 1 | Ck[8] | 128 Hz | | 1 | 1 | Ck[7] | 64 Hz | Table 14.4.3 Register LcdCntl2 | Bit | Name | Reset | R/W | Description | |-----|--------------|------------|-----|--------------------------------------| | 3 | LCDBlank | 1 | R/W | LCD Segment outputs off | | 2 | LCDOff | 1 | R/W | LCD off (multiplier off) | | 1 | LCD4Mux | 1 | R/W | 4 : 1 multiplexed | | 0 | LCDExtSupply | POR to '0' | R/W | External supply for VL1, VL2 and VL3 | LCDExtSupply is reset to '0' by POR only. Figure 37 LCD Multiplexing Waveform # 15. Peripheral Memory Map | Register<br>Name | Add<br>Hex | Add<br>Dec. | Reset<br>Value | Read Bits | Write Bits | Remarks | |------------------|------------|-------------|----------------|------------------------------|----------------------|-----------------------------------------------------| | | | | b'3210 | Read / V | Vrite Bits | | | | | | | | | | | | | | | | ata0 | Normal addressable | | Ram1_0 | 00 | 0 | XXXX | 1: Data1 | | Normal addressable | | | | | | | ata2<br>ata3 | Ram 64x4 bit | | | | | | 3. D | raias | | | | | | | | | | | | | | | | ata0 | Normal addressable | | Ram1_63 | 3F | 63 | XXXX | | ata1<br>ata2 | Normal addressable | | | | | | | ata3 | Ram 64x4 bit | | | | | I | J. 2 | | | | | | | | 0: D | eata0 | 16 nibbles addressable over | | Pam2 0 | 40 | 64 | vvvv | | ata1 | index register | | Ram2_0 | 40 | 04 | XXXX | | ata2 | on add 'H70 | | | | | | 3: D | ata3 | | | | l | | | | | | | | | | | | ata0 | 16 nibbles addressable ov | | Ram2_3 43 | 43 | 43 67 xxxx | | ata1 | index register | | | | | | | 2: Data2<br>3: Data3 | | on add 'H70 | | | • | | 1 | | | 1 | | | | | | Connections are | e user definable. | 16 nibbles addressable over | | LCD_1 | 44 | 68 | xxxx | See LCI | O section | index register on add 'H7 | | | | | | | e user definable. | 16 nibbles addressable ov | | LCD_2 | 45 | 69 | xxxx | See LCI | O section | index register on add 'H7 | | | | | | | e user definable. | The 8 lower nibbles are | | LCD_3 | 46 | 70 | XXXX | See LCI | O section | addressable over the inde | | | | | | | | register on add 'H70. | | | | | | | | The 8 higher Nibbles are n used and not implemented | | | | <u> </u> | | I | | used and not implemente | | | | | | | | | | | 47 | 71 | | | | Reserved, not implemente | | | | | | | | | | | 4F | 79 | | | | Reserved, not implemente | | | | | | | | | | | | | | 0: PAData[0] | | | | RegPA | 50 | 80 | xxxx | 1: PAData[1]<br>2: PAData[2] | | Read port A directly | | | | | | 3: PAData[3]<br>0: PBI | l<br>DCntl[0] | | | RegPBCntl | 51 | 81 | 0000 | 1: PBI0 | OCntl[1] | Port B control | | 5 - 1 | | | | | DCntl[2]<br>DCntl[3] | Default: input mode | | Register | Add | Add | Reset | D 15" | ) N/ :: D:: | | |-------------|-----|------|--------|------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------| | Name | Hex | Dec. | Value | Read Bits | Write Bits | Remarks | | | 1 | 1 | b'3210 | | Vrite Bits | | | RegPBData | 52 | 82 | 0000 | 0: PB[0]<br>1: PB[1]<br>2: PB[2]<br>3: PB[3] | 0: PBData[0]<br>1: PBData[1]<br>2: PBData[2]<br>3: PBData[3] | Port B data output<br>Pin port B read<br>Default : 0 | | RegSCntl1 | 53 | 83 | 0000 | 1: PO<br>2: N<br>3: N | BnLSB<br>SnNeg<br>MS0<br>MS1 | Serial interface<br>control 1 | | RegSCntl2 | 54 | 84 | 0000 | 1: C<br>2: S | M[0]<br>M[1]<br>tatus<br>Start | Serial interface control 2 | | RegSDataL | 55 | 85 | 0000 | 1: Ser[<br>2: Ser[<br>3: Ser[ | DataL[0]<br>DataL[1]<br>DataL[2]<br>DataL[3] | Serial interface<br>low data nibble | | RegSDataH | 56 | 86 | 0000 | 1: SerE<br>2: SerE<br>3: SerE | DataH[0]<br>DataH[1]<br>DataH[2]<br>DataH[3] | Serial interface<br>high data nibble | | RegSPData | 57 | 87 | 0000 | 0: PSP[0]<br>1: PSP[1]<br>2: PSP[2]<br>3: PSP[3] | 0: SerPData[0]<br>1: SerPData[1]<br>2: SerPData[2]<br>3: SerPData[3] | Serial interface parallel data out | | RegMelFSel | 58 | 88 | 0000 | 1: Mel<br>2: Mel | FSel[0]<br>FSel[1]<br>FSel[2]<br>OutEn | Melody frequency select and output enable control | | RegMelTim | 59 | 89 | 0000 | 0:FTimSel0<br>1:FTimSel1<br>2:Auto<br>3:FIBuzzer | 0:FTimSel0<br>1:FTimSel1<br>2:Auto<br>3:SwBuzzer | Melody timer control | | RegMelPeri | 5A | 90 | 0000 | 0: -<br>1: -<br>2: -<br>3: - | 0: Per[0]<br>1: Per[1]<br>2: Per[2]<br>3: Per[3] | Melody timer period | | RegCCntl1 | 5B | 91 | 0000 | 1: Cou<br>2: Cou<br>3: UP | ntFSel0<br>ntFSel1<br>ntFSel2<br>/Down | 10-bit counter control 1; frequency and up/down | | RegCCntl2 | 5C | 92 | 0000 | 0: '0'<br>1: EnComp<br>2: EvCount<br>3: Start | 0 : Load<br>1: EnComp<br>2: EvCount<br>3: Start | 10-bit counter control 2;<br>comparison, event counter and<br>start | | RegCDataL | 5D | 93 | 0000 | 0: Count[0]<br>1: Count[1]<br>2: Count[2]<br>3: Count[3] | 0: CReg[0]<br>1: CReg[1]<br>2: CReg[2]<br>3: CReg[3] | 10-bit counter<br>data low nibble | | RegCDataM | 5E | 94 | 0000 | 0: Count[4]<br>1: Count[5]<br>2: Count[6]<br>3: Count[7] | 0: CReg[4]<br>1: CReg[5]<br>2: CReg[6]<br>3: CReg[7] | 10-bit counter<br>data middle nibble | | RegCDataH | 5F | 95 | 0000 | 0: Count[8]<br>1: Count[9]<br>2: BitSel[0]<br>3: BitSel[1] | 0: CReg[8]<br>1: CReg[9]<br>2: BitSel[0]<br>3: BitSel[1] | 10 bit counter<br>data high bits | | RegMSCCntl1 | 60 | 96 | 0000 | 0: '0'<br>1: dT/MSC<br>2: PA3/µP<br>3:RunEn/Stop | 0: ResMSC<br>1: dT/MSC<br>2: PA3/µP<br>3:RunEn/Stop | millisecond counter<br>control register 1;<br>reset, delta time, control source | | Register<br>Name | Add<br>Hex | Add<br>Dec. | Reset<br>Value | Read Bits | Write Bits | Remarks | |------------------|------------|-------------|-----------------|-----------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------| | Name | TICX | Dec. | b'3210 | | Vrite Bits | 1 | | RegMSCCntl2 | 61 | 97 | 0000 | 0: FISec<br>1: IntSel<br>2: PA3Edge<br>3: DebFreqSel | 0:<br>1: IntSel<br>2: PA3Edge<br>3: DebFreqSel | Millisecond counter control register 2; 1 sec flag, Interrupt and PA3 edge select | | RegMSCDataL | 62 | 98 | 0000 | 0: BCD[0]<br>1: BCD[1]<br>2: BCD[2]<br>3: BCD[3] | 0: -<br>1: -<br>2: -<br>3: - | Millisecond counter;<br>binary coded decimal value, low<br>nibble | | RegMSCDataM | 63 | 99 | 0000 | 0: BCD[4]<br>1: BCD[5]<br>2: BCD[6]<br>3: BCD[7] | 0: -<br>1: -<br>2: -<br>3: - | Millisecond counter;<br>binary coded decimal value,<br>middle nibble | | RegMSCDataH | 64 | 100 | 0000 | 0: BCD[8]<br>1: BCD[9]<br>2: BCD[10]<br>3: BCD[11] | 0: -<br>1: -<br>2: -<br>3: - | Millisecond counter;<br>binary coded decimal value,<br>high nibble | | RegIRQMask1 | 65 | 101 | 0000 | 1: Maskl<br>2: Maskl | RQPA[0]<br>RQPA[1]<br>RQPA[2]<br>RQPA[3] | Port A interrupt mask;<br>masking active 0 | | RegIRQMask2 | 66 | 102 | 0000 | 1: Mask<br>2: MaskIF | kIRQBz<br>IRQBlink<br>RQHz32/8<br>IRQHz1 | Buzzer and prescaler interrupt<br>mask;<br>masking active low | | RegIRQMask3 | 67 | 103 | 0000 | 1: MasklF<br>2: Mask | QCntComp<br>RQCount0<br>IRQMSC<br>RQSerial | 10-bit counter, millisecond counter, serial interrupt mask masking active low | | RegIRQ1 | 68 | 104 | 0000 | 0: IRQPA[0]<br>1: IRQPA[1]<br>2: IRQPA[2]<br>3:IRQPA[3] | 0:RIRQPA[0]<br>1:RIRQPA[1]<br>2:RIRQPA[2]<br>3:RIRQPA[3] | Read: port A interrupt Write: Reset IRQ if data bit = 1. | | REgIRQ2 | 69 | 105 | 0000 | 0: IRQBz<br>1: IRQBlink<br>2: IRQHz32/8<br>3: IRQHz1 | 0:RIRQBz<br>1:RIRQBlink<br>2:RIRQHz32/8<br>3:RIRQHz1 | Read: buzzer and prescaler IRQ; Write: Reset IRQ id data bit = 1 | | RegIRQ3 | 6A | 106 | 0000 | 0:IRQCntComp<br>1: IRQCount0<br>2: IRQMSC<br>3: IRQSerial | 0:RIRQCntComp<br>1:RIRQCount0<br>2:RIRQMSC<br>3:RIRQSerial | Read: 10-bit counter,<br>millisecond counter, serial<br>interrupt<br>Write: Reset IRQ if data bit =1. | | RegSysCntl1 | 6B | 107 | 0000 | 0: ChTmDis<br>1: SelIntFull<br>2: '0'<br>3: IntEn | 0: ChTmDis<br>1: SelIntFull<br>2: Sleep<br>3: IntEn | System control 1 ChTmDis only usable only for EM test modes with Test=1 | | RegSysCntl2 | 6C | 108 | 0p00<br>p = POR | 0: WDVal0<br>1: WDVal1<br>2: SleepEn<br>3: '0' | 0:<br>1:<br>2: SleepEn<br>3: WDReset | System control 2;<br>watchdog value and periodical<br>reset, enable sleep mode | | RegPresc | 6D | 109 | 0000 | 0: DebSel<br>1: PrIntSel<br>2: '0'<br>3: PWMOn | 0: DebSel<br>1: PrIntSel<br>2: ResPresc<br>3: PWMOn | Prescaler control;<br>debouncer and prescaler<br>interrupt select | | IXLow | 6E | 110 | xxxx | 1: IXL<br>2: IXL | _ow[0]<br>_ow[1]<br>_ow[2]<br>_ow[3] | Internal µP index register low nibble; for µP indexed addressing | | Register<br>Name | Add<br>Hex | Add<br>Dec. | Reset<br>Value | Read Bits | Write Bits | Remarks | | | |------------------|------------|-------------|----------------|------------------------------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------|--|---| | | | | b'3210 | Read / Write Bits | | Read / Write Bits | | 1 | | IXHigh | 6F | 111 | xxxx | 0: IXHigh[4]<br>1: IXHigh[5]<br>2: IXHigh[6]<br>3: '0' | 0: IXHigh[4]<br>1: IXHigh[5]<br>2: IXHigh[6]<br>3: | Internal µP index register high nibble; for µP indexed addressing | | | | RegIndexAdr | 70 | 112 | 0000 | 0: IndexAdr[0]<br>1: IndexAdr[1]<br>2: IndexAdr[2]<br>3: IndexAdr[3] | | Indexed addressing register for 4x16 nibble RAM2 and 3x16 + 8 nibble LCD | | | | RegLCDCntl1 | 71 | 113 | PP00 | 0: CkTripSel0<br>1: CkTripSel1<br>2: StrobeOutSel0<br>3: StrobeOutSel1 | | LCD control 0;<br>multiplier clock and strobe<br>output select | | | | RegLCDCntl2 | 72 | 114 | 111P | 0: LCDExtSupply 1: Lcd4xMux 2: LCDOff 3: LCDBlank | | LCD control 1;<br>main selects | | | | RegVldCntl | 73 | 115 | 0000 | 0: NoLogicWD<br>1: NoOscWD<br>2: VldBusy<br>3: VldResult | 0: NoLogicWD<br>1: NoOscWD<br>2: VldStart<br>3: | Voltage level<br>detector control | | | | RegVldLevel | 74 | 116 | x000 | 0: VldLevel0<br>1: VldLevel1<br>2: VldLevel2<br>3: | | Voltage level detector;<br>detection level selection | | | P = defined by POR (power on reset) ## 16. Option Register Memory Map The values of the option registers are set by initial reset on power up and through write operations only. Other resets; as reset from watchdog, reset from input port A, reset from pin RESET, etc. do not change the options register value. | Register<br>Name | Add<br>Hex | Add<br>Dec. | Reset<br>Value | Read Bits | Write Bits | Remarks | |-------------------------|------------|-------------|----------------|--------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------| | | | | b'3210 | Read / V | Vrite Bits | | | OPTDebIntPA OPT[3:0] | 75 | 117 | 0000 | 1: NoDel<br>2: NoDel | oIntPA[0]<br>oIntPA[1]<br>oIntPA[2]<br>oIntPA[3] | Debouncer on port A<br>for interrupt gen.<br>Default: debouncer on | | OPTIntEdgPA OPT[7:4] | 76 | 118 | 0000 | 2: IntEd | dgPA[0]<br>dgPA[1]<br>dgPA[2]<br>dgPA[3] | Interrupt edge select on port A. Default: pos. edge | | OPTNoPullPA OPT[11:8] | 77 | 119 | 0000 | 0: NoPi<br>1: NoPi<br>2: NoPi | | Pull-down selection on port A Default: pull-down | | OPTNoPdPB OPT[15:12] | 78 | 120 | 0000 | 0: NoP<br>1: NoP<br>2: NoP | rdPB[0]<br>rdPB[1]<br>rdPB[2] | Pull-down selection on port B Default: pull-down | | OPTNchOpDPB OPT[19:16] | 79 | 121 | 0000 | 3: NoPdPB[3] 0: NchOpDPB[0] 1: NchOpDPB[1] 2: NchOpDPB[2] 3: NchOpDPB[3] | | Nch. open drain<br>output on port B<br>Default: CMOS output | | OPTNchOpDPS OPT[23:20] | 7A | 122 | 0000 | 0: NchO<br>1: NchO | pDPS[0]<br>pDPS[1]<br>pDPS[2] | Nch. open drain<br>output on port serial<br>Default: CMOS output | | OPTFSelPB OPT[31:28] | 7B | 123 | 0000 | 0: PB1<br>1: PB1<br>2: PB32 | HzOut<br>kHzOut<br>kKtZOut<br>esSleep | Frequency output on port B, reset from sleep mode with port A | | OPTInpRSel1 | 7C | 124 | 0000 | 0: InpRe | es1PA[0]<br>es1PA[1]<br>es1PA[2] | Reset through port A inputs selection. Refer to reset part | | OPTInpRSel2 | 7D | 125 | 0000 | 0: InpRes2PA[0]<br>1: InpRes2PA[1]<br>2: InpRes2PA[2]<br>3: InpRes2PA[3] | | Reset through port A inputs selection. Refer to reset part | | OPTNoPdPS OPT[35:32] | 7E | 126 | 0000 | 0: NoPdPS[0]<br>1: NoPdPS[1]<br>2: NoPdPS[2]<br>3: NoPdPS[3] | | No Pull-down on port SP<br>Default: pull-down | | RegTestEM | 7F | 127 | | | | for EM test only; | ## 17. Active Supply Current Test For this purpose, five instructions at the end of the ROM will be added. This will be done at EM Marin. So the user must keep must only use up to 4091 Instructions. TESTLOOP: ;RESET WATCHDOG HERE STI 00H, 05H ;TEST LOOP STI 75H 0AH LDR 00A LDR 75H JMP TESTLOOP #### 18. Mask Options Most options which in many $\mu$ Controllers are realized as metal mask options are directly user selectable with the option registers, therefore allowing a maximum freedom of choice .See chapter: Option Register Memory Map. The following options can be selected at the time of programming the metal mask ROM, except the LCD Segment allocation which is defined using the interconnect metal2 mask. #### 18.1 Input / Output Ports ### 18.1.1 Port A Metal Options ### 18.1.2 Port A Metal Options Pull-up or no pull-up can be selected for each port A input. A pull-up selection is excluding a pull-down on the same input. Pull-down (default) or no pull-down can be selected for each port A input. A pull-down selection is excluding a pull-up on the same input. The total pull value (pull-up or pull-down) is a series resistance out of the resistance R1 and the switching transistor. As a switching transistor the user can choose between a high impedance (weak) or a low impedance (strong) switch. Weak, strong or none must be chosen. The default is strong. The default resistor R1 value is 100 KOhm. The user may choose a different value from 150 KOhm down to 0 Ohm. However Figure 38. Port A Pull Options the value must first be checked and agreed by EM Microelectronic Marin SA. Refer also to chapter 19.2 and 19.3 for the pull values. | Option<br>Name | | Strong<br>Pull-<br>down | W<br>Pull-<br>down | R1<br>Value<br>Typ.100<br>k | No<br>Pull-<br>down | |----------------|---------------------|-------------------------|--------------------|-----------------------------|---------------------| | | | 1 | 2 | 3 | 4 | | MPAPD[3] | PA3 input pull-down | | | | | | MPAPD[2] | PA2 input pull-down | | | | | | MPAPD[1] | PA1 input pull-down | | | | | | MPAPD[0] | PA0 input pull-down | | | | _ | To select an option put an **X** in column 1,2 and 4 and reconfirm the R1 value in column 3. The default value is : Strong pull-down with R1=100 KOhm | Option | | Strong | Weak | R1 | No | |----------|-------------------|---------|---------|----------|---------| | Name | | Pull-up | Pull-up | Value | Pull-up | | | | | | typ.100k | | | | | 1 | 2 | 3 | 4 | | MPAPU[3] | PA3 input pull-up | | | | | | MPAPU[2] | PA2 input pull-up | | | | | | MPAPU[1] | PA1 input pull-up | | | | | | MPAPU[0] | PA0 input pull-up | | | | | To select an option put an **X** in column 1,2 and 4 and reconfirm the R1 value in column 3. The default value is : Strong pull-up with R1=100 KOhm ### 18.1.3 Port B Metal Options Pull-up or no pull-up can be selected for each port B input. The pull-up is only active in Nch. open drain mode. Pull-down or no pull-down can be selected for each port B input. The total pull value (pull-up or pulldown) is a series resistance out of the resistance R1 and the switching transistor. As a switching transistor the user can choose between a high impedance (weak) or a low impedance (strong) switch. Weak, strong or none must be chosen. The default is strong. The default resistor R1 value is 100 KOhm. The user may choose a different value from 150 KOhm down to 0 Ohm. However the value must first be checked and agreed by EM Microelectronic Marin SA. Refer also to chapter 19.2 and 19.3 for the pull values. Figure 39. Port B Pull Options | Option | | Strong | Weak | R1 | No | |----------|---------------------|--------|-------|----------|-------| | Name | | Pull- | Pull- | Value | Pull- | | | | down | down | Typ.100k | down | | | | 1 | 2 | 3 | 4 | | MPBPD[3] | PB3 input pull-down | | | | | | MPBPD[2] | PB2 input pull-down | | | | | | MPBPD[1] | PB1 input pull-down | | | | | | MPBPD[0] | PB0 input pull-down | | | | | To select an option put an **X** in column 1,2 and 4 and reconfirm the R1 value in column 3. The default value is : Strong pulldown with R1=100 KOhm | Option<br>Name | | Strong<br>Pull-up | Weak<br>Pull-up | R1<br>value<br>Typ. 100k | NO<br>Pull-up | |----------------|-------------------|-------------------|-----------------|--------------------------|---------------| | | | 1 | 2 | 3 | 4 | | MPBPU[3] | PB3 input pull-up | | | | | | MPBPU[2] | PB2 input pull-up | | | | | | MPBPU[1] | PB1 input pull-up | | | | | | MPBPU[0] | PB0 input pull-up | | | | | To select an option put an **X** in column 1,2 and 4 and reconfirm the R1 value in column 3. The default value is : Strong pull-up with R1=100 KOhm ### 18.1.4 Port SP Metal Options Pull-up or no pull-up can be selected for each port SP input. The pull-up is only active in Nch. open drain mode. Pull-down or no pull-down can be selected for each port SP input. The total pull value (pull-up or pulldown) is a series resistance out of the resistance R1 and the switching transistor. As a switching transistor the user can choose between a high impedance (weak) or a low impedance (strong) switch. Weak, strong or none must be chosen. The default is strong. The default resistor R1 value is 100 KOhm. The user may choose a different value from 150 KOhm down to 0 Ohm. However the value must first be checked and agreed by EM Microelectronic Marin SA. Refer also to chapter 19.2 and 19.3 for the pull values. Figure 40. Port SP Pull Options | Option | | Strong | Weak | R1 | NO | |----------|---------------------|--------|-------|----------|-------| | Name | | Pull- | Pull- | Value | Pull- | | | | down | down | Typ.100k | Down | | | | 1 | 2 | 3 | 4 | | MPSPD[3] | PS3 input pull-down | | | | | | MPSPD[2] | PS2 input pull-down | | | | | | MPSPD[1] | PS1 input pull-down | | | | | | MPSPD[0] | PS0 input pull-down | | | | | To select an option put an **X** in column 1,2 and 4 and reconfirm the R1 value in column 3. The default value is : strong pulldown with R1=100 KOhm | Option<br>Name | | Strong<br>Pull-up | weak<br>Pull-up | R1<br>Value<br>Typ. 100k | NO<br>Pull-up | |----------------|-------------------|-------------------|-----------------|--------------------------|---------------| | | | 1 | 2 | 3 | 4 | | MPSPU[3] | PS3 input pull-up | | | | | | MPSPU[2] | PS2 input pull-up | | | | | | MPSPU[1] | PS1 input pull-up | | | | | | MPSPU[0] | PS0 input pull-up | | | | | To select an option put an **X** in column 1,2 and 4 and reconfirm the R1 value in column 3. The default value is : strong pull-up with R1=100 KOhm ### 18.1.5 Voltage Regulator Option | Option<br>Name | | Default<br>Value | User<br>Value | |----------------|-------------------|------------------|---------------| | | | Α | В | | MVreg | Voltage Regulator | YES | | By default the internal voltage regulator supplies the core logic the RAM and the ROM. With option **MVreg(A)** the regulator is cut and Vbat is supplying the core logic the ROM and the RAM. ### **18.1.6 Debouncer Frequency Option** | Option<br>Name | | Default<br>Value | User<br>Value | |----------------|-----------------|------------------|---------------| | | | Α | В | | MDeb | Debouncer freq. | Ck[11] | | By default the debouncer frequency is Ck[11]. The user may choose Ck[14] instead of Ck[11]. Ck[14] corresponds to maximum 0.25ms debouncer time in case of a 32kHz oscillator. ## 18.1.7 User defined LCD Segment Allocation If using a different Segment allocation from the one described in chapter 14.3, one needs to fill in following table. The Segment allocation connection are realized with the interconnect Metal2 mask. | 4 times MUX | COM[1] | COM[2] | COM[3] | COM[4] | |-------------|--------|--------|--------|--------| | 3 times MUX | COM[1] | COM[2] | COM[3] | | | SEG[1] | | | | | | SEG[2] | | | | | | SEG[3] | | | | | | SEG[4] | | | | | | SEG[5] | | | | | | SEG[6] | | | | | | SEG[7] | | | | | | SEG[8] | | | | | | SEG[9] | | | | | | SEG[10] | | | | | | SEG[11] | | | | | | SEG[12] | | | | | | SEG[13] | | | | | | SEG[14] | | | | | | SEG[15] | | | | | | SEG[16] | | | | | | SEG[17] | | | | | | SEG[18] | | | | | | SEG[19] | | _ | | | | SEG[20] | | | | | The customer should specify the required options at the time of ordering. A copy of the pages 56 to 59, as well as the « Software ROM characteristic file » generated by the assembler (\*.STA) should be attached to the order. ## 19. Temp. and Voltage Behaviors ## 19.1 IDD Current (Typical) ### 19.2 Pull-down Resistance (Typical) ## 19.3 Pull-up Resistance (Typical) ## 19.4 Output Currents (Typical) 61 #### 20. Electrical Specification ### 20.1 Absolute Maximum Ratings | | Min. | Max. | Units | |---------------------------------------------|-----------|-------------|-------| | Power supply VDD-VSS | - 0.2 | + 3.6 | V | | Input voltage | Vss - 0,2 | VDD+0,2 | V | | Storage temperature | - 40 | + 125 | °C | | Electrostatic discharge to | -2000 | +2000 | V | | Mil-Std-883C method 3015.7 with ref. to Vss | | | | | Maximum soldering conditions | | 10s x 250°C | | Stresses above these listed maximum ratings may cause permanent damage to the device. ### 20.2 Handling Procedures This device has built-in protection against high static voltages or electric fields; however, anti-static precautions should be taken as for any other CMOS component. Unless otherwise specified, proper operation can only occur when all terminal voltages are kept within the supply voltage range. ### 20.3 Standard Operating Conditions | Parameter | MIN | TYP | MAX | Unit | Description | |-----------------|-----|--------|-----|------|------------------------------------| | Temperature | -20 | 25 | 85 | °C | | | VDD_Range1 | 1.4 | 3.0 | 3.6 | V | with internal voltage regulator | | VDD_Range2 | 1.2 | 1.5 | 1.8 | | without internal voltage regulator | | Vss | | 0 | | V | Reference terminal | | CVDDCA (note 1) | 100 | | | nF | regulated voltage capacitor | | Fq | | 32768 | | Hz | nominal frequency | | Rqs | | 35 | | KOhm | typical quartz serial resistance | | CL | | 8.2 | | pF | typical quartz load capacitance | | df/f | | +/- 30 | | ppm | quartz frequency tolerance | **Note 1:** This capacitor filters switching noise from VDD to keep it away from the internal logic cells. In noisy systems the capacitor should be chosen bigger than minimum value. ### 20.4 DC Characteristics - Power Supply Conditions: VDD=1.5V, T=25°C, without internal voltage regulator (unless otherwise specified) | Parameter | Conditions | Symbol | Min. | Тур. | Max. | Unit | |------------------------------|--------------------|--------|------|------|------|------| | ACTIVE Supply Current | (note2,3) | IVDDa1 | | 2.6 | 4.0 | μA | | (in active mode with LCD on) | -20 85°C (note2,3) | IVDDa1 | | | 3.9 | μA | | STANDBY Supply Current | | IVDDh1 | | 0.5 | 0.8 | μA | | (in Halt mode, LCDOff) | -20 85°C | IVDDh1 | | | 0.85 | μA | | SLEEP Supply Current | | IVDDs1 | | 0.1 | 0.28 | μA | | | -20 85°C | IVDDs1 | | | 0.32 | μA | | POR static level | -20 85°C | VPOR1 | | 0.9 | 1.15 | V | | RAM data retention | | Vrd1 | 1.0 | | | V | Note 2: LCD Display not connected. **Note 3:** The instruction loop described in chapter 17 is used for these tests. The oscillator is externally driven on a frequency of 32.768 KHz and an amplitude of Vreg voltage. Exposure beyond specified electrical characteristics may affect device reliability or cause malfunction. Conditions: VDD=3.0V, T=25°C, with internal voltage regulator (unless otherwise specified) | Parameter | Conditions | Symbol | Min. | Тур. | Max. | Unit | |------------------------------|---------------------------|--------|------|------|------|------| | ACTIVE Supply Current | (note2,3) | IVDDa2 | | 2.6 | 3.5 | μΑ | | (in active mode with LCD on) | -20 85°C (note2,3) | IVDDa2 | | | 4.5 | μΑ | | STANDBY Supply Current | | IVDDh2 | | 0.5 | 0.8 | μΑ | | (in Halt mode, LCDOff) | -20 85°C | IVDDh2 | | | 0.95 | μΑ | | SLEEP Supply Current | | IVDDs2 | | 0.1 | 0.3 | μΑ | | | -20 85°C | IVDDs2 | | | 0.35 | μΑ | | POR static level | -20 85°C, No Load on Vreg | VPOR2 | | 1.0 | 1.25 | V | | RAM data retention | -20 85°C | Vrd2 | 1.2 | | | V | | Regulated voltage | Halt mode, No Load | Vreg | 1.2 | 1.4 | 1.7 | V | Note 2: LCD Display not connected. **Note 3:** The instruction loop described in chapter 17 is used for these tests. The oscillator is externally driven on a frequency of 32.768 KHz and an amplitude of Vreg voltage. ## 20.5 Supply Voltage Level Detector | Parameter | Conditions | Symbol | Min. | Тур. | Max. | Unit | |-------------------------|-------------|--------|------|-----------|------|-------| | SVLD voltage Level1 | -10 to 60°C | VSVLD1 | 3.65 | 4.01 | 4.35 | V | | SVLD voltage Level2 | -10 to 60°C | VSVLD2 | 2.70 | 2.99 | 3.27 | V | | SVLD voltage Level3 | -10 to 60°C | VSVLD3 | 2.20 | 2.42 | 2.65 | V | | SVLD voltage Level4 | -10 to 60°C | VSVLD4 | 1.82 | 2.01 | 2.20 | V | | SVLD voltage Level5 | -10 to 60°C | VSVLD5 | 1.62 | 1.77 | 1.93 | V | | SVLD voltage Level6 | -10 to 60°C | VSVLD6 | 1.39 | 1.54 | 1.68 | V | | SVLD voltage Level7 | -10 to 60°C | VSVLD7 | 1.25 | 1.37 | 1.49 | V | | SVLD voltage Level8 | -10 to 60°C | VSVLD8 | 1.11 | 1.22 | 1.34 | V | | Temperature coefficient | 0 to 50°C | | | < +/- 0.2 | | mV/°C | ### 20.6 Oscillator Conditions: T=25°C (unless otherwise specified) | Parameter | Conditions | Symbol | Min. | Тур. | Max. | Unit | |-----------------------------------------------------------|-----------------|-----------|--------|------|------|---------| | Temperature stability | +15 +35 °C | df/f x dT | | | 0,3 | ppm /°C | | Voltage stability (note 5) | VDD=1,4 - 1,6 V | df/f x dU | | | 5 | ppm /V | | Input capacitor | Ref. on Vss | Cin | 5,6 | 7 | 8,4 | pF | | Output capacitor | Ref. on Vss | Cout | 12,1 | 14 | 15,9 | pF | | Transconductance | 50mVpp,VDDmin | Gm | 2.5 | | 15.0 | μA/V | | Oscillator start voltage | Tstart < 10 s | Ustart | VDDmin | | | V | | Oscillator start time | VDD > VDDMin | tdosc | | 0.5 | 3 | s | | System start time<br>(oscillator + cold-start +<br>reset) | | tdsys | | 1.5 | 4 | s | | Oscillation detector frequency | VDD > VDDmin | tDetFreq | | | 12 | kHz | Note 5; Applicable only for the versions without the internal voltage regulator ### 20.7 DC characteristics - I/O Pins Conditions: T= -20 ... 85°C (unless otherwise specified) VDD=1.5V means; measures without voltage regulator VDD=3.0V means; measures with voltage regulator | Parameter | Conditions | Symb. | Min. | Тур. | Max. | Unit | |-----------------------------|-----------------------------|-------|---------|------|---------|------| | Input Low voltage | | | | | | | | Ports A,B,SP Test | VDD < 1.5V | VIL | Vss | | 0.2VDD | V | | Ports A,B,SP Test | VDD > 1.5V | VIL | Vss | | 0.3VDD | V | | QIN with Regulator | | VIL | Vss | | 0.1Vreg | V | | QIN without Regulator | | VIL | Vss | | 0.1VDD | V | | QOUT (note 7) | | | | | | | | Input High voltage | | | | | | | | Ports A,B,SP Test | | VIH | 0.7Vdd | | VDD | V | | QIN with Regulator | | VIH | 0.9Vreg | | Vreg | V | | QIN without Regulator | | VIH | 0.9Vdd | | VDD | V | | QOUT (note 7) | | | | | | | | Output Low Current | VDD=1.5V , VOL=0.15V | IOL | | 1.1 | | mA | | all logic outputs | VDD=1.5V , VOL=0.30V | IOL | | 2.1 | | mA | | | VDD=1.5V , VOL=0.50V | IOL | 1.55 | 3.1 | | mA | | | VDD=3.0V , VOL=0.15V | IOL | | 1.8 | | mA | | | VDD=3.0V, VOL=0.30V | IOL | | 3.6 | | mA | | | VDD=3.0V, VOL=0.50V | IOL | | 5.8 | | mA | | | VDD=3.0V , VOL=1.00V | lol | 5.5 | 11.0 | | mA | | Output High Current | VDD=1.5V, VOH= VDD-0.15V | Іон | | -0.6 | | mA | | all logic outputs | VDD=1.5V, VOH= VDD-0.30V | Іон | | -1.1 | | mA | | | VDD=1.5V, VOH= VDD-0.50V | Іон | | -1.5 | -0.75 | mA | | | VDD=3.0V, VOH= VDD-0.15V | Іон | | -1.3 | | mA | | | VDD=3.0V, VOH= VDD-0.30V | Іон | | -2.6 | | mA | | | VDD=3.0V, VOH= VDD-0.50V | Іон | | -4.2 | | mA | | | VDD=3.0V, VOH= VDD-1.00V | Іон | | -7.7 | -3.85 | mA | | Input Pull-down | VDD=1.5V, Pin at 1.5V, 25°C | RPD | | 15k | | Ohm | | Test | VDD=3.0V, Pin at 3.0V, 25°C | RPD | | 15k | | Ohm | | Input Pull-down | VDD=1.5V, Pin at 1.5V, 25°C | RPD | 100k | 150k | 300k | Ohm | | Port A,B,SP (note 8) weak | VDD=3.0V, Pin at 3.0V, 25°C | RPD | 200k | 300k | 600k | Ohm | | Input Pull-up | VDD=1.5V, Pin at 0.0V, 25°C | Rpu | 500k | 800k | 2000k | Ohm | | Port A,B,SP (note 8) weak | VDD=3.0V, Pin at 0.0V, 25°C | Rpu | 115k | 190k | 475k | Ohm | | Input Pull-down | VDD=1.5V, Pin at 1.5V, 25°C | RPD | 72k | 102k | 132k | Ohm | | Port A,B,SP (note 8) strong | VDD=3.0V, Pin at 3.0V, 25°C | RPD | 70k | 100k | 130k | Ohm | | Input Pull-up | VDD=1.5V, Pin at 0.0V, 25°C | Rpu | 76k | 109k | 142k | Ohm | | Port A,B,SP (note 8) strong | VDD=3.0V, Pin at 0.0V, 25°C | Rpu | 72k | 103k | 134k | Ohm | Note 7; QOUT (OSC2) is used only with Quartz. **Note 8**: Weak or strong are standing for weak pull or strong pull transistor. Values are for R1=100kOhm ## 20.8 LCD SEG[20:1] Outputs Conditions: T=25°C (unless otherwise specified) | Parameter | Conditions | Symb. | Min. | Тур. | Max. | Unit | |--------------------------|-----------------------------|---------|------|------|------|------| | Driver Impedance Level 0 | lout = ±5μA,<br>Ext. Supply | RSEGVL0 | | | 20 | KOhm | | Driver Impedance Level 1 | lout = ±5μA,<br>Ext Supply | RSEGVL1 | | | 20 | KOhm | | Driver Impedance Level 2 | lout = ±5μA,<br>Ext Supply | RSEGVL2 | | | 20 | KOhm | | Driver Impedance Level 3 | lout = ±5μA,<br>Ext Supply | RSEGVL3 | | | 20 | KOhm | ## 20.9 LCD Com[4:1] Outputs Conditions: T=25°C (unless otherwise specified) | Parameter | Conditions | Symb. | Min. | Тур. | Max. | Unit | |--------------------------|-------------------------------------|---------|------|------|------|------| | Driver Impedance Level 0 | lout = $\pm 5\mu$ A,<br>Ext. Supply | RcomVL0 | | | 10 | KOhm | | Driver Impedance Level 1 | lout = ±5μA,<br>Ext. Supply | RcomVL1 | | | 10 | KOhm | | Driver Impedance Level 2 | lout = ±5μA,<br>Ext Supply | RcomVL2 | | | 10 | KOhm | | Driver Impedance Level 3 | lout = ±5μA,<br>Ext Supply | RcomVL3 | | | 10 | KOhm | ## 20.10 DC Output Component Conditions: T=25°C (unless otherwise specified) | Parameter | Conditions | Symb. | Min. | Тур. | Max. | Unit | |---------------------|------------|----------|------|------|------|------| | DC Output component | No Load | ±VDC_com | | | 20 | mV | ### 20.11 LCD Voltage Multiplier Conditions: T=25°C, All Multiplier Capacitors 100nF, freq=512Hz. (unless otherwise specified) | Parameter | Conditions | Symb. | Min. | Тур. | Max. | Unit | |----------------------|-------------------|----------|------|------|------|-------| | Voltage Bias Level 1 | 1□A load | VVL1 | 0.95 | 1.05 | 1.15 | V | | Voltage Bias Level 2 | 1□A load | VVL2 | | 2.10 | | V | | Voltage Bias Level 3 | 1□A load | VVL3 | | 3.15 | | V | | Temp dependency VVL1 | 1□A load, -1060°C | dVVL1/dT | | -4.9 | | mV/°C | ### 21. Die, Pad Location and Size CHIP SIZE is X = 3810 by Y = 3683 Microns or X = 150 by Y = 145 Mils NOTE: THE ORIGIN (0,0) IS THE LOWER LEFT COORDINATE OF CENTER PADS THE LOWER LEFT CORNER OF THE CHIP SHOWS DISTANCES TO ORIGIN ## 22. Package & Ordering information ### 22.1 Ordering Information Ordering Part Number (selected examples) | Part Number | Package/Die Form | Delivery<br>Form/Thickness | |----------------|--------------------|----------------------------| | EM6621%%%TQ52B | TQFP 52 pin | Tape&Reel | | EM6621%%%TQ52D | TQFP 52 pin | Trays (Plate) | | EM6621%%%WS11 | Sawn wafer | 11 mils | | EM6621%%%WP11 | Die in waffle pack | 11 mils | | EM6621%%%WW11 | Unsawn wafer | 11 mils | Please make sure to give the complete Part Number when ordering, including the 3-digit version. The version is made of 3 digits %%%: the first one is a letter and the last two are numbers, e.g. C05, C12, P03, etc. ### 22.2 Package Marking TQFP52 marking: First line: E M 6 6 2 1 0 % % Y Second line: Third line: C C C C C C C C C C Where: %% = last two-digits of the customer-specific number given by EM (e.g. 05, 12, 03, etc.) Y = Year of assembly PP...P = Production identification (date & lot number) of EM Microelectronic CC...C = Customer specific package marking on third line, selected by customer ### 22.3 Customer Marking There are 11 digits available for customer marking on TQFP52 Please specify below the desired customer marking. EM Microelectronic-Marin SA cannot assume responsibility for use of any circuitry described other than circuitry entirely embodied in an EM Microelectronic-Marin SA product. EM Microelectronic-Marin SA reserves the right to change the circuitry and specifications without notice at any time. You are strongly urged to ensure that the information given has not been superseded by a more up-to-date version. ## 23. Spec Update | Date ,Name<br>Version | Chapter concerned | Old Version (Text, Figure, etc.) | New Version (Text, Figure, etc.) | |-----------------------|-------------------|----------------------------------|---------------------------------------------------------------------------| | 13.5.98 JAG<br>A/195 | ALL | | Spelling Corrections, Figure updates, added Die size and Package drawings | | 19.6.98 JAG<br>A/195 | pages 1 to 3 | | reverted the pages 1 to 3 | | 8.12.98 JAG<br>A/195 | 21 | Package TQFP52 10x10x1.0 mm | Package TQFP52 10x10x1.4 mm | | 24.3.99 JAG<br>B/257 | 22 | | Ordering information for packages and dies inclusive customer marking | | 20/11/01 | all | | Change header & footer | | 25/03/02 | 21 - 22 | | Change pad lo. Diagram & ordering information | | | | | | | | | | | EM Microelectronic-Marin SA cannot assume responsibility for use of any circuitry described other than circuitry entirely embodied in an EM Microelectronic-Marin SA product. EM Microelectronic-Marin SA reserves the right to change the circuitry and specifications without notice at any time. You are strongly urged to ensure that the information given has not been superseded by a more up-to-date version.