## **FEATURES** - · Programmable replacement for conventional fixed logic. - · EPROM technology allows reprogrammability, ensures high programming yield and ease of - · Second generation programmable logic architecture allows up to 18 inputs and 8 outputs. - Each output is User Programmable for combinatorial or registered operation, in active high or low mode. - Each output also has an independently User Programmable feedback path. - 100% generically testable—provides 100% programming yield. - · Programmable "Security Bit" allows total protection of proprietary designs. - · Advanced software support featuring Schematic Capture, Interactive Netlist, Boolean Equation and State Machine design entry. - · Advanced CHMOS II-E circuitry for systems requiring low power, high performance speeds, and immunity to noise. ## CONNECTION DIAGRAM ### **GENERAL DIAGRAM** The ALTERA EP310 combines the power, flexibility, and density advantages of CMOS, EPROM technology with second generation programmable logic array architecture. This combination defines a new capability in electrically programmable logic. The EP310 utilizes the familiar sum-of-products architecture which allows users to program complex custom logic functions quickly and easily. Up to 18 inputs and 8 outputs are provided, with eight product terms and a separate Output Enable term for each output. A unique feature of the EP310 is the ability to program each output architecture on an individual basis. This gives the user the flexibility to assign either combinatorial or registered output, in either active high or active low mode, to each output pin. In addition, the feedback path can be programmed independently of the output to be either combinatorial. registered, or I/O. Other advantages include: 100% generic testing (all devices are 100% tested at the factory). The device can be erased with ultraviolet light. Design changes are no longer costly, nor is there a need for post programming testing. Programming the EP310 is accomplished with the use of Altera's A+PLUS development software which supports four different design entry methods. Once the circuit has been entered, the A+PLUS software performs automatic translation into logical equations, boolean minimization, and design fitting directly into an EP310. **REV. 6.0** ### **FUNCTIONAL DESCRIPTION** A block diagram of the EP310, along with logic diagrams of the I/O Architecture Control function and the Logic Array Macrocell are shown in figures 2 and 3. The EP310 is organized in the familiar sum-of-products format with a total of 74 product terms and 36 input lines. At each intersecting point in the logic array, there exists an EPROM type programmable connection. Initally, all connections are made. This means that both the true and complement of all inputs are connected to each product term. Connections are opened during the programming process. Therefore any product term can be connected to the true or complement of any input. When both the true and complement connection of any input are left intact, a logical false results on the output of the AND gate. If both the true and complement connections of any input are programmed open, then a logical "don't care" results for that input. If all inputs for a product term are programmed open, then a logical true results on the output of the AND gate. A dramatic improvement in the flexibility of programmable logic is achieved in the ALTERA EP310 through programmable I/O architecture. Each output can be combinatorial (i.e. direct output of the OR gate) or registered (i.e. output through a D type flip-flop). Both types of output can also be inverted. Independent of the output mode, the feedback can be programmed to be combinatorial, registered, I/O (i.e directly from the pin), or none. These features enable the user to optimize the device for precise application requirements. To improve functionality, the ALTERA EP310 has additional Synchronous Preset and Asynchronous Clear product terms. These terms are connected to all D-type Flip-Flops. When the Synchronous Preset product term is asserted (HIGH), the output register will be loaded with a HIGH on the next LOW-to-HIGH clock transition. When the Asynchronous Clear product term is asserted (HIGH), the output register will immediately be loaded with a LOW (independent of the clock). An Asynchronous Clear overrides a Synchronous Preset requirement. On power-up, the EP310 performs the Clear function automatically. The EP310 is manufactured using a CMOS EPROM process. This advanced process, along with built in test features, allows 100% pre-test of each programmable connection at the factory. ### **DESIGN SECURITY** The EP310 contains a programmable design security feature that controls the access to the data programmed into the device. If this programmable feature is used, a proprietary design implemented in the device cannot be copied or retrieved. This enables a high level of design control to be obtained since programmed data within EPROM cells is invisible. The bit that controls this function, along with all other program data, may be reset simply by erasing the device. Note: See Design Recommendations | SYMBOL | PARAMETER | CONDITIONS | MIN | MAX | UNIT | |------------------|-----------------------------------|---------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | NAME | -2.0 | 7.0 | V | | V <sub>PP</sub> | Programming supply voltage | With respect<br>to GND note (3) | -2.0 | 13.5 | V | | V <sub>i</sub> | DC INPUT voltage | To divid fiote (3) | -2.0 | 7.0 | V | | I <sub>MAX</sub> | DC V <sub>CC</sub> or GND current | | -80 | +80 | mA | | l <sub>out</sub> | DC OUTPUT current, per pin | | -25 | +25 | mA | | $P_D$ | Power dissipation | | | 320 | mW | | T <sub>STG</sub> | Storage temperature | No bias | -65 | +150 | °C | | T <sub>AMB</sub> | Ambient temperature | Under bias | -65 | +135 | °C | ## RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | CONDITIONS | MIN | MAX | UNIT | |-----------------|-----------------------|----------------|------------|-----------------|------| | V <sub>CC</sub> | Supply Voltage | note (5) | 4.75 (4.5) | 5.25 (5.5) | ٧ | | V <sub>i</sub> | INPUT voltage | | 0 | V <sub>cc</sub> | V | | V <sub>o</sub> | OUTPUT voltage | | 0 | V <sub>CC</sub> | ٧ | | TA | Operating temperature | For Commercial | 0 | 70 | °C | | TA | Operating temperature | For Industrial | -40 | 85 | •c | | T <sub>C</sub> | Case temperature | For Military | -55 | 125 | °C | | T <sub>R</sub> | INPUT rise time | | | 500 | ns | | T <sub>E</sub> | INPUT fall time | | | 500 | ns | # **DC OPERATING CHARACTERISTICS** (V<sub>CC</sub> = 5V $\pm$ 5%, T<sub>A</sub> = 0°C to 70°C for Commercial) (V<sub>CC</sub> = 5V $\pm$ 10%, T<sub>A</sub> = -40°C to 85°C for Industrial) (V<sub>CC</sub> = 5V $\pm$ 10%, T<sub>C</sub> = -55°C to 125°C for Military)\* Note (1) and (5) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|------------------------------------------|-----------------------------------------------------------------------------|------|-----|-----------------------|------| | V <sub>IH</sub> | HIGH level input voltage | | 2.0 | | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | LOW level input voltage | | -0.3 | | 0.8 | V | | V <sub>OH</sub> | HIGH level TTL output voltage | I <sub>OH</sub> = -4mA DC | 2.4 | | | ٧ | | V <sub>OH</sub> | HIGH level CMOS output voltage | I <sub>OH</sub> = -2mA DC | 3.84 | | | V | | V <sub>OL</sub> | LOW level output voltage | I <sub>OL</sub> = 4mA DC | | | 0.45 | V | | l <sub>l</sub> | Input leakage current | V <sub>I</sub> = V <sub>CC</sub> or GND | -10 | | +10 | μA | | loz | 3-state output off-state current | V <sub>0</sub> = V <sub>CC</sub> or GND | -10 | | +10 | μA | | I <sub>CC1</sub> | V <sub>CC</sub> supply current (standby) | V <sub>1</sub> = V <sub>CC</sub> or GND<br>No load | | 15 | 30 (35) | mA | | Іссз | V <sub>CC</sub> supply current (active) | V <sub>I</sub> = V <sub>CC</sub> or GND<br>No load, f = 1.0 MHz<br>note (6) | | 16 | 40 | mA | ## **CAPACITANCE** ## Note (4) | SYMBOL | PARAMETER | CONDITIONS | MIN | MAX | UNIT | |------------------|-----------------------|--------------------------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V<br>f = 1.0 MHz | | 12 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V<br>f = 1.0 MHz | | 12 | pF | | C <sub>CLK</sub> | Clock Pin Capacitance | V <sub>IN</sub> = 0V<br>f = 1.0 MHz | | 12 | pF | EP310, EP310-2, EP310-3 ## **AC CHARACTERISTICS** $(V_{CC}$ = 5V $\pm$ 5%, $T_A$ = 0°C to 70°C for Commercial) $(V_{CC}$ = 5V $\pm$ 10%, $T_A$ = -40°C to 85°C for Industrial) $(V_{CC}$ = 5V $\pm$ 10%, $T_C$ = -55°C to 125°C for Military)\* | | | | EP | 310-2 | EP3 | 10-3 | EP | 310 | 7 | |------------------|------------------------------------|----------------------------------|-----|-------|-----|------|-----|-----|------| | SYMBOL | PARAMETER | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | t <sub>PD1</sub> | Input to non-registered output | | | 35 | | 40 | | 50 | ns | | t <sub>P02</sub> | I/O input to non-registered output | C <sub>1</sub> = 30pF | | 37 | | 42 | | 52 | ns | | t <sub>PZX</sub> | Input to output enable | 1 | | 35 | | 40 | | 50 | ns | | t <sub>PXZ</sub> | Input to output disable | C <sub>1</sub> = 5pF<br>note (2) | | 35 | | 40 | | 50 | ns | | t <sub>CLR</sub> | Asynchronous output clear time | C <sub>1</sub> = 30pF | | 45 | | 50 | | 55 | ns | | t <sub>iO</sub> | I/O input buffer delay | | 1 | 2 | | 2 | | 2 | ns | ## SYNCHRONOUS CLOCK MODE | | | | EP3 | 110-2 | EP3 | 10-3 | EP | 310 | ] | |------------------|-----------------------------------------------------------------------------------------|------------|------|-------|------|------|------|-----|------| | SYMBOL | PARAMETER | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | f <sub>MAX</sub> | Maximum frequency | note (7) | 35.7 | | 33.3 | | 31.3 | | MHz | | t <sub>SU</sub> | Input setup time | | 28 | | 30 | | 32 | | ns | | t <sub>H</sub> | Input hold time | | 0 | | 0 | | 0 | 1 | ns | | t <sub>CH</sub> | Clock high time | | 14 | | 15 | | 16 | | ns | | t <sub>CL</sub> | Clock low time | | 14 | | 15 | 1 | 16 | | ns | | t <sub>CO1</sub> | Clock to output delay | | | 22 | | 24 | | 28 | ns | | t <sub>CNT</sub> | Minimum clock period (register<br>output feedback to register<br>input - internal path) | note (6) | | 33 | | 37 | | 42 | ns | | f <sub>CNT</sub> | Internal maximum frequency (1/t <sub>CNT</sub> ) | note (6) | 30.3 | | 27.0 | | 23.8 | | MHz | | t <sub>SET</sub> | Synchronous preset input or I/O input set-up time | | 28 | | 31 | | 35 | | ns | #### Notes: 1. Typical values are for $T_A = 25$ °C, $V_{CC} = 5V$ Sample tested only for an output change of 500mV. Minimum DC input is -0.3V. During transitions, the inputs may undershoot to -2.0V for periods less than 20ns. 4. Capacitance measured at 25°C. Sample tested only. Pin 11, (used for programming), has capacitance of 50 pf max. 5. Figures in ( ) pertain to military and industrial temperature version. 6. Measured with device programmed as 8-Bit Counter. 7. The f<sub>MAX</sub> values shown represent the highest frequency for pipelined data. | GRADE | A\ | AVAILABILITY | | | |-------------------------------|---------|------------------|--|--| | Commercial<br>(0° C to 70° C) | EP310-2 | EP310-3<br>EP310 | | | | Industrial<br>(-40°C to 85°C) | | EP310 | | | | Military<br>-55°C to 125°C) | | EP310 | | | \* The specifications noted above apply to military operating range devices. MIL-STD-883 compliant product specifications are provided in military product drawings available on request from Altera marketing at 408/984-2805, ext. 101. These military product drawings should be used for the preparation of source control drawings. ### Figure 5. Switching Waveforms #### **COMBINATORIAL MODE** #### SYNCHRONOUS CLOCK MODE neous transitions of multiple outputs should be avoided for accurate measurement. Do not attempt to perform threshold tests under AC conditions. Large amplitude, fast ground current transients normally occur as the device outputs discharge the load capacitances. These transients flowing through the parasitic inductance between the device ground pin and the test system ground can create significant reductions in observable input noise immunity.