PRELIMINARY # 82595 ISA/PCMCIA HIGH INTEGRATION ETHERNET CONTROLLER - **Optimal Integration for Lowest Cost** - -Glueless 8-Bit/16-Bit ISA/PCMCIA 2.0 **Bus Interface** - Provides Fully 802.3 Compliant AUI and TPE Serial Interface - Local DRAM Support up to 64 Kbytes - FLASH/EPROM Boot Support - Hardware and Software Portable between Motherboard, Adapter, and **PCMCIA IO Card Solution** - High Performance Networking **Functions** - 16-Bit IO Accesses to Loca⊩DRAM with Zero Added Wait-States - Ring Buffer Structure for Continuous Frame Reception and Transmit Chaining - Automatic Retransmission on Collision - -Automatically Corrects TPE Polarity **Switching Problems** - Low Power CHMOS IV Technology - **■** Ease of Use - Design Time Reduced by High Integration - EEPROM Interface to Support **Jumperless Design** - -Software Structures Optimized to **Reduce Processing Steps** - Automatically Maps into Unused PC IO Location to Help Eliminate LAN Setup Problems - All Software Structures Contained in One 16-Byte IO Space - **Automatic or Manual Switching** between TPE and AUI Ports - JTAG Port for Reduced Board **Testing Times** - Power Management - SL Compatible SMOUT Power Down Input - -Software Power Down Command for non-SL Systems - 144-Lead tQFP Package Provides Smallest Available Form Factor (See Packaging Spec., Order No. 240800) Figure 1. 82595 Block Diagram 290458-1 # 82595 ISA/PCMCIA High Integration Ethernet Controller | CONTENTS | PAGE | CONTENTS | PAGE | |--------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------|----------------------| | <b>1.0 INTRODUCTION</b> | | 5.0 82595 COMMAND AND STA | ATUS | | 1.2 Compliance to Industry | 1-03 | 5.1 Command OP Code Field | | | Standards | 1-83 | 5.2 ABORT (Bit 5) | | | 1.2.1 Bus Interface — ISA IEEE | | 5.3 Pointer Field (Bits 6 and 7) | ) 1-99 | | P996/PCMCIA 2.0 | 1-83 | 5.4 82595 Status Interface | 1-100 | | 1.2.2 Ethernet/Twisted Pair Ethernet Interface — IEEE 80: Specification | 2.3<br>1-83 | 6.0 INITIALIZATION | | | 2.0 82595 PIN DEFINITIONS | | 7.0 FRAME TRANSMISSION | 1-101 | | 2.1 ISA Bus Interface | 1-84 | 7.1 82595 XMT Block Memory<br>Format | ,<br>,,,,,,,,, 1-101 | | 2.2 PCMCIA Bus Interface | | 7.2 XMT Chaining | | | <ul><li>2.3 Local Memory Interface</li><li>2.4 Miscellaneous Control</li></ul> | 1-87 | 7.3 Automatic Retransmission Collision | on | | 2.5 JTAG Control | | | | | 2.6 Serial Interface | | 8.0 FRAME RECEPTION | | | 2.7 Power and Ground | 1-90 | <ul><li>8.1 82595 RCV Memory Struct</li><li>8.2 RCV Ring Buffer Operation</li></ul> | | | 2.8 82595 Pin Summary | 1-91 | | | | 3.0 82595 INTERNAL ARCHITECTUR | | 9.0 SERIAL INTERFACE | 1-110 | | OVERVIEW | 1-92 | 10.0 APPLICATION EXAMPLE | 1-111 | | 3.1 System Interface Overview | | 10.1 Bus Interface | 1-111 | | 3.2 Local Memory Interface | 1-92 | 10.2 Local Memory Interface | | | 3.3 CSMA/CD Unit | | 10.3 EEPROM Interface (ISA ( | | | 3.4 Serial Interface | 1-93 | 10.4 Serial Interface | | | 4.0 ACCESSING THE 82595 | | 10.5 Layout Guidelines | | | 4.1 82595 Register Map | 1-93 | 11.0 ELECTRICAL SPECIFICAT AND TIMINGS | IONS | | 4.2 Writing to the 82595 | 1-96 | 11.1 Absolute Maximum Rating | | | 4.3 Reading from the 82595 | | 11.2 A.C. Timing Characteristic | | | 4.4 Local DRAM Accesses | | 11.3 A.C. Measurement Condit | | | 4.4.1 Writing to Local Memory | 1-97 | 11.4 ISA Interface Timing | | | 4.4.2 Reading from Local Memory | 1-97 | 11.5 PCMCIA Interface Timing | | | 4.5 Serial EEPROM Interface | | 11.6 Local Memory Timings | | | 4.6 Boot EPROM/FLASH Interface | | 11.7 Interrupt Timing | 1-132 | | 4.7 IA PROM Interface | 1-98 | 11.8 RESET and SMOUT Timir | ng 1-132 | | 4.8 PCMCIA CIS Structures | 1-98 | 11.9 JTAG Timings | 1-133 | | 4.9 PCMCIA Decode Functions | | 11.10 Serial Timings | 1-134 | | | | 12.0 REVISION SUMMARY | 1-139 | intel. Figure 2. 82595 Pinout #### 1.0 INTRODUCTION ## 1.1 82595 Overview The 82595 is a highly integrated LAN controller which provides a cost effective LAN solution for ISA compatible Personal Computer (PC) motherboards (both desktop and portable), add-on ISA adapter boards, and PCMCIA IO cards. The 82595 integrates all of the major functions of a buffered LAN solution into one chip with the exception of the local buffer memory which is implemented by adding one DRAM component to the LAN solution. The 82595's bus interface is a glueless attachment to either an ISA or PCMCIA version 2.0 bus. Its serial interface provides a Twisted Pair Ethernet (TPE) and an Attachment Unit Interface (AUI) connection. By integrating the majority of the LAN solution functions into one cost effective component, production cost savings can be achieved as well as significantly decreasing the design time for a solution. This level of integration also allows an 82595 solution to be ported between different applications (PC motherboards, adapters, and PCMCIA IO cards), while maintaining a compatible hardware and software base. This results in further savings in both hardware and software development costs for manufacturers expanding into different applications i.e., an ISA adapter vendor moving into producing PCMCIA IO cards, etc. The 82595's software interface is optimized to reduce the number of processing steps that are required to interface to the 82595 solution. The 82595's initialization and control registers are directly addressable within one 16 byte IO address block. The 82595 can automatically resolve any conflicts to an IO block by moving its IO offset to an unused location in the case that a conflict occurs. The 82595's local memory is arranged in a simple ring buffer structure for efficient transfer of transmit and receive packets. The local memory, up to 64 Kbytes of DRAM, resides as an IO port in the host system's IO map. The 82595 provides direct control over the local DRAM, including refresh. The 82595 performs a prefetch to the DRAM memory allowing CPU IO cycles to this data with no added wait-states. The 82595 also provides an interface to up to 256 Kbytes of FLASH or EPROM memory. An interface to an EEPROM, which holds solution configuration values and also can contain the Node ID, allows for the implementation of a "jumperless" design. 82595 The 82595's packaging and power management features are designed to consume minimal board real estate and system power. This is required for applications such as portable PC motherboard designs and PCMCIA IO cards which require a solution with very low real estate and power consumption. The 82595 package is a 144-lead tQFP (thin Quad Flat Pack). Its dimensions are 20mm by 20mm, and 1.7mm in height (roughly the same area as a US Nickel, and the same height as a US Dime). The 82595 contains two power down modes; an SL compatible power down mode which utilizes the SL SMOUT input, and a POWER DOWN command for non-SL systems. # 1.2 Compliance to Industry Standards The 82595 has two interfaces; the host system interface, which is an ISA or PCMCIA bus interface, and the serial, or network interface. Both interfaces have been standardized by the IEEE. #### 1.2.1 BUS INTERFACE—ISA IEEE P996/ PCMCIA 2.0 The 82595 implements the full ISA bus interface. It is compatible with the IEEE spec P996. The 82595 also interfaces to ISA bus implementations that deviate from the IEEE spec by requiring early assertion of the IOCHRDY signal and alternate host address decode timing. This alternate timing can be configured in the 82595 after a software test which is run at initialization time. The 82595 can also be configured for a PCMCIA bus interface depending on the state of the PCMCIA/ISA input pin. In this case the 82595 implements the complete PCMCIA interface, compatible to the PCMCIA revision 2.0 specification. ### 1.2.2 ETHERNET/TWISTED PAIR ETHERNET INTERFACE-IEEE 802.3 SPECIFICATION The 82595's serial interface provides either an AUI port interface or a Twisted Pair Ethernet (TPE) interface. The AUI port can be connected to an Ethernet Transceiver cable drop providing a fully compliant IEEE 802.3 AUI interface. The TPE port provides a fully compliant IEEE 10BASE-T interface. The 82595 can automatically switch to whichever port (TPE or AUI) is active. ### 2.0 82595 PIN DEFINITIONS ### 2.1 ISA Bus Interface The ISA bus interface consists of three sections: an Address Bus, a Data Bus, and a Control section. | Symbol | Pin<br>No. | Туре | Name and Function | | | | |--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | SA0<br>SA1<br>SA2<br>SA3<br>SA4<br>SA5<br>SA6<br>SA7<br>SA8<br>SA9 | 66<br>67<br>68<br>69<br>70<br>71<br>73<br>74<br>75<br>76 | I | ADDRESS BUS: These pins provide address decoding for up to 1 Kbyte of address. | | | | | SA14<br>SA15<br>SA16<br>SA17<br>SA18<br>SA19 | 77<br>78<br>79<br>80<br>81<br>82 | ı | ADDRESS BUS: These pins provide address decoding between the 16 Kbyte and 1 Mbyte memory space. This allows for decoding of a Boot EPROM or a FLASH in 16K increments. | | | | | SD0<br>SD1<br>SD2<br>SD3<br>SD4<br>SD5<br>SD6<br>SD7<br>SD8<br>SD9<br>SD10<br>SD11<br>SD12<br>SD13<br>SD14<br>SD15 | 46<br>47<br>48<br>49<br>52<br>53<br>54<br>55<br>56<br>57<br>58<br>59<br>62<br>63<br>64<br>65 | 1/0 | DATA BUS: This is the data interface between the 82595 and the host system. This data is buffered by one (8-bit design) or two (16-bit design) transceivers. The 82595's data lines should always be connected to the B side of the data bus transceiver. | | | | | AEN | 20 | 1 | ADDRESS ENABLE: Active high signal, indicates a DMA cycle is active. | | | | | BALE | 21 | l | BUFFERED ADDRESS LATCH ENABLE: Falling edge used to latch a valid system address. | | | | | SMEMR | 14 | I | MEMORY READ for system memory accesses below 1 Mbyte. Active low. | | | | | SMEMW | 15 | ` | MEMORY WRITE for system memory accesses below 1 Mbyte. Active low. | | | | | MEMR/<br>8/16 Detect | 16 | 1 | MEMORY READ for system memory accesses above or below 1 Mbyte. Active low. This pin also determines if the 82595 is operating in an 8- or 16-bit system. For 16-bit systems, it should always be connected. | | | | | MEMW | 17 | ı | <b>MEMORY WRITE</b> for system memory accesses above or below 1 Mbyte. Active low. | | | | | ĪŌR | 18 | 1 | IO READ: Active low. | | | | 82595 # 2.1 ISA Bus Interface (Continued) | Symbol | Symbol Pin No. Type | | Name and Function | | | |--------------------------------------|----------------------------|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | IOW | 19 | 1 | IO WRITE: Active low. | | | | IOCS16 | 40 | 0 | IO CHIP SELECT 16: Active low, open drain output which indicates that an IO cycle access to the 82595 solution is 16-bit wide. Driven for IO cycles to the local memory or to the 82595. | | | | IOCHRDY | 37 | 0 | IO CHANNEL READY: Active high, open drain output. When driven low, extends host cycles to the 82595 solution. | | | | SBHE | 32 | ı | SYSTEM BUS HIGH ENABLE: Active low input indicates a data transfer on the high byte (D8-D15) of the system bus (a 16-bit transfer). | | | | INTO<br>INT1<br>INT2<br>INT3<br>INT4 | 26<br>27<br>28<br>29<br>30 | 0 | 82595 INTERRUPT 0-4: One of these five pins is selected to be active at a time (the other four are in Hi-Z state) by configuration. These active high outputs serve as interrupts to the host system. | | | | RESET DRV | 12 | 1 | RESET DRIVE: Active high reset signal. | | | # 2.2 PCMCIA Bus Interface The PCMCIA bus interface consists of three sections: an Address Bus, a Data Bus, and a Control section. | | - Di- | T | | |--------|------------|------|-----------------------------------------------------------------------------| | Symbol | Pin<br>No. | Туре | Name and Function | | A0 | 66 | 1 | ADDRESS BUS: These pins provide IO address decoding for up to 1 Kbyte. | | A1 | 67 | f | Rbyte. | | A2 | 68 | ł | | | A3 | 69 | 1 | | | A4 | 70 | | | | A5 | 71 | | | | A6 | 73 | | | | A7 | 74 | | | | A8 | 75 | | | | A9 | 76 | | | | D0 | 46 | 1/0 | DATA BUS: This is the data interface between the 82595 and the host system. | | D1 | 47 | | and the host system. | | D2 | 48 | | · | | D3 | 49 | | | | D4 | 52 | | | | D5 | 53 | 1 | | | D6 | 54 | | | | D7 | 55 | | | | D8 ( | 56 | ļ | | | D9 | 57 | | | | D10 | 58 | | | | D11 | 59 | | | | D12 | 62 | | | | D13 | 63 | | | | D14 | 64 | | | | D15 | 65 | - | | # 2.2 PCMCIA Bus Interface (Continued) | Symbol | Pin<br>No. | Туре | Name and Function | |------------|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ŌĒ | 14 | 1 | OUTPUT ENABLE (Memory Read): Active low. | | WE | 15 | 1 | WRITE ENABLE (Memory Write): Active low. | | IORD | 18 | 1 | IO READ: Active low. | | IOWR | 19 | 1 | IO WRITE: Active low. | | IOIS16 | 40 | 0 | IO IS 16: Active low output which indicates that an IO cycle access to the 82595 solution is 16-bit wide. IOIS16 should be asserted prior to Card Enable or CMD (IORD or IOWR) assertion. | | WAIT | 37 | 0 | WAIT: Active low output when driven low, extends host cycles to the 82595. | | IREO | 26 | 0 | 82595 INTERRUPT: Active low output. | | RESET | 12 | 1 | RESET: Active high reset signal. | | CE1<br>CE2 | 81<br>82 | 1 | Card Enable 1 and Card Enable 2 are active low signals driven by the host. These signals provide a card select based on an address decode (decode done by the host) and also byte lane enables. When both CE1 and CE2 are high, no host accesses are made to the card. If CE1 is low (active) and CE2 is high (inactive), the device operates in byte access mode with valid data being driven on D0–D7 and A0 determines the selection of an odd or even byte. When both CE1 and CE2 are low, a word access is taking place. In this case A0 is ignored, and the data is transferred on D0–D15. Odd-byte-only accesses can occur when CE1 is high and CE2 is low. In this case the data is driven on D8–D15 and A0 is ignored. See Section 4.9 for a summary of the PCMCIA decode functions. | | REG | 80 | 1 | REG is an active low input used to determine whether a host access is to Attribute memory (the 1st 1K of FLASH or CONF Regs) or to Common memory (FLASH above 1K). If REG is low the access is to Attribute memory, if REG is high the access is to Common memory. REG is also asserted low for all accesses to the 82595's IO Registers (including the access to the local DRAM via the 82595's Local Memory IO Port). See Section 4.9 for a summary of the PCMCIA decode functions. | | EVENT | 32 | 0 | <b>EVENT</b> is an active low output which, when enabled, will be asserted whenever a frame has been received by the 82595. This allows the 82595 to "wake up" a system which has powered down (with the exception of powering down the LAN). This output will remain asserted until the 82595's RCV Interrupt (for the frame which woke up the system) has been acknowledged. | # 2.3 Local Memory Interface | 2.3 Local Memory Interface | | | | | | |----------------------------|------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Symbol | Pin<br>No. | Туре | Name and Function | | | | MADDR0 | 126 | 0 | LOCAL MEMORY ADDRESS (MADDR0-MADDR8): These outputs | | | | MADDR1 | 127 | İ | contain the multiplexed address for the local DRAM. | | | | MADDR2 | 128 | | | | | | MADDR3<br>MADDR4 | 129 | | | | | | MADDR5 | 132 | | | | | | MADDR6 | 133 | | | | | | MADDR7 | 134 | | | | | | MADDR8 | 135 | | • | | | | MDATA0 | 120 | 1/0 | LOCAL DATA BUS (MDATA0-MDATA3): The four I/O signals, | | | | MDATA1 | 121 | | comprising the local data bus, are used to read or write data to or from | | | | MDATA2 | 122 | | the 4-bit wide DRAM. These signals also provide the lower 4 bits of data | | | | MDATA3 | 123 | | for accesses to an 8-bit FLASH/EPROM or IA PROM if these components are used. | | | | RAS | 9 | 0 | This active low output is the Row Address Strobe signal to the DRAM. | | | | CAS | 6 | 0 | This active low output is the <b>Column Address Strobe</b> signal to the DRAM. | | | | WE | 1 | 0 | This active low output is the Write Enable to the DRAM. | | | | FADDR14 | 126 | 0 | FLASH ADDRESS 14-17: These pins control the FLASH addressing | | | | FADDR15 | 127 | | from 16K to 256K to allow paging of the FLASH in 16K spaces. These | | | | FADDR16<br>FADDR17 | 128<br>129 | | addresses are under direct control of the FLASH PAGING configuration register. | | | | FADDATI | 129 | | NOTE: ISA Bus I/F Only | | | | FOE | 130 | 0 | This output provides the active low Output Enable control to the FLASH. | | | | FWE | 1 | 0 | This output provides the active low Write Enable control to the FLASH. | | | | BOOTCS | 141 | 0 | BOOT EPROM/FLASH CS | | | | IAPROMCS | 143 | 0 | IA PROM CS | | | | FL/IADATA4 | 132 | 1/0 | Provides the upper 4 bits of an 8 bit data path for both the Boot EPROM/ | | | | FL/IADATA5 | 133 | | FLASH and IA PROM, for CPU accesses. | | | | FL/IADATA6 | 134 | | | | | | FL/IADATA7 | 135 | | | | | | EEPROMCS | 139 | 1/0 | <b>EEPROM CS:</b> Active high signal. If no EEPROM is connected, this pin should be connected to V <sub>CC</sub> . In this case it will function as an input to the | | | | | | | 82595 to indicate no EEPROM is connected. | | | | EEPROMSK | 120 | 0 | <b>EEPROM SHIFT CLOCK:</b> This output is used to shift data into and out of the serial EEPROM. | | | | EEPROMDO | 121 | ı | EEPROM DATA OUT | | | | EEPROMDI | 122 | 0 | EEPROM DATA IN | | | # 2.4 Miscellaneous Control | Symbol | Pin<br>No. | Туре | Name and Function | | | | | | |----------------|-------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------|--|--| | DIRL | 42 | 0 | DIRECTION LOW: Controls the direction of the low byte data bus transceiver. The direction defaults to always point in from the ISA bus to the 82595 (DIRL = 1). This direction is turned around (82595 out to ISA bus, DIRL = 0) only in the case of a read access to the 82595 based solution. | | | | | | | DIRH | 45 | ,<br>, | DIRECTION HIGH: Controls the direction of the high byte data bus transceiver. The direction defaults to always point in from the ISA bus to the 82595 (DIRH = 1). This direction is turned around (82595 out to ISA bus, DIRH = 0) only in the case of a read access to the 82595 based solution. This signal is active for 16-bit accesses only. | | | | | | | SMOUT | 11 | 1/0 | This active LOW signal, when asserted, places the 82595 into a Power Down mode. The 82595 will remain in power down mode until SMOUT is unasserted. If this line is unconnected to SMOUT from the system bus, it can be used as an active low output which, when a POWER DOWN command is issued to the 82595, can be used to power down other external components (this output function is enabled by configuration). | | | | | | | PCMCIA/ĪSA | 22 | ı | | vhen stra | | r, selects an ISA bus interface. Strapped high | | | | J0<br>J1<br>J2 | 107<br>106<br>105 | l | <b>JUMPER</b> input for selecting between 7 IO spaces (also selects whether the IO location should be read from the EEPROM). These pins should be connected to either V <sub>CC</sub> or GND. The 82595 reads the Jumper block during its initialization sequence. | | | | | | | | | | JO<br>GND<br>VCC<br>GND<br>VCC<br>GND<br>VCC<br>GND | J1<br>GND<br>GND<br>VCC<br>VCC<br>GND<br>GND<br>VCC | J2<br>GND<br>GND<br>GND<br>VCC<br>VCC<br>VCC | IO Address Address Contained in EEPROM 2A0h 280h 340h 300h 360h 350h | | | | | | | Vcc | VCC | VCC | 330h | | | # 2.5 JTAG Control | Symbol | Pin<br>No. | Туре | Name and Function | | |--------|------------|------|-----------------------|--| | TDO | 97 | 0 | JTAG TEST DATA OUT | | | TMS | 98 | 1 | JTAG TEST MODE SELECT | | | TCK | 99 | I | JTAG TEST CLOCK | | | TDI | 100 | ı | JTAG TEST DATA IN | | # 2.6 Serial Interface | Symbol | Pin<br>No. | Туре | Name and Function | | |--------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | TRMT | 110 | 0 | Positive side of the differential output driver pair that drives 10 Mb/s Manchester Encoded data on the TRMT pair of the AUI cable (Data Out A). | | | TRMT | 111 | 0 | Negative side of the differential output driver pair that drives 10 Mb/s Manchester Encoded data on the TRMT pair of the AUI cable (Data Out B). | | | RCV | 103 | ı | The positive input to a differential amplifier connected to the RCV pair of the AUI cable (Data In A). It is driven with 10 Mb/s Manchester Encoded data. | | | RCV | 104 | l | The negative input to a differential amplifier connected to the RCV pair of the AUI cable (Data In B). It is driven with 10 Mb/s Manchester Encoded data. | | | CLSN | 112 | I | The positive input to a differential amplifier connected to the CLSN pair of the AUI cable (Collision In A). | | | CLSN | 113 | ı | The negative input to a differential amplifier connected to the CLSN pair of the AUI cable (Collision In B). | | | TDH | 93 | 0 | TRANSMIT DATA HIGH: Active high Manchester Encoded data to be transmitted onto the twisted pair. This signal is used in conjunction with TDL, TDH, and TDL to generate the pre-conditioned twisted pair output waveform. | | | TDL | 94 | 0 | TRANSMIT DATA LOW: Twisted Pair Output Driver. Active high Manchester Encoded data with embedded pre-distortion information to be transmitted onto the twisted pair. This signal is used in conjunction with TDH, TDH, and TDL to generate the pre-conditioned twisted pair output waveform. | | | TDH | 91 | 0 | TRANSMIT DATA HIGH INVERT: Twisted Pair Output Driver. Active low Manchester Encoded data to be transmitted onto the twisted pair. This signal is used in conjunction with TDL, TDH, and TDL to generate the preconditioned twisted pair output waveform. | | | TDL | 92 | 0 | TRANSMIT DATA LOW INVERT: Twisted Pair Output Driver. Active low Manchester Encoded data with embedded pre-distortion information to be transmitted onto the twisted pair. This signal is used in conjunction with TDL, TDH, and TDH to generate the pre-conditioned twisted pair output waveform. | | | RD | 102 | ı | Active high Manchester Encoded data received from the twisted pair. | | | RD | 101 | | Active low Manchester Encoded data received from the twisted pair. | | | X1 | 115 | 1 | 20 MHz CRYSTAL INPUT: This pin can be driven with an external MOS level clock when X2 is left floating. This input provides the timing for all of the 82595 functional blocks. | | | X2 | 116 | 0 | 20 MHz CRYSTAL OUTPUT: If X1 is driven with an external MOS level clock, X2 should be left floating. | | intel. # 2.6 Serial Interface (Continued). | - Commodi | | | | | | |-----------------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Symbol | Pin<br>No. | Туре | Name and Function | | | | AUI LED/BNC DIS | 83 | 0 | AUI LED INDICATOR: This output, when the 82595 is used for as a TPE/AUI solution, will turn on an LED when the 82595 is actively interfaced to its AUI serial port. When the 82595 is used as a BNC/AUI solution, this output becomes the BNC DIS output, which can be used to power down the BNC Transceiver section (the Transceiver and the DC to DC Converter) of the solution when the BNC port is unconnected. | | | | LILED | 86 | 0 | LINK INTEGRITY LED: Normally on (low) ouput which indicates a good link integrity status when the 82595 is connected to an active TPE port. This output will remain on when the Link Integrity function has been disabled. It turns off (driven high) when Link Integrity fails, or when the 82595 is actively interfaced to an AUI port. The minimum off time is 100 ms. | | | | ACTLED | 85 | 0 | LINK ACTIVITY LED: Normally off (high) output turns on to indicate activity for transmission, reception, or collision. Flashes at a rate dependent on the level of activity on the link. | | | | POLED | 84 | 0 | POLARITY LED: If the 82595 detects that the receive TPE wires are reversed, POLED will turn on (low) to indicate the fault. POLED remains on even if automatic polarity correction is enabled, and the 82595 has automatically corrected for the reversed wires. | | | # 2.7 Power and Ground | Symbol | Pin<br>No. | Туре | Name and Function | |-----------------|------------------------------------------------------------------------------------------------------------------------|------|-------------------| | V <sub>CC</sub> | 3, 4,<br>8, 13,<br>23, 25,<br>35, 38,<br>41, 44,<br>51, 61,<br>87, 89,<br>95, 109,<br>117, 119,<br>125, 136,<br>142 | I | POWER: +5V ±5%. | | Vss | 2, 5, 7,<br>10, 24, 33,<br>34, 36, 39,<br>43, 50 60,<br>72, 88, 90,<br>96, 108,<br>114, 118,<br>124, 131,<br>138, 140, | l | GROUND: 0V. | # 2.8 82595 Pin Summary ## ISA/PCMCIA Bus Interface | IDA/ FORIOIA DUS IIILEI IACE | | | | | | | | |------------------------------|--------------------------|-------------|-----------------|--|--|--|--| | ISA<br>Pin Name | MUXed PCMCIA<br>Pin Name | Pin<br>Type | P-Down<br>State | | | | | | SA0-SA9 (in) | A0-A9 (In) | | Inactive | | | | | | SA14-16 (In) | | | Inactive | | | | | | SA17 (In) | REG (In) | | Inactive/Act(1) | | | | | | SA18 (In) | CE1 (In) | | Inactive/Act(1) | | | | | | SA19 (In) | ČE2 (In) | | Inactive | | | | | | SD0-SD15 (I/O) | | TS | TS | | | | | | SMEMR (In) | ŌĒ (In) | | Inactive | | | | | | SMEMW (In) | WE (In) | | Inactive | | | | | | IOR (In) | IORD (In) | | Inactive | | | | | | IOW (In) | IOWR (In) | | Inactive/Act(1) | | | | | | INT0 (Out) | IREQ (Out) | TS | TS | | | | | | INT1-4 (Out) | | TS | TS | | | | | | RESET DRV (In) | RESET (In) | | Act | | | | | | IOCS16 (Out) | IOIS16 (Out) | OD/TS | TS | | | | | | BALE (In) | | | Inactive | | | | | | IOCHRDY (Out) | WAIT (Out) | OD/2S | TS | | | | | | SBHE (In) | EVENT (Out) | 2 <b>S</b> | Inactive/TS | | | | | | AEN (In) | | | Inactive/Act(1) | | | | | | MEMR (In) | | | Inactive | | | | | | MEMW (In) | | | Inactive | | | | | #### NOTE: # **Local Memory Interface** | Pin Name | MUXed<br>Pin Name | Pin<br>Type | P-Down<br>State | | | | | | | | | |----------------|-------------------|-------------|-----------------|--|--|--|--|--|--|--|--| | MADDR0-3 (Out) | FADDR14-17 (Out) | 28 | TS | | | | | | | | | | MADDR4 (Out) | FOE (Out) | 28 | TS | | | | | | | | | | MADDR5~8 (Out) | FL/IADATA4-7 (In) | TS | TS | | | | | | | | | | MDATA0 (I/O) | EEPROMSK (Out) | TS | TS | | | | | | | | | | MDATA1 (I/O) | EEPROMDO (In) | TS | TS | | | | | | | | | | MDATA2 (I/O) | EEPROMDI (Out) | TS | TS | | | | | | | | | | (O/I) EATAGM | | TS | TS | | | | | | | | | | WE (Out) | FWE (Out) | 28 | TS | | | | | | | | | | RAS (Out) | | 2S | PU | | | | | | | | | | CAS (Out) | | 25 | PU | | | | | | | | | | BOOTCS (Out) | | 28 | PU | | | | | | | | | | IAPROMCS (Out) | | 28 | PU | | | | | | | | | | EEPROMCS (I/O) | | TS | PD | | | | | | | | | #### Legend: TS—TriState. OD-Open Drain. 29—Two State, will be found in either a 1 or 0 logic level. Ana—Analog pin (all serial interface signals). Act—Input buffer is active during Power Down. Act—input buffer is active during Power Down. In Act—input buffer is inactive during Power Down. PU—Output in inactive state with weak internal Pullup during Power Down. PD—Output in inactive state with weak internal Pulldown during Power Down. # Miscellaneous Control | Pin Name | MUXed<br>Pin Name | Pin<br>Type | P-Down<br>State | |-----------------|-------------------|-------------|-----------------| | DIRL (Out) | | 28 | PU | | DIRH (Out) | | 28 | PU | | J0-J2 (In) | | ĺ | | | SMOUT (I/O) | | TS | ACT/TS | | PCMCIA/ÎSĀ (In) | | | ACT | #### **JTAG Control** | Pin Name | MUXed<br>Pin Name | Pin<br>Type | P-Down<br>State | |-----------|-------------------|-------------|-----------------| | TMS (In) | | | In Act | | TCK (In) | | | In Act | | TDI (in) | | | In Act | | TDO (Out) | | 28 | | #### Serial Interface | Pin Name | MUXed<br>Pin Name | Pin<br>Type | P-Down<br>State | | | | | | | | | | |--------------|-------------------|-------------|-----------------|--|--|--|--|--|--|--|--|--| | TRMT (Out) | | Ana | TS | | | | | | | | | | | TRMT (Out) | 1 | Ana | TS | | | | | | | | | | | RCV (In) | | Ana | In Act | | | | | | | | | | | RCV (In) | | Ana | In Act | | | | | | | | | | | CLSN (In) | | Ana | In Act | | | | | | | | | | | CLSN (In) | | Ana | In Act | | | | | | | | | | | TDH (Out) | | Ana | TS | | | | | | | | | | | TDL (Out) | | Ana | TS | | | | | | | | | | | TDH (Out) | | Ana | TS | | | | | | | | | | | TDL (Out) | | Ana | TS | | | | | | | | | | | RD (fn) | | Ana | in Act | | | | | | | | | | | RD (In) | | Ana | In Act | | | | | | | | | | | X1 (ln) | | | In Act | | | | | | | | | | | X2 (Out) | | 28 | TS | | | | | | | | | | | LILED (Out) | | 28 | TS | | | | | | | | | | | POLED (Out) | | 28 | TS | | | | | | | | | | | ACTLED (Out) | | 28 | TS | | | | | | | | | | | AUILED (Out) | BNC DIS (Out) | 2S | TS | | | | | | | | | | <sup>1.</sup> For hardware powerdown using SMOUT, these pins will be inactive. For software powerdown, these pins remain active. #### 3.0 82595 INTERNAL ARCHITECTURE OVERVIEW Figure 1 shows a high level block diagram of the 82595. The 82595 is divided into four main subsections; a system interface, a local memory subsystem interface, a CSMA/CD unit, and a serial interface. #### 3.1 System Interface Overview The 82595's system interface subsection includes a glueless ISA or PCMCIA bus interface (selectable by strapping), and the 82595's IO registers (including the 82595's command, status, and Data In/Out registers). The system interface block also interfaces with the 82595's local memory interface subsystem and CSMA/CD subsystem. The bus interface logic provides the control, address, and data interface to either an ISA compatible or a PCMCIA revision 2.0 bus. The 82595 decodes up to 1M of memory address space within 16K block increments (A0-9, A14-19). It decodes IO accesses throughout the 1 Kbyte PC IO address range. The 82595 data bus interface provides either an 8- or 16bit interface to the host system's data bus. The control interface provides complete handshaking interface with the system bus to enable transfer of data between the 82595 solution and the host system. This logic also controls the direction of the Data Bus transceivers. The 82595's IO registers provide 3 banks of directly addressable registers which are used as the control and data interface to the 82595. There are 16 IO registers per bank, with only one bank enabled at a time. This allows the complete 82595 software interface to be contained in one 16-byte IO space. The base address of this IO space is selectable via either software (which can be stored in a serial EEPROM interfaced to the 82595), or by strapping the 82595 IO Jumper block (J0-J2). The 82595 can also detect conflicts to its base IO space, and automatically resolve these conflicts by mapping itself into an unused IO space. Included in the 82595 IO register set are the Command Register, the Status Register, and the Local Memory IO Port register which provides the data interface to the local DRAM buffer contained in an 82595 solution. Functions such as IO window mapping, Interrupt enable, RCV and XMT buffer initialization, etc. are also configured and controlled through the IO registers. ### 3.2 Local Memory Interface The 82595's local memory interface includes a DMA unit which controls data transfers to or from the 82595 solutions local DRAM, control for access to an IA PROM and a Boot EPROM/FLASH, and an interface to a serial EEPROM. The local memory interface subsection also arbitrates accesses to the local memory by the host CPU and the 82595. Data transfers between the 82595 and the local DRAM are always through the 82595's Local Memory IO Port. This allows the entire DRAM memory (up to 64 Kbytes) to be mapped into one IO location in the host systems IO map. The CPU always accesses this port for Receive or Transmit data transfers. while the 82595 automatically increments the address to the DRAM after each CPU access. The DRAMs data path is a 4-bit interface (typically 64K by 4-bits wide, or 256K by 4-bits wide) to allow for the lowest possible solution cost. The 82595 implements a prefetch mechanism to the local DRAM so that the data is always available to the CPU as either an 8- or 16-bit word. In the case of the CPU reading from the DRAM, the 82595 reads the next four 4-bit nibbles from the DRAM between CPU cycles so that the data is always available as a word in the 82595's Local Memory IO Port register. In the case of the CPU writing to the DRAM, the data is written into the 82595's Local Memory IO Port and then transfered to the DRAM by the 82595 between CPU cycles. This prefetch mechanism of the 82595 allows for IO reads and writes to the local memory to be performed with no additional wait-states (3 clocks per data transfer cycle). The DMA unit provides addressing and control to move RCV or XMT data between the 82595 and the local DRAM. For transmission, the CPU is required only to copy the data to the local memory, initialize the 82595's DMA Current Address Register (CAR) to point to the beginning of the frame, and issue a Transmit command to the 82595. The DMA unit facilitates the transfers from the local memory to the 82595 as transmission takes place. The DMA unit will reset upon collision during a transmission, enabling automatic retransmission of the transmit frame. During reception, the DMA unit implements a recyclable ring buffer structure which can receive continuous back to back frames without CPU intervention on a per frame basis. The 82595 provides address decoding and control to allow access to an external Boot EPROM/FLASH or an IA PROM if these components are utilized in a 82595 design. The 82595 also provides a complete interface to a serial EEPROM. The EEPROM is used to store configuration information such as IO Mapping Window, Interrupt line selection, etc. The EEPROM can be used to replace jumper blocks which previously contained this information. The 82595 arbitrates accesses to the local memory subsystem by the CPU and the 82595. The arbitration unit will hold off a 82595 DMA cycle to the local memory if a CPU cycle is already in progress. Likewise, it will hold off the CPU if a 82595 cycle is al- ready in progress. The cycle which is held off will be completed on termination of the preceding cycle. #### 3.3 CSMA/CD Unit The CSMA/CD unit implements the IEEE 802.3 CSMA/CD protocol. It performs such functions as transmission deferral to link traffic, interframe spacing, exponential backoff for collision handling, address recognition, etc. The CSMA/CD unit serves as the interface between the local memory and the Serial interface. It serializes data transferred from the local memory before it is passed to the serial interface unit for transmission. During frame reception, it converts the serial data received from the serial interface to a byte format before it is transferred to the local memory. The CSMA/CD unit strips framing parameters such as the Preamble and SFD fields before the frame is passed to memory for reception. For transmission, the CSMA/CD unit builds the frame format before the frame is passed to the serial interface for transmission. # 3.4 Serial Interface The 82595's serial interface provides either an AUI port interface or a Twisted Pair Ethernet (TPE) interface. The AUI port can be connected to an Ethernet Transceiver cable drop to provide a fully compliant IEEE 802.3 AUI interface. The AUI port can also be interfaced to a transceiver device to provide a fully compliant IEEE 802.3 10BASE2 (Cheapernet) interface. The TPE port provides a fully compliant 10BASE-T interface. The 82595 automatically enables either the AUI or TPE interface depending on which medium is connected to the chip. This automatic selection can be overridden by software configuration. # 4.0 ACCESSING THE 82595 All accesses to the 82595 are made through one of three banks of IO registers. Each bank contains 16 registers. Each register in a bank is directly accessable via addressing. Through the use of bank switching, the 82595 utilizes only 16 IO locations in the host system's IO map to access each of its registers. The different banks are accessed by setting the POINTER field in the 82595 Command Register to select each bank. The Command Register is Register 0 for each bank. # 4.1 82595 Register Map The 82595 registers are contained in three banks of 16 IO registers per bank. These three banks are shown in the following three pages. ### 4.1.1 IO BANK 0 The format for IO Bank 0 is shown below. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------------------------------|-------------|--------------|-----------------------|--------------|------------|------------|----------------|-------| | POII | NTER | ABORT | COMMAND OP CODE | | | | | | | | CV<br>ates | Sta | EC<br>ites | EXEC<br>INT | TX<br>INT | RX<br>INT | RX STP<br>INT | Reg) | | (Cou | inter) | ID REC | SISTER<br>(Auto En) | 0 | 1 | 0<br>RESE | 0<br>ERVED | Reg | | 0<br>Resvrd | 0<br>Resvrd | Base/<br>Cur | 0<br>Resvrd | EXEC<br>Mask | TX<br>Mask | RX<br>Mask | RX STP<br>Mask | Reg | | <del></del> | | | RCV CA<br>(Lc | <del></del> | | | | Reg | | · · · · · · · · · · · · · · · · · · · | | | (High | gh) | | | | Reg | | | <u></u> | | (Lo | <del></del> | · | | | Reg | | | | | (Hiç | | | | | Reg | | 0 | 0 | 0 | 0<br>(Rese | 0<br>rved) | 0 | 0 | 0 | Reg 8 | | 0 | 0 | 0 | 0<br>(Rese | orved) | 0 | 0 | 0 | Reg 9 | | | | | XMT CA<br>(Lo | | | | | Reg 1 | | | | | XMT CAR/BAR<br>(High) | | | | | | | | | | Host Addi<br>(Lo | • | | | 0 | Reg 1 | | | | | Host Addr<br>(Hig | | | | L | Reg 1 | | | | | Local M<br>IO Port | | | | | Reg 1 | | | | | Local M<br>IO Port | • | | | | Reg 1 | 4.1.2 IO BANK 1 The format for IO Bank 1 is shown below. | 7 | 66 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|---------------|-------------------------|--------------------|----------------------|-----------------|----------------|------------------|-----------------------| | POI | NTER | ABORT | | CO | MMAND OP | CODE | | Reg (<br>(CMD<br>Reg) | | Tri-ST<br>INT | Alt<br>RDY Tm | 0<br>Resvrd | 0<br>Resvrd | 0<br>Resvrd | 0<br>Resvrd | Host<br>Bus Wd | 0<br>Resvrd | Reg 1 | | 0<br>Resvrd | | t EPROM/F<br>ecode Wind | | 0<br>Resvrd | | INT Select | | Reg 2 | | 0 | 0 | | | I/O M | lapping<br>ndow | | | Reg 3 | | 0 | 0 | 0 | 0<br>(Res | 0<br>erved) | 0 | 0 | 0 | Reg 4 | | 0 | 0 | 0 | 0<br>(Res | 0<br>erved) | 0 | 0 | 0 | Reg 5 | | 0 | 0 | 0 | 0<br>(Res | 0<br>erved) | 0 | 0 | 0 | Reg 6 | | 0 | 0 | 0 | 0 | 0<br>erved) | 0 | 0 | 0 | Reg 7 | | | | | | R LIMIT REG<br>Byte) | 1 | | | Reg 8 | | | | | RCV UPPER | R LIMIT REG<br>Byte) | | | | | | | | | XMT LOWER | R LIMIT REG<br>Byte) | | | | Reg 9 | | | | | XMT UPPEF<br>(High | LIMIT REG | | | | Reg 10 | | 0 | 0 | FLASH<br>ENA | WRITE | | FLASH<br>SEL | | | Reg 11 | | 0 | 0 | 0 | 0 | 0 | SMOUT<br>OUT EN | AL RDY<br>TEST | AL RDY<br>PAS/FL | Reg 12 | | 0 | 0 | 0 | 0<br>(Rese | 0<br>rved) | 0 | 0 | 0 | Reg 13 | | 0 | 0 | 0 | 0<br>(Rese | 0 | 0 | 0 | 0 | Reg 14 | | | | | | | | | | Reg 15 | ### 4.1.3 10 BANK 2 The format for IO Bank 2 is shown below. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | |---------------------------------------|----------------------------------|------------------|---------------------|------------------|-----------------|-------------|---------------|-----------------------|--|--|--|--|--| | POI | NTER | ABORT | | COM | MAND OP ( | CODE | | Reg (<br>(CMD<br>Reg) | | | | | | | Disc<br>Bad Fr | Tx Chn<br>ErStp | Tx Chn<br>Int Md | PCMCIA/<br>ISA | 0 | 0 | 0 | 0 | Reg 1 | | | | | | | Loop | Back | Multi<br>IA | No SA<br>Ins | 0 | RX CRC<br>InMem | BC<br>DIS | PRMSC<br>Mode | Reg 2 | | | | | | | Test1 | Test2 | BNC/<br>AUI | APORT | Jabber<br>Disabl | TPE/<br>AUI | Pol<br>Corr | Lnk In<br>Dis | Reg 3 | | | | | | | INDIVIDUAL ADDRESS REGISTER 0 | | | | | | | | | | | | | | | | INDIVIDUAL ADDRESS REGISTER 1 | | | | | | | | | | | | | | | INDIVIDUAL ADDRESS<br>REGISTER 2 | | | | | | | | | | | | | | | | | INDIVIDUAL<br>REGIS | TER 3 | | | | Reg 7 | | | | | | | | | | INDIVIDUAL<br>REGIS | TER 4 | | | | Reg 8 | | | | | | | | | | INDIVIDUAL<br>REGIS | ADDRESS<br>TER 5 | | | | Reg 9 | | | | | | | | STEPPING | | Trnoff<br>Enable | EEDO | EEDI | EECS | EESK | Reg 10 | | | | | | | | RCV NO RESOURCE<br>COUNTER | | | | | | | | | | | | | | · · · · · · · · · · · · · · · · · · · | IAPROM IO Port | | | | | | | | | | | | | | 0 | 0 | 0 | 0<br>(Reser | 0<br>ved) | 0 | 0 | 0 | Reg 12<br>Reg 13 | | | | | | | 0 | 0 | 0 | 0<br>(Reser | 0<br>ved) | 0 | 0 | 0 | Reg 14 | | | | | | | 0 | 0 | 0 | 0<br>(Reser | 0<br>ved) | 0 | 0 | 0 | Reg 15 | | | | | | # 4.2 Writing to the 82595 Writing to the 82595 is accomplished by an IO Write instruction (such as an OUT instruction) from the host processor to one of the 82595 registers. The 82595 registers reside in a block of 16 contiguous addresses contained within the PC IO address space. The mapping of this address block is programmable throughout the 1 Kbyte PC IO address map. The 82595 registers are contained within three banks of IO registers. When writing to a particular register, the processor must first select the correct bank (Bank 0, 1 or 2) in which the register resides. Once a bank is selected, all register accesses are made in that bank until a switch to another bank is performed. Switching banks is accomplished by writing to the PTR field of Reg 0 in any bank. Reg 0 is the command register of the 82595 and its functionality is identical in each bank. Once in the appropriintal. 82595 ate bank, the processor can write directly to any of the 82595 registers by simply issuing an OUT instruction to the IO address of the register. # 4.3 Reading from the 82595 Reading from the 82595 is accomplished by an IO Read instruction (such as an IN instruction) from the host processor to one of the 82595 registers. When reading from a particular register, the processor must first select the correct bank (Bank 0, 1 or 2) in which the register resides. Once in the appropriate bank, the processor can read directly from any of the 82595 registers by simply issuing an IN instruction to the IO address of the register. ## 4.4 Local DRAM Accesses IO mapping the local DRAM memory of an 82595 solution allows it to appear as simply an IO Port to the host system. This allows an 82595 solution to work in PCs which do not have enough space in their system memory map to accommodate the addition of LAN buffer memory (typically 16 Kbytes to 64 Kbytes) into the map. The entire local memory (up to 64 Kbytes) is mapped into one 16-bit IO Port location. For all IO mapped accesses to the local memory of a 82595 solution, the 82595 performs the 10 address decoding, the ISA Bus interface handshake, and asserts the address and control signals to the local memory. ## 4.4.1 WRITING TO LOCAL MEMORY The local memory of a 82595 solution is written to whenever the host CPU performs a Write operation to the 82595 Local Memory IO Port. Prior to writing a block of data to the local memory, the CPU should update the 82595 Host Address Register with the first address to be written. The CPU then copies the data to the local memory by writing it to the 82595 Local Memory IO Port. The addressing to the local memory is provided by the Host Address Register which is automatically incremented by the 82595 upon completion of each write cycle. This allows sequential accesses to the local memory, even though the IO port address accessed does not change. #### 4.4.2 READING FROM LOCAL MEMORY The local memory of a 82595 solution is read from whenever the host CPU performs a Read operation from the 82595 Local Memory IO Port. Prior to reading a block of data from the local memory, the CPU should utilize the 82595 Host Address Register to point to first address to be read. The CPU then reads the data from the local memory through the 82595 Local Memory IO Port. The addressing to the local memory is provided by the Host Address Register which is automatically incremented by the 82595 upon completion of each read cycle. #### 4.5 Serial EEPROM Interface The Serial EEPROM, a Hyundai HY93C46 or equivalent IC, stores configuration data for the 82595. The use of an EEPROM enables 82595 designs to be implemented without jumpers (the use of jumpers to select IO windows is optional). The EEPROM contains solution configuration parameters that are typically specified by jumper blocks such as IO Mapping Window, Interrupt Selects, etc. The 82595 automatically accesses Register 0 of the EEPROM upon a RESET in ISA Bus Interface mode. Register 0 contains the information that the 82595 must be configured with to allow CPU accesses to it (IO Mapping Window, Boot EPROM/FLASH Window, and Host Bus Width) following a system Boot. The format for EEPROM Register 0 is as follows. Note that all 0's are assumed to be reserved. #### **EEPROM Register 0** | IO Mapping Window | | U14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | | |-------------------|-----|-----|----------|-----------|-------|-----|----|----|----|----|----|----------|----|----|----|----|--| | | MSb | | O Mappir | ng Window | v<br> | LSb | 0 | 0 | 0 | | 1 | FLSH Wir | | | 0 | 0 | | # 4.6 Boot EPROM/FLASH Interface The Boot EPROM/FLASH of a 82595 solution is read from or written to (FLASH only) whenever the host CPU performs a Read or a Write operation to a memory location that is within the Boot EPROM/ FLASH mapping window. This window is programmable throughout the ISA PROM address range (C8000-DFFFF) by configuring the 82595 Boot EPROM Decode Window register (Bank 1, Register 2, bits 4-6). The 82595 asserts the BT/FLSHCS signal when it decodes a valid access. Boot EPROM/ FLASH decodes are disabled by programming the Boot EPROM/FLASH Decode Window register to a value of either 000 or 001 (binary). #### 4.7 IA PROM Interface The 82595 supports an IA PROM interface. Implementation of an IA PROM in a 82595 solution is optional. The IA can also be stored in the serial EEPROM. In this case the IA PROM is not needed. #### 4.8 PCMCIA CIS Structures The 82595 supports access to 1K of Attribute Memory when configured for PCMCIA support. Attribute memory is defined by the PCMCIA standard to be comprised of the Card Information Structure (FLASH memory referred to as CIS residing at memory offset 0 to 1015:decimal) and 4 8-bit Card Configuration Registers which reside at memory offset 1016 to 1022 on even boundaries only (1016, 1018, 1020, 1022). These four registers are contained in the 82595. They are memory mapped, and are accessed when CE1 and REG are asserted low along with the decode of A0-A9 and assertion of either a MEMR or MEMW. The 82595 Card Configuration Registers are shown below: # 4.9 PCMCIA Decode Functions The Attribute Memory and Common Memory map for a PCMCIA card is shown below. Attribute Memory is defined as the CIS structures (residing in FLASH below 1K) and the CCR Registers (residing in the 82595). Common Memory is defined as the FLASH memory above 1K. ## 82595 Card Configuration Registers | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-------|---|-------|--------|---|---|--------|-------|-------------------| | RESET | 0 | 0 | 0 | 0 | 0 | XIP En | IO En | CCR 0 (Addr 1016) | | 0 | 0 | IOIS8 | EvntWk | 0 | 0 | IREQ | 0 | CCR 1 (Addr 1018) | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CCR 2 (Addr 1020) | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CCR 3 (Addr 1022) | NOTE: All 0's in the above registers are reserved. #### **COMMAND AND STATUS** INTERFACE The format for the 82595 Command Register is shown in Figure 5-1. The Command Register resides in Register 0 of each of the three IO Banks of the 82595, and can be accessed in any of these banks. The Command Register is accessed by writing to or reading from the IO address for Register 0. ## 5.1 Command OP Code Field Bits 0 through 4 of the Command Register comprise the Command OP Code field. A command is issued to the 82595 by writing it into the Command OP Code field. A command can be issued to the 82595 at any time, however in certain cases the command may be ignored (example; issuing a Transmit command while a Transmit is already in progress). In these cases the command is not performed, and no interrupt will result from it. The Command OP Code field can also be read. In this case it will indicate an execution status event other than TRANSMIT DONE (TDR Done, DIAG-NOSE Done, MC-SETUP Done, DUMP Done, INIT 82595 Done, and POWER-UP) has been completed. This field is valid only when the EXEC INT bit (Bank 0, Reg 1, Bit 3) is set. # 5.2 ABORT (Bit 5) This bit indicates if an execution command other than TRANSMIT was aborted while in progress. This bit provides status information only. It should be written to a 0 whenever the Command Register is written to. ## 5.3 Pointer Field (Bits 6 and 7) The Pointer field controls which 82595 IO register bank is currently to be accessed (Bank 0, Bank 1, or Bank 2). Writing a 00:b to the Pointer field selects Bank 0, 01:b for Bank 1, and 10:b for Bank 2. The Pointer field is valid only when the SWITCH BANK (0h) command is issued. This field will be ignored for any other command. The 82595 will continue to operate in a current bank until a different bank is selected. Upon power up of the device or Reset, the 82595 will default to Bank 0. Figure 5-1, 82595 Command Register Figure 5-2. 82595 Command Interface ### 5.4 82595 Status Interface The Status of the 82595 can be read from Register 1 of Bank 0, with additional status information contained in Register 0 (the Command Register). Figure 5-3 shows these registers. Other information concerning the configuration and initialization of the 82595 and its registers can be obtained by directly reading the 82595 registers. When read, the Command OP Code field indicates which event (MC Done, Init Done, TDR Done, or DIAG Done) has been completed. This field is valid only when the EXEC INT Bit (Bank 0, Reg 1, Bit 3) is set to a 1. Reading the Pointer field indicates which bank the 82595 is currently operating in. Register 1 in Bank 0 contains the 82595 interrupts status as well as the current states of the RCV and Execution units of the 82595. Resultant status from events such as the completion of a transmission or the reception of an incoming frame is contained in the status field of the memory structures for these particular events. #### 6.0 INITIALIZATION Upon either a software or hardware RESET, the 82595 enters into its initialization sequence. When the 82595 is interfaced to an ISA bus, the 82595 reads information from its EEPROM and Jumper block (if utilized) which configures critical parameters (IO Address mapping, etc.) to allow initial accesses to the 82595 during the host system's initialization sequence and also access by the software device driver. The 82595 can also be configured (via the EEPROM) to automatically resolve any conflicts to its IO address location by moving its IO address offset to an unused location in the case that a conflict occurs. This process eliminates a large majority of LAN end-user setup problems. The 82595 can be configured to operate with ISA systems that require early deassertion of the IÓCHRDY signal to its low (not ready) state. The 82595, along with its software driver, can perform a test at initialization to determine if early IOCHRDY deassertion is required. The 82595, when interfaced to a PCMCIA bus, simply powers up with default PCMCIA configuration values enabled. This is the only step for PCMCIA initialization, since no selection of Interrupts, IO Space, etc. is required by the PCMCIA bus. Figure 5-3. 82595 Status Information #### 7.0 FRAME TRANSMISSION The 82595 performs all of the necessary functions needed to transmit frames from its local memory. The CPU must only copy a frame into the 82595's local memory (into the transmit buffer section of the local memory), setup the 82595's DMA Current Address Registers to point to the frame, and issue a XMT command to the 82595. The 82595 performs all the link management functions, DMA operations, and statistics keeping to handle transmission onto the link and communicate the status of the transmission to the CPU. The 82595 performs automatic retransmission on collision with no CPU interaction. # 7.1 82595 XMT Block Memory Format The format in which a XMT block is written to memory by the CPU is shown in Figure 7-1 for a 16-bit interface. Figure 7-2 shows this structure for an 8-bit interface. Figure 7-1. XMT Block Memory Structure (16-Bit) # intel. Figure 7-2. XMT Block Memory Structure (8-Bit) intal. 82595 #### Status Field The two bytes of the Status Field (Status 0 and Status 1) are shown in detail in Figure 7-3. In a 16-bit wide interface, these two bytes will combine to form one word. This field is originally set to all 0's by the CPU as the XMT block is copied to memory. It is updated by the 82595 upon completion of the transmission. ## 7.2 XMT Chaining The 82595 can transmit consecutive frames without the CPU having issued a seperate Transmit command for each frame. This is called Transmit Chain- ing. The 82595 Transmit Chaining memory structure for a 16-bit interface is shown in Figure 7-4, with an 8-bit interface shown in Figure 7-5. The 82595 registers which control the memory structure are also shown. The CPU places multiple XMT blocks in the Transmit buffer. The 82595 will transmit each frame in the chain, reporting the status for each frame in its Status field. This chain can be dynamically updated by the CPU to add more frames to the chain. The transmit chain can be configured to terminate upon an errored frame (maximum collisions, underrun, tost CRS, etc.) or it can continue to the next frame in the chain. The 82595 can be configured to interrupt upon completion of each transmission or to interrupt at the end of the transmit chain only (it would always interrupt upon an errored condition however). | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---------|---------|---|-------|----------|-----------|---------|----------| | TX DEF | HRT BET | MAX COL | Х | | No OF CC | DLLISIONS | , | Status 0 | | COLL | X | TX OK | 0 | LTCOL | LST CRS | Х | UND RUN | Status 1 | Figure 7-3. Transmit Result Figure 7-4. 82595 XMT Chaining Memory Structure 82595 Figure 7-5. XMT Block Memory Structure (8-Bit) PRELIMINARY #### 7.3 Automatic Retransmission on Collision The 82595 performs automatic retransmission when a collision is experienced within the first slot time of the transmission with no intervention by the CPU. The 82595 performs jamming, exponential backoff, and retransmission attempts as specified by the IEEE 802.3 spec. The 82595 reaccesses its local memory automatically on collision. This allows the 82595 to retransmit up to 15 times after the initial collision with no CPU interaction. The 82595 reaccesses the data in its transmit buffer by simply resetting the value of its Current Address Register back to the value of the Base Address Register (the beginning of the XMT block) and repeating the DMA process to access the data in the transmit buffer again. Once it regains access to the link, retransmission is attempted. When Transmit Chaining is utilized, the process for retransmission is exactly the same. Only the current frame in the chain will be retransmitted, since the Base Address Register is updated upon transmission of each frame. #### 8.0 FRAME RECEPTION The 82595 implements a recyclable ring buffer DMA structure to support the reception of back to back incoming RCV frames with minimal CPU overhead. The structure of the RCV frames in memory are optimized to allow the CPU to process each frame with as few software processing steps as possible. The frame format is arranged so that all of the required information for each frame (status, size, etc.) is located at the beginning of the frame. # 8.1 82595 RCV Memory Structure The 82595 RCV memory structure for a 16-bit interface is shown in Figure 8-1. Figure 8-2 shows this structure for the 8-bit interface. Once an incoming frame passes the 82595's address filtering, the 82595 deposits the frame into the RCV Data field of the RCV Memory Structure. The fields which precede the RCV Data field, Event, Status, Byte Count, Next Frame Pointer, and the Event field of the following frame, are updated upon the end of the frame (after all of the incoming data has been deposited in the RCV Data field). An Interrupt is asserted by the 82595 after frame reception has been completed (and no other 82595 Interrupt was pending). If the 82595 is configured to Discard Bad Frames, it will discard all incoming errored frames by resetting its DMA Current Address Register back to the value of the Base Address Register and not updating any of the fields in the RCV frame structure. This area will now be reused to store the next incoming frame. # intel. Figure 8-2. 82595 RCV Memory Structure (8-Bit) # intطِ #### 82595 #### Status Field The two bytes of the Status Field (Status 0 and Status 1) are shown in detail in Figure 8-3. In a 16-bit wide interface, these two bytes will combine to form one word. The 82595 provides this field for each incoming frame. ### 8.2 RCV Ring Buffer Operation The 82595 RCV Ring Buffer operation is illustrated in Figure 8-4. The 82595 copies received frames sequentially into the RCV Buffer area of the local memory. The CPU processes these frames by copying the frames from the local memory. After a frame is processed, the CPU updates the 82595's Stop Register to point to the last location processed. This indicates that the RCV Buffer memory which precedes the value programmed in the Stop Register is now free area (it has been processed by the CPU). When the 82595 reaches the end of the RCV Buffer (the Upper Limit Register value) it will now wrap around back to the beginning of the buffer, and continue to copy RCV frames into the buffer, beginning at the value pointed to by the Lower Limit Register. The 82595 will continue to copy frames into the RCV Buffer area as long as it does not reach the address pointed to by the Stop Register (if this does occur, the 82595 stops copying the frames into memory and issues an Interrupt to the CPU). As the CPU processes additional incoming frames, the Stop Register value continues to be moved. This action allows the CPU to keep ahead of the incoming frames and allows the Ring Buffer to be continually recycled as the memory space consumed by an incoming frame is reused as that frame is processed. | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---|--------|---------|---------|---------|--------|--------|----------| | SRT FRM | Х | Х | 1 | Х | Х | IA MCH | RCLD | Status 0 | | TYP/LEN | 0 | RCV OK | LEN ERR | CRC ERR | ALG ERR | 0 | OVR RN | Status 1 | Figure 8-3. RCV Status Field Figure 8-4. 82595 RCV Ring Buffer Operation # 9.0 SERIAL INTERFACE The 82595's serial interface subsystem incorporates all the active circuitry required to interface the 82595 to 10BASE-T networks or to the attachment unit (AUI) interface. It includes on-chip AUI and TPE drivers and receivers as well as Manchester Encoder/ Decoder and Clock Recovery circuitry. The AUI port can be connected to an Ethernet Transceiver cable drop to provide a fully compliant IEEE 802.3 AUI interface. The AUI port can also be interfaced to a transceiver to provide a fully compliant IEEE 802.3 10BASE2 (Cheapernet) interface. The TPE port provides a fully compliant 10BASE-T interface. The 82595 automatically enables either the AUI or TPE interface, depending on which medium is active. This automatic selection can be overridden by software configuration. The TPE interface also features a polarity fault detection and correction circuit which will detect and correct a polarity error on the twisted pair wire, the most common wiring fault in twisted pair networks. A 20 MHz parallel resonant crystal is used to control the clock generation oscillator, which provides the basic 20 MHz clock source. An internal divide-bytwo counter generates the 10 MHz $\pm 0.01\%$ clock required by the IEEE 802.3 specification. We recommend that a crystal that meets the following specifications be used: - Quartz Crystal - 20.00 MHz ±0.002% at 25°C - Accuracy $\pm 0.005\%$ over Full Operating Temperature, 0°C to +70°C - Parallel resonant with 20 pF Load Fundamental Several vendors have such crystals; either off-theshelf or custom made. Two possible vendors are: - M-Tron Industries, Inc. Yankton, SD 57078 - Specifications: Part No. HC49 with 20 MHz, 50 PPM over 0°C to +70°C, and 20 pF fundamental load. - 2. Crystek Corporation 100 Crystal Drive Ft. Myers, FL 33907 Part No. 013212 The accuracy of the Crystal Oscillator frequency depends on the PC board characteristics, therefore it is advisable to keep the X1 and X2 traces as short as possible. The optimum value of C1 and C2 should be determined experimentally under nominal operating conditions. The typical value of C1 and C2 is between 22 pF and 35 pF. An external 20 MHz MOS-level clock may be applied to pin X1, if pin X2 is left floating. A summary of the 82595's serial interface subsections functions is shown below: - Manchester Encoder/Decoder and Clock Recovery - Diagnostic Loopback - Reset-Low-Power Mode - **Network Status Indicators** - Defeatable Jabber Timer - User Test Modes - Complies with IEEE 802.3 AUI Standard - Direct Interface to AUI Transformers - On-Chip AUI Squelch - Complies with IEEE 802.3 10BASE-T for **Twisted Pair Ethernet** - Selectable Polarity Detection and Correction - Direct Interface to TPE Analog Filters - On-Chip TPE Squeich - Defeatable Link Integrity for Pre-Standard - Supports 3 LEDs (Link Integrity, Activity, and Polarity Correction) # intها 82595 ### 10.0 APPLICATION EXAMPLE This section is intended to provide Ethernet LAN designers with a basic understanding of how the 82595 is used in a buffered LAN design. A design for both an ISA solution and a PCMCIA solution are illustrated. The majority of the functionality contained in these solutions is integrated into the 82595, resulting in a low cost, easily implemented design. This high level of integration also enables the design of the two different solutions, ISA and PCMCIA, to be very similar, which allows these two solutions to share a common software base, resulting in further cost savings. Figure 10-1 shows an 8-bit/16-bit ISA design using the 82595. This same design could be implemented as either an ISA motherboard or ISA adapter solution. Figure 10-2 shows an 8-bit/16-bit PCMCIA IQ Card design. As mentioned in the above paragraph, these two designs are very similar differing only in the following three ways: - The ISA solution utilizes an EEPROM to enable the implementation of a jumperless design. The EEPROM is not used in the PCMCIA design (it is also not required for ISA motherboard designs). - The PCMCIA solution utilizes a 256K x 8 FLASH to implement CIS structures and FLASH Common Memory required by PCMCIA rev 2.0 specifications. The FLASH is optional in an ISA design (it is shown in the ISA schematics however). - The Data Bus is not buffered (no ALS245 Transceivers) in the PCMCIA design. ## 10.1 Bus Interface The 82595 Bus Interface unit integrates the interface to both an ISA compatible bus and a PCMCIA rev 2.0 bus. Selection of the desired bus interface is done by strapping the PCMCIA/ISA pin accordingly. Two 74ALS245 transceivers are used to buffer the 82595's data bus, with the 82595 providing the control over the transceivers. The 82595 also provides the complete control and address interface to the host system bus. When the ISA bus interface is selected, it implements the complete ISA bus protocol. When PCMCIA interface is selected, the complete PCMCIA bus interface protocol is implemented. # 10.2 Local Memory Interface The 82595's local memory interface includes a DMA unit which controls data transfers between the 82595 and the local memory DRAM. The 82595 can support up to 64 Kbytes of local DRAM. The 82595 provides address decoding and control to allow access to an external Boot EPROM or a FLASH, Addition of a Boot EPROM or FLASH to an ISA solution is optional. The FLASH is always contained as part of a PCMCIA solution. The 82595 also supports a separate IA PROM if one is desired. For this example the IA is assumed to be stored in the serial EEPROM for the ISA solution and in the FLASH for the PCMCIA solution. # 10.3 EEPROM Interface (ISA Only) The 82595 provides a complete interface to a serial EEPROM for ISA adapter designs. For ISA motherboard designs and PCMCIA designs, the EEPROM is not required. The EEPROM is used to store configuration information such as Memory and IO Mapping Window, Interrupt line selection, local bus width, etc. The EEPROM is used to replace jumper blocks which previously contained this type of information. The 82595 also contains an optional jumper interface (J0-J2). These jumpers can be used to select the IO mapping window of the solution. In the case of this design, the jumper block is grounded (disabled) with the IO mapping window being contained in the EEPROM. #### 10.4 Serial Interface The 82595's serial interface provides either an AUI port interface or a Twisted Pair Ethernet (TPE) interface. The AUI port can be connected to an Ethernet Transceiver cable drop to provide a fully compliant IEEE 802.3 10BASE5 interface. The AUI port can also be interfaced to a transceiver device on the adapter to provide a fully compliant IEEE 802.3 10BASE2 (Cheapernet) interface. The TPE port provides a fully compliant 10BASE-T interface. The 82595 automatically enables either the AUI or TPE interface depending on which medium is connected to the chip. This automatic selection can be overridden by software configuration. #### 10.4.1 AUI CIRCUIT When used in conjunction with pulse transformers, the 82595 provides a complete IEEE 802.3 AUI interface. In order to meet the 16V fault tolerance specification of IEEE 802.3, a pulse transformer is recommended. The transformer should be placed between the TRMT, RCV, and CLSN pairs of the 82595 and the DO, DI, and CI pairs of the AUI (DB-15) connector. The pulse transformer should have the following characteristics: - 75 μH minimum inductance (100 μH recommended) - 2000V isolation between the primary and secondary windings PRELIMINARY - 2000V isolation between the primaries of separate transformers - 1:1 Turns ratio The RCV and CLSN input pairs should each be terminated by $78.70 \pm 1\%$ resistors. #### 10.4.2 TPE CIRCUIT The 82595 provides the line drivers and receivers needed to directly interface to the TPE analog filter network. The TPE receive section requires a $100\Omega$ termination resistor, a filter section (filter, isolation transformer, and a common mode choke) as described by the 10BASE-T 802.3i-1990 specification. The TPE transmit section is implemented by connecting the 82595's four TPE outputs (TDH, TDH, TDL, TDL) to a resistor summing network to form the differential output signal. The parallel resistance of R5 and R6 sets the transmitters maximum output voltage, while the difference (R5-R6)/R5+R6), is used to reduce the amplitude of the second half of the fat bit (100 ns) to a predetermined level. This predistortion reduces line overcharging, a major source of jitter in the TPE environment. The output of the summing network is then fed into the above mentioned filter and then to the 10BASE-T connector (RJ-45). Analog Front End solutions can be purchased in a single-chip solution from several manufacturers. The solution described in this data sheet uses the Pulse Engineering (PE65434) AFE. #### 10.4.3 LED CIRCUIT The 82595's internal LED drivers support four LED indicators displaying node status and activity (i.e., Transmit data, receive data, collisions, link integrity, polarity correction, and port (TPE/AUI). To implement the LED indicators, connect the LED driver output to an LED in series with a 510 $\Omega$ resistor tied to V<sub>CC</sub>. Each driver can sink up to 10 mA of current with an output impedance of less than $50\Omega$ . #### 10.5 Layout Guidelines ### 10.5.1 GENERAL The analog section, as well as, the entire board itself should conform to good high-frequency practices and standards to minimize switching transients and parasitic interaction between various circuits. To achieve this, the following guidelines are presented. Make power supply and ground traces as thick as possible. This will reduce high-frequency cross coupling caused by the inductance of thin traces. Connect logic and chassis ground together. All V<sub>CC</sub> pins must be connected to the same power supply, all VSS pins to the same ground plane. Separate decoupling and noise condition should be used per power-supply/ground pin. Close signal paths to ground as close as possible to their sources to avoid ground loops and noise cross coupling. Use high-loss magnetic beads on power supply distribution lines. #### 10.5.2 CRYSTAL The crystal should be adjacent to the 82595 and trace lengths should be as short as possible, the X1 and X2 traces should be symmetrical. ### 10.5.3 82595 ANALOG DIFFERENTIAL SIGNALS The differential signals from the 82595 to the transformers, analog front end, and the connectors should be symmetrical for each pair and as short as possible. As a general rule, the trace widths should be one to three times the distance between the PCB layers to eliminate excessive trace inductance. The differential signals should also be isolated from the high speed logic signals on the same layer as well as on any sublayers of the PCB. Group each of the circuits together, but keep them separate from each other. Separate their grounds. In layout, the circuitry from the connectors to the filter network, should have the ground and power planes removed from beneath it. This will prevent ground noise from being induced into the analog front end. All trace bends should not exceed 45 degrees. ### 10.5.4 DECOUPLING CONSIDERATIONS Four 0.1 $\mu F$ ceramic capacitors should be used. Place one on each side in the center of the I.C. (V<sub>CC</sub> pins 23, 51, 89, 125 are recommended) adjacent to the 82595. Connect the capacitors directly to the $V_{\text{CC}}$ pins on the 82595 and then directly to the ground plane. In addition to the 0.1 µF capacitors, a $10~\mu\text{F}$ tantalum should be used near one of the 82595's $V_{CC}$ pins. The proximity of this capacitor to the 82595 is not as critical as in the case of the 0.1 $\mu\text{F}$ capacitors. Placement of this capacitor within approximately one inch of the 82595 is recommended. 82595 Figure 10-1. 82595 ISA Design Example Figure 10-1. 82595 ISA Design Example (Continued) 82595 Figure 10-2. 82595 PCMCIA Design Example Figure 10-2. 82595 PCMCIA Design Example (Continued) # intها 82595 #### 11.0 ELECTRICAL SPECIFICATIONS AND TIMINGS #### 11.1 Absolute Maximum Ratings Case Temperature under Bias .....0°C to +85°C Storage Temperature .....-65°C to +140°C All Output and Supply Voltages $\dots -0.5V$ to +7VAll Input Voltages ..... - 1.0V to +6.0V(1) Further information on the quality and reliability of the 82595 may be found in the Components Quality and Reliability Handbook, Order Number 210997. NOTICE: This data sheet contains preliminary information on new products in production. The specifications are subject to change without notice. Verify with your local Intel Sales office that you have the latest data sheet before finalizing a design. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. Table 11-1. D.C. Characteristics ( $T_C = 0$ °C to +85°C, $V_{CC} = 5V \pm 5$ %) | Symbol | Parameter | Min | Max | Units | Test Conditions | |---------------------------------------|--------------------------------------------------------|-------|-----------------------|----------------------------------|-----------------------------------------| | V <sub>IL</sub> | Input LOW Voltage (TTL) | -0.3 | +0.8 | V | | | V <sub>IH</sub> | Input HIGH Voltage (TTL) | 2.0 | V <sub>CC</sub> + 0.3 | V | | | V <sub>IH(JUMPR)</sub> | Input HIGH Voltage (Jumpers) | 3.0 | V <sub>CC</sub> +0.3 | V | | | V <sub>OL1</sub> | Output LOW Voltage(11) | | 0.45 | ٧ | I <sub>OL</sub> = 2 mA | | V <sub>OL2</sub> | Output LOW Voltage(11) | | 0.45 | ٧ | I <sub>OL</sub> = 6 mA | | V <sub>OL3</sub> | Output LOW Voltage(11) | | 0.45 | ٧ | I <sub>OL</sub> = 12 mA | | V <sub>OL4</sub> | Output LOW Voltage(11) | | 0.45 | ٧ | I <sub>OL</sub> = 17 mA | | V <sub>OH</sub> | Output HIGH Voltage | 2.4 | | ٧ | I <sub>OH</sub> = -1 mA | | V <sub>OL</sub> (LED)(2) | Output Low Voltage | | 0.45 | ٧ | I <sub>OL</sub> = 10 mA | | V <sub>OH</sub> (LED) | Output High Voltage | 3.9 | | ٧ | I <sub>OH</sub> = -500 μA | | I <sub>L</sub> P | Leakage Current, Low Power Mode(3) | | ±10 | μΑ | 0 ≤ V <sub>I</sub> ≤ V <sub>CC</sub> | | RDIFF | Input Differential-Resistance(4) | 10 | | KΩ | DC | | V <sub>IDF</sub> (TPE) <sup>(5)</sup> | Input Differential Accept<br>Input Differential Reject | ±0.5 | ±3.1<br>±0.3 | V <sub>P</sub> | 5 MHz ≤ f ≤ 10 MHz | | R <sub>S</sub> (TPE) <sup>(6)</sup> | Output Source Resistance | 4 | 11 | Ω | I <sub>LOAD</sub> = 25 mA | | V <sub>IDF</sub> (AUI) <sup>(7)</sup> | Input Differential Accept<br>Input Differential Reject | ±0.3 | ±1.5<br>±0.16 | V <sub>P</sub> | | | V <sub>ICM</sub> (AUI) | AC Input Common Mode | | ±0.5<br>±0.1 | V <sub>P</sub><br>V <sub>P</sub> | f ≤ 40 KHz<br>40 KHz ≤ f ≤ 10 MHz | | V <sub>ODF</sub> (AUI) <sup>(8)</sup> | Output Differential Voltage | ±0.45 | ±1.2 | ٧ | | | losc (AUI) | AUI Output Short Circuit Current | | ± 150 | mA | Short Circuit to V <sub>CC</sub> or GND | | VU (AUI) | Output Differential Undershoot | | -100 | mV | | | V <sub>ODI</sub> (AUI) | Differential Idle Voltage <sup>(9)</sup> | | 40 | mV | | | lcc | Power Supply Current | | 150 | mA | | | ICCPD | Power Supply Current-<br>Power Down Mode | | 1 | mA | | | C <sub>IN</sub> (10) | Input Capacitance | | 10 | рF | @ f = 1 MHz | - 1. The voltage levels for RCV and CLSN pairs are -0.75V to +8.5V. 2. LED Pins: ACTLED, TPE\_BNC\_AUI, POLED, LILED. 3. Pins: ACTLED, TPE\_BNC\_AUI, POLED, LILED. 4. Pins: RD to RD, RCV to RCV and CLNS to CLSN. - 5. TPE input pins: RD and RD. - 6. TPE output pins: TDH, TDH, TDL and TDL, Rs measure VCC or Vss to pin. - 7. AUI input pins: RCV and CLSN pairs. - 8. AUI output pins: TPMT pair. - Measured 8.0 μs after last positive transition of data packet. **NOTES:** (Continued) 10. Characterized, not tested. 11. V<sub>OL1</sub> is pins SD<sub>0-15</sub>, RAS, CAS, EEPROMCS, IAPROMCS, FLASHCS, DIRH, and DIRL. V<sub>OL2</sub> is pins MDATA<sub>0-3</sub>, MADDR<sub>0-8</sub>, TDO, WE, SBHE, and SMOUT. V<sub>OL3</sub> is pins IOCHRDY and INT<sub>0-4</sub>. V<sub>OL4</sub> is IOCS16. ### 11.1.1 PACKAGE THERMAL SPECIFICATIONS The 82595 is specified for operation when case temperature is within the range of 0°C to 85°C. The case temperature may be measured in any environment to determine whether the 82595 is within the specified operating range. The case temperature should be measured at the center of the top surface opposite the pins. The ambient temperature is guaranteed as long as T<sub>C</sub> is not violated. The ambient temperature can be calculated from the $\theta_{JA}$ and the $\theta_{JC}$ from the following equations: $$\begin{array}{l} T_J = T_C + P^*\theta_{JC} \\ T_A = T_J - P^*\theta_{JA} \\ T_C = T_A + P^*\{\theta_{JA} - \theta_{JC}\} \end{array}$$ $\theta_{JA}$ and $\theta_{JC}$ values for the 144 tQFP package are as follows: #### Thermal Resistance (°C/Watt) | θЈС | $\theta_{JA} - VS - Airflow ft/min (m/Sec)$ | | | | | |-----|---------------------------------------------|------------|--|--|--| | | 0 (0) | 200 (1.01) | | | | | 17 | 48 | 38 | | | | ### 11.2 A.C. Timing Characteristics Figure 11-1. Voltage Levels for Differential Input Timing Measurements (RCV and CLSN Pairs) Figure 11-2. Voltage Levels for TDH, TDL, TDH and TDL Figure 11-3. Voltage Levels for TRMT Pair Output **Timing Measurements** Figure 11-4. Voltage Levels for Differential Input Timing Measurements (RD Pair) ## 11.3 A.C. Measurement Conditions - 1. $T_C = 0^{\circ}C$ to +85°C, $V_{CC} = 5V \pm 5\%$ - 2. The signal levels are referred to in Figures 1, 2, 3 and 4. - 3. A.C. Loads: - a) AUI Differential: a 10 pF total capacitance from each terminal to ground and a load resistor of $78\Omega$ ±1% in parallel with a 27 $\mu H$ ±5% inductor between terminals. - b) TPE: 20 pF total capacitance to ground. Figure 11-5. X1 Input Voltage Levels for Timing Measurements # intها، 82595 Table 11-2, Clock Timing | Parameter | Min | Max | Unit | |---------------|-----------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------| | X1 Cycle Time | 49.995 | 50.005 | ns | | X1 Fall Time | | 5 | ns | | X1 Rise Time | | 5 | ns | | X1 Low Time | 15 | | ns | | X1 High Time | 15 | | ns | | | X1 Cycle Time<br>X1 Fall Time<br>X1 Rise Time | X1 Cycle Time 49.995 X1 Fall Time X1 Rise Time X1 Low Time 15 | X1 Cycle Time 49.995 50.005 X1 Fall Time 5 X1 Rise Time 5 X1 Low Time 15 | ## 11.4 ISA Interface Timing #### Table 11-3. ISA 16-Bit I/O Access # intel. ### Table 11-4. ISA 8-Bit I/O Access | Parameter | Description | Min | Max | Units | Comments | |-----------|-------------------------------------|-----|--------------|-------|--------------------------------------------| | T1b | BALE Active to Inactive | 50 | | ns | Comments | | T2b | BALE Active from Command Inactive | 35 | <del> </del> | ns | | | ТЗЬ | AEN Valid to Falling Edge of BALE | 20 | | ns | Applies for Early IOCHRDY | | T4b | AEN Valid to I/O Command Active | 100 | | ns | Typhos for Early IOOTHDT | | T5b | AEN Valid from I/O Command Inactive | 30 | | ns | | | T6b | SA Valid to Falling BALE | 20 | | ns | Applies for Early IOCHRDY | | T7b | SA to CMD Active | 63 | | ns | TAPPROSTOL EARLY TOCHNET | | T8b | SA Valid Hold from CMD Inactive | 42 | | ns | | | T9b | Valid SA to IOCS16 Active | | 100 | ns | | | T10b | IOCS16 Valid Hold from Valid SA | 0 | | ns | | | T11b | CMD Active to Inactive | 125 | - | ns | | | T12b | CMD Inactive to Active | 92 | | ns | Before I/O Command | | T13b | Active CMD to Valid IOCHRDY | | 18 | ns | Doloro ii O Goriimand | | T14b | IOCHRDY Inactive Pulse | | 12 | μs | | | T15b | CMD Active Hold from IOCHRDY Active | 80 | | ns | Applies to Ready Cycles | | T16b | DATA Driven from READ CMD Active | 0 | | ns | TAPINO TO TROUGH CYCLOS | | T17b | Valid READ Data from CMD Active | | 54 | ns | Applies for Standard Cycles Only | | T18b | Valid READ Data from IOCHRDY Active | | 42 | ns | Applies for Ready Cycles Only | | T19b | READ Data Hold from CMD Inactive | 0 | | ns | - Ppilod for floady Oycles Offly | | T20b | READ CMD Inactive to Data Tristate | | 30 | ns | | | T21b | CMD to WRITE Data Active | | 62 | ns | | | T22b | WRITE Data Hold from CMD Inactive | 15 | <del></del> | ns | | | T23b | WRITE CMD Inactive to Data Tristate | | 30 | ns | | | T24b | IOCHRDY Inactive to CMD Active | 15 | | ns | Applies for Early IOCHRDY | | T25b | BALE Inactive to CMD Active | 55 | | ns | Applies for Early IOCHRDY | | T26b | READ CMD Active to DIRx Active | | 34 | ns | The same same same same same same same sam | | T27b | READ CMD Inactive to DIRx Inactive | | 15 | ns | | 82595 #### Table 11-5. ISA 8-Bit Memory Access | Parameter | Description | Min | Max | Units | Comments | |-----------|-------------------------------------|-----|-------------|-------|-------------------------------| | T1c | BALE Active to Inactive | 50 | <del></del> | ns | | | T'2c | BALE Active from Command Inactive | 35 | | ns | | | T4c | AEN Valid to Command Active | 100 | | ns | | | T5c | AEN Valid from Command Inactive | 30 | | ns | | | T7c | SA to CMD Active | 63 | | ns | | | T8c | SA Valid Hold from CMD Inactive | 42 | | ns | | | T11c | CMD Active to Inactive | 125 | | ns | | | T12c | CMD Inactive to Active | 60 | | ns | Before Memory Command | | T13c | Active CMD to Valid IOCHRDY | | 18 | ns | | | T14c | IOCHRDY Inactive Pulse | | 12 | μs | | | T15c | CMD Active Hold from IOCHRDY Active | 80 | | ns | Applies to Ready Cycles | | T16c | DATA Driven from READ CMD Active | 0 | | ns | | | T18c | Valid READ Data from IOCHRDY Active | | 42 | ns | Applies for Ready Cycles Only | | T19c | READ Data Hold from CMD Inactive | 0 | | ns | | | T20c | READ CMD Inactive to Data Tristate | | 30 | ns | | | T21c | CMD to WRITE Data Active | | 52 | ns | | | T23c | WRITE CMD Inactive to Data Tristate | | 30 | ns | | | T26c | READ CMD Active to DIRx Active | | 34 | ns | | | T27c | READ CMD Inactive to DIRx Inactive | | 15 | ns | | Figure 11-6. ISA-Compatible Cycle 82595 Figure 11-7. Early IOCHRDY Cycle # 11.5 PCMCIA Interface Timing Table 11-6. PCMCIA I/O Access | Parameter | Description | Min | Max | Units | Comments | |-----------|----------------------------------------|-----|-----|-------|---------------------------------| | T30a | ADDRESS Valid to CMD Active | 70 | | ns | Comments | | T31a | CMD Inactive to ADDRESS Change | 20 | | ns | | | T32a | ADDRESS Valid to OIS16 Active/Inactive | - | 35 | ns | | | T33a | ADDRESS Change to IOIS16 Change | | 35 | ns | | | T34a | REG Active before CMD Active | 5 | - | ns | | | T35a | REG Active after CMD Inactive | 0 | | ns | | | T36a | CE Active/Inactive before CMD Active | 5 | | ns | | | Т37а | CE Active/Inactive after CMD Inactive | 20 | | ns | | | T38a | CMD Active to Inactive | 165 | | ns | | | T39a | CMD Active to WAIT Active/Inactive | | 35 | ns | | | T40a | WAIT Active Duration | | 12 | μs | | | T41a | WAIT Inactive to CMD Inactive | 0 | | ns | | | T42a | CMD Active to DATA READ Valid | | 90 | ns | | | T43a | WAIT Inactive to DATA READ Valid | | 25 | ns | Applies to Extended Cycles Only | | Г44а | DATA READ Valid after CMD Inactive | 0 | | ns | PP to Extended Oycles Only | | Г45а | DATA WRITE Valid to CMD Active | 50 | | ns | | | 46a | DATA WRITE Valid after CMD Inactive | 30 | | ns | | | 47a | READ CMD Active to DIRx Active | | 70 | ns | | | 48a | READ CMD Inactive to DIRx Inactive | | 15 | ns | | | 184a | Data Driven from READ CMD Active | 0 | | ns | | | 185a | READ CMD Inactive to Data Tri-State | | 30 | ns | | 82595 Table 11-7. PCMCIA Memory Access | Parameter | Description | Min | Max | Units | Comments | |-----------|---------------------------------------|----------|----------|-------|-------------| | T30b | ADDRESS Valid to CMD Active | 30 | | ns | | | T31b | CMD Inactive to ADDRESS Change | 20 | <u> </u> | ns | | | T34b | REG Inactive before CMD Active | 30 | | ns | | | T35b | REG Inactive after CMD Inactive | 20 | ļ | ns | | | T36b | CE Active/Inactive before CMD Active | 0 | | ns | | | Т37Ь | CE Active/Inactive after CMD Inactive | 20 | | กร | | | T38b | CMD Active to Inactive | 100 | | ns | | | T39b | CMD Active to WAIT Active/Inactive | <u> </u> | 35 | ns | | | T40b | WAIT Active Duration | | 12 | μs | | | T41b | WAIT Inactive to CMD Inactive | 0 | <b></b> | ns | | | T42b | CMD Active to DATA READ Valid | | 140 | ns | | | T43b | WAIT Inactive to DATA READ Valid | | -10 | ns | | | T44b | DATA READ Valid after CMD Inactive | 0 | | ns | <del></del> | | T45b | CMD Active to DATA WRITE Valid | 125 | | ns | | | T46b | DATA WRITE Valid after CMD Inactive | 25 | | ns | | | T47b | READ CMD Active to DIRx Active | | 105 | ns | | | T48b | READ CMD Inactive to DIRx Inactive | | 85 | ns | | | T184b | Data Driven from READ CMD Active | 5 | | ns | | | T185b | READ CMD Inactive to Data Tri-State | | 100 | ris | | Figure 11-8. PCMCIA Cycle ## 11.6 Local Memory Timings #### 11.6.1 DRAM TIMINGS The 82595 supports up to 80 ns DRAM producing: Word transfer every 400 ns. Byte transfer every 250 ns. Refresh cycle—200 ns. The 82595 supports 64K x 4 or 256K x 4 DRAM in fast page mode only. Write cycles are produced in EARLY WRITE mode. This eliminates the using of the DRAM OE signal (it must be connected to GND). ## Table 11-9 DDAM A C OL | Symbol | Parameter | Tir | ning | | | |--------|---------------------------------------------|--------------------------------------------------|------|--------------------------------------------------|-------| | | | Min | Max | Units | Notes | | T49 | Access Time from RAS | | 80 | ns | | | T50 | Access Time from CAS | | 30 | ns | | | T51 | Access Time from Column Address | | 40 | ns | | | T52 | CAS to Output Low Z | 0 | | ns | | | T53 | Output Buffer Turn-Off Delay Time | 0 | 40 | ns | | | T54 | RAS Precharge Time | 75 | | ns | | | T55 | RAS Pulse Width | 80 | | ns | | | T56 | RAS Hold Time | 30 | | <del> </del> | | | T57 | CAS to RAS Precharge Time | 20 | | ns | | | T58 | RAS to CAS Delay Time | 30 | | ns | | | T59 | CAS Pulse Width | 35 | | ns | | | T60 | ČAŠ Hold Time | 80 | | ns | | | T61 | Row Address Set-Up Time | 0 | | ns | | | T62 | Row Address Hold Time | 15 | | ns | | | T63 | Column Address Set-Up Time | 0 | | ns | | | T64 | Column Address Hold Time | 20 | | ns | | | T65 | Column Address Time Referenced to RAS | 65 | | ns | | | T66 | RAS to Column Address Delay Time | 20 | | ns | | | T67 | Column Address to RAS Lead Time | 40 | | ns | | | T68 | Write Command Set-Up Time | <del> </del> | | ns | | | T69 | Write Command Hold Time | 0 | | ns | | | T70 | Write Command to CAS Lead Time | 15 | | ns | | | T71 | D <sub>IN</sub> Set-Up Time | 30 | | ns | | | T72 | D <sub>IN</sub> Hold Time | 0 | | ns | | | T73 | CAS Set-Up Time for | 15 | | ns | | | | CAS before RAS Refresh | 10 | | ns | | | T74 | CAS Hold Time for CAS<br>before RAS Refresh | 25 | | ns | | | T75 | Fast Page Mode Cycle Time | E.E. | | | | | T76 | Fast Page Mode CAS Precharge Time | 55 | | ns | | | Γ77 | Random Read or Write Cycle Time | 15 | | ns | | | T78 | RAS Precharge Time to CAS Active Time | 190 | | ns | | | | Tanada Timo to OVO Verina Time | 100 | | ns | | Figure 11-9. DRAM Timing Diagram: Fast Page Mode—Read Cycle Figure 11-10. DRAM Timing Diagrams: Fast Page Mode—Write Cycle Figure 11-11. DRAM Timing Diagrams: CAS before RAS Refresh Cycle #### 11.6.2 FLASH/EPROM TIMINGS - The 82595 is designed to support a FLASH or EPROM up to 200 ns access time. - The V<sub>PP</sub> signal in FLASH implementation is connected always to 12V. Thus writing to the FLASH is controlled only by the WE signal. Table 11-9. FLASH—A.C. Characteristics | Symbol | Parameter | Min | Max | Units | Notes | |--------|--------------------------------------|-----|-----|-------|-------| | T79 | Address Access Time | | 200 | ns | | | T80 | Chip Enable Access Time | | 200 | ns | | | T81 | Output Enable Access Time | | 100 | ns | | | T82 | Output Hold from Address, CE, or OE | 0 | | ns | | | T84 | Address Set-Up Time | 0 | | | | | T85 | Address Hold Time | 100 | | ns | | | T86 | Chip Enable Set-Up Time before Write | 15 | | ns | | | T87 | Chip Enable Hold Time | 0 | | ns | | | T88 | Data Set-Up Time | 60 | | ns | | | T89 | Data Hold Time | 15 | | ns | | Figure 11-12. FLASH Timings—Write Cycle Figure 11-13. Flash Timings—Read Cycle Table 11-10. EEPROM Timings | Symbol | Parameter | Min | Max | Unit | Notes | |------------------|---------------------------------------|-----|-----|------|-------| | | SK Frequency | | 200 | KHz | | | <sup>t</sup> skH | SK High | 3 | | μs | | | tskl | SK Low | 2 | | μs | | | tcss | CSS Input | 0.2 | | μς | | | tcsH | | 0 | | μs | | | tois | Ol Input | 0.4 | | μs | | | <sup>‡</sup> DIH | | 0.4 | | μs | | | t <sub>pd</sub> | DO Output | | 2 | μs | | | t <sub>E/W</sub> | Self Timed Pgm Cycle | | 15 | ms | | | tcs | Min CS Low Time | 1 | | μs | | | tsv | Rising Edge to CS Valid | | 1 | μs | | | ton, tin | Falling Edge of<br>CS to DO Tri-State | | 0.4 | μs | | 82595 Figure 11-14. EEPROM Timings #### 11.6.3 IA PROM TIMINGS \*The PROM used is a TTL 32 x 8 bit. Table 11-11. IA PROM A.C. Characteristics | Symbol | Parameter | Min | Max | Unit | Notes | |--------|-------------------------|-----|-----|------|-------| | T174 | Address Access Time | | 60 | ns | | | T175 | Chip Enable Access Time | | 40 | ns | | Figure 11-15. IA PROM Timings ### 11.7 Interrupt Timing Table 11-12. Interrupt Timing | Parameter | Description | Min | Max | Notes | |-----------|-------------------------------------------------|-----|-------------|-------| | T177 | Interrupt Ack CMD Inactive to IRQ[4:0] Inactive | | 500 | | | T178 | IRQ[4:0] Inactive to IRQ[4:0] Active | 100 | <del></del> | | | T179 | Tri-state CMD Inactive to IRQ[4:0] Tri-State | | 500 | | Figure 11-16. Interrupt Timing ### 11.8 RESET and SMOUT Timing SMOUT during Hardware power down activation. General Comments • Both signals are asynchronous signals and have minimum pulse duration specification only. Table 11-13. RESET and SMOUT Timing | Parameter | Description | Min | Max | Units | Notes | |-----------|----------------------------------------|-----|-----|-------|-------| | T180 | RESET Minimum Duration | 32 | | ms | 1 | | T181 | SMOUT Minimum Duration | 100 | | ns | 2 | | T182 | SMOUT Activation by Power Down Command | 150 | | ns | 3 | | T183 | SMOUT Deactivation | 25 | | nş | 3 | #### NOTES: - Noise spikes of maximum TBD ns are allowed on Reset. SMOUT is input. - 3. SMOUT is output after configuration. Figure 11-17. SMOUT Timing ## 82595 ### 11.9 JTAG Timing Table 11-14. 82595 JTAG Timing | Symbol | Parameter | Min | Max | Unit | Notes | |--------|---------------------------|-----|-----|------|-------| | T1 | TMS Set-Up Time | 15 | | ns | | | T2 | TMS Hold Time | 10 | | ns | | | T3 | TDI Set-Up Time | 10 | | ns | | | T4 | TDI Hold Time | 10 | | ns | | | T5 | Input Signals Set-Up Time | 15 | | ns | | | T6 | Input Signals Hold Time | 10 | | ns | | | T7 | Outputs Valid Delay | | 150 | ns | | | T8 | TDO Valid Delay | | 40 | ns | | NOTES: TCK 20 MHz, 50% duty cycle. 4.5V < V<sub>CC</sub> < 5.45V Data sheet values for V<sub>OH</sub>, V<sub>OL</sub>, I<sub>OH</sub>, I<sub>OL</sub> used. Measurements taken at 105°C (worst case temp.). Figure 11-18. 82595 JTAG Timing ## 11.10 Serial Timings Table 11-15. TPE Timings | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-------------------------------------------------------------------------|-----|----------|-----|------| | t <sub>90</sub> | Number of TxD Bit Loss at Start of Packet | | <u> </u> | 2 | bits | | t <sub>91</sub> | Internal Steady State Propagation Delay | | | 400 | ns | | t <sub>92</sub> | Internal Start UP Delay | | | 600 | ns | | t93 | TDH and TDL Pairs Edge Skew (@ V <sub>CC</sub> /2) | | 1.5 | 3 | ns | | t <sub>94</sub> | TDH and TDL Pairs Rise/Fall Times<br>(@ 0.5V to V <sub>CC</sub> - 0.5V) | | 2 | 5 | ns | | t <sub>95</sub> | TDH and TDL Pairs Bit Cell Center to Center | 99 | 100 | 101 | ns | | t <sub>96</sub> | TDH and TDL Pairs Bit Cell Center to Boundary | 49 | 50 | 51 | ns | | t <sub>97</sub> | TDH and TDL Pairs Return to Zero from Last TDH | 250 | | 400 | ns | | t <sub>98</sub> | Link Test Pulse Width | 98 | 100 | 100 | ns | | tgg | Last TD Activity to Link Test Pulse | 8 | 13 | 24 | ms | | t <sub>100</sub> | Link Test Pulse to Data Separation | 190 | 200 | | ns | Figure 11-19. TPE Transmit Timings (Link Test Pulse) Table 11-16. TPE Receive Timings | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|----------------------------------------------------------|-----|-----|-------|------| | t <sub>105</sub> | RD to RxD Bit Loss at Start of Packet | 4 | | 19 | bits | | t <sub>106</sub> | RD Invalid Bits Allowed at Start of Packet | | | 1 | bits | | t <sub>107</sub> | RD to Internal Steady State Propagation Delay | | | 400 | ns | | t <sub>108</sub> | RD to Internal Start Up Delay | | | 2.4 | μs | | t <sub>109</sub> | RD Pair Bit Cell Center Jitter | | | ±13.5 | ns | | t <sub>110</sub> | RD Pair Bit Cell Boundry Jitter | | | ±13.5 | ns | | t <sub>111</sub> | RD Pair Held High from Last Valid<br>Position Transition | 230 | | 400 | ns | | t <sub>112</sub> | Internal CRS Assertion Delay | | | 700 | ns | | t <sub>113</sub> | Internal CRS Deassertion Delay | | | 450 | ns | Figure 11-20. TPE Receive Timings (End of Frame) Table 11-17, TPE Collision Timing | Table 17 11. 11 2 demoistry thining | | | | | | | | |-------------------------------------|------------------------------------------------------------------------------|-----|-----|-----|------|--|--| | Symbol | Parameter | Min | Тур | Max | Unit | | | | t <sub>115</sub> | Onset of Collision (RD Pair and Internal RTS Active) to Internal CDT | | | 9 | bits | | | | t <sub>116</sub> | End of Collision (RD Pair or Internal RTS Inactive) to Internal CDT Deassert | | | 9 | bits | | | Table 11-18. TPE Link Integrity Timings | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-----------------------------------------------------|-----|-----|-----|------| | t <sub>120</sub> | Last RD Activity to Link Fault<br>(Link Loss Timer) | 50 | 100 | 150 | ms | | t <sub>121</sub> | Minimum Received Linkbeat Separation(1) | 2 | 5 | 7 | ms | | t <sub>122</sub> | Maximum Received Linkbeat Separation(2) | 25 | 50 | 150 | ms | #### NOTES: Linkbeats closer in time to this value are considered noise, and rejected. Linkbeats further apart in time than this value are not considered consecutive and are rejected. Figure 11-21. TPE Link Integrity Timings #### Table 11-19. AUI Timings | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|--------------------------------------------------------------|------|-----|-------|------| | t <sub>126</sub> | TRMT Pair Rise/Fall Times | | 3 | 5 | | | t <sub>127</sub> | Bit Cell Center to Bit Cell Center of TRMT Pair | 99.5 | 50 | 100.5 | ns | | t <sub>128</sub> | Bit Cell Center to Bit Cell Boundary of TRMT Pair | 49.5 | 50 | 50.5 | ns | | t <sub>129</sub> | TRMT Pair Held at Positive Differential at Start of Idle | 200 | - | | ns | | t <sub>130</sub> | TRTM Pair Return to ≤40 mVp from<br>Last Positive Transition | | | 8.0 | μs | Figure 11-22. AUI Transmit Timings ## Table 11-20. AUI Receive Timings | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-------------------------------------------------------|-----|-------|------|----------| | t <sub>135</sub> | RCV Pair Rise/Fall Times | | .,,,, | 10 | <u> </u> | | t <sub>136</sub> | RCV Pair Bit Cell Center Jitter in Preamble | | | ± 12 | ns | | t <sub>137</sub> | RCV Pair Bit Cell Center/Boundary Jitter in Data | | - | ± 18 | ns | | t <sub>138</sub> | RCV Pair Idle Time after Transmission | 8 | | - 10 | ns | | t <sub>139</sub> | RCV Pair Return to Zero from Last Positive Transition | 160 | | | μs<br>ns | 82595 Figure 11-23. AUI Receive Timings Table 11-21. AUI Collision Timings | | · | | - 3- | | | |------------------|-----------------------------------------------------------|-----|------|-----|------| | Symbol | Parameter | Min | Тур | Max | Unit | | t <sub>145</sub> | CLSN Pair Cycle Time | 80 | | 118 | ns | | t <sub>146</sub> | CLSN Pair Rise/Fall Times | | | 10 | ns | | t <sub>147</sub> | CLSN Pair Return to Zero from<br>Last Positive Transition | 160 | | | ns | | t <sub>148</sub> | CLSN Pair High/Low Times | 35 | | 70 | ns | Figure 11-24. AUI Collision Timings Table 11-22. AUI Noise Filter Timings | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-----------------------------------------------------------|-----|-----|-----|------| | t <sub>152</sub> | RCV Pair Noise Filter Pulse Width<br>Accept (@ - 285 mV) | 25 | | | ns | | t <sub>153</sub> | CLSN Pair Noise Filter Pulse Width<br>Accept (@ - 285 mV) | 25 | | | ns | Figure 11-25. AUI Noise Filter Timings Table 11-23. Jabber Timings | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|----------------------------------------------------------|-----|-----|-----|------| | t <sub>165</sub> | Maximum Length Transmission before<br>Jabber Fault (TPE) | 20 | 25 | 150 | ms | | t <sub>166</sub> | Maximum Length Transmission before<br>Jabber Fault (AUI) | 10 | 13 | 18 | ms | | t <sub>167</sub> | Minimum Idle Time to Clear Jabber Function | 250 | 275 | 750 | ms | Figure 11-26. Jabber Timings Table 11-24. LED Timings | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|-----------------|-----|-----|-----|------| | t <sub>170</sub> | ACTLED On Time | 50 | | 450 | ms | | t <sub>171</sub> | ACTLED Off Time | 50 | | | ms | | t <sub>172</sub> | LILED On Time | 50 | | | ms | | t <sub>173</sub> | LILED Off Time | 100 | | | ms | Figure 11-27. LED Timings ### 12.0 REVISION SUMMARY The following list represents key differences between version -002 and version -003 of the 82595 Ethernet Controller Data Sheet. - Section 2.3 Pin type of FL/IADATA4-7 and EEPROMDO have been corrected. - Section 2.8 Power Down states using SMOUT# or software command have been clarified. - Section 4.1.3 The MC ALL bit has been deleted. The default value is 0. - The EEPROM Register 0 contents have been changed and corrected. Section 4.5 - Section 10.5 Figure 10-1, 10-5 have been changed for correct resistor values (R5-R8). - Section 11.1 Table 11-1. VIH (jumpr) has been added; also, several chip signals have been added to note 11. - Section 11.3 The inductor value used in parallel with the load resistor is incorrect. The correct value is 27 $\mu H$ - Section 11.5 Figure 11-8. T184 and T185 timings have been added to the diagram. IOCS16# is incorrect in the diagram. The correct pin is IOIS16#. - Section 11.6.2 T83 has been deleted. Figure 11-14, EEPROM timings have been added. - Section 11.6.3 T176 has been deleted. - Section 11.9 JTAG timings have been added.