### 27960KX BURST ACCESS 1M (128K x 8) CHMOS EPROM - Synchronous 4-Byte Data Burst Access - Simple Interface to the 80960KA/KB - High Performance Clock to Data Out - -- Zero Wait State Data-to-Data Burst - Supports 16, 20 and 25 MHz 80960KA/KB Devices - Asynch Microcontroller Reset Function Returns to Known State with High Z Outputs - CHMOS\* III-E for High Performance and Low Power - 125 mA Active, 30 mA Standby - TTL Compatible inputs - 1 Mbit Density Configures as 128K x 8 Intel's 27960KX is a 5V only, 1,048,576 bit, Erasable Programmable Read Only Memory, organized as 128K words of 8 bits. The 27960KX provides a simple synchronous burst interface to the 80960KA/KB bus. Internally the 27960KX is organized in 4 byte blocks, in which each byte is accessed sequentially. The internal state machine is factory configured to generate either 1 or 2 wait-states between the address and first data byte. High performance outputs provide zero wait-state data to data accesses at clock frequencies up to 25 MHz. An asynchronous microcontroller RESET feature puts the outputs in the high impedance state and takes the internal state machine to a known state where a new burst access can begin. The 27960KX is available in 44 lead PLCC package, providing optimum cost effectiveness. The 27960KX is manufactured on Intel's 1 micron CHMOS III-E technology. The Quick-Pulse ProgrammingTM algorithm provides fast, reliable programming with throughput under 17 seconds for optimized equipment. \*CHMOS is a patented process of Intel Corporation. Figure 1. 27960KX Burst EPROM Block Diagram September 1991 Order Number: 290237-006 EPROMs are established as the preferred code storage device in embedded applications. The non-volatile, flexible, reliable, cost effective EPROM makes a product easier to design, manufacture and service. Until recently, however, EPROMs could not match the performance needs of high-end systems. The 27960KX was designed to support the 80960KA/KB embedded processor. It utilizes the burst interface to offer near zero-wait state performance without the high cost normally associated with this performance. In embedded designs, board space and cost must be kept at a minimum without impacting performance and reliability. The 27960KX removes the need for expensive high-speed shadow RAM backed up by slow EPROM or ROM for non-volatile code storage. Code optimization concerns are reduced with "off-chip" code fetches no longer crippling to system performance. FONTs can be run directly out of these EPROMs at the same performance as high-speed DRAMs. With the 27960KX, the EPROM is the ideal code or FONT storage device for your 80960KA/KB system. #### **Architecture** The 27960KX provides a simple, synchronous burst interface to the 80960KA/KB's bus. Internally, the 27960KX is organized in 4 byte blocks each byte is accessed sequentially. A burst access begins on the first clock pulse after $\overline{CS}$ is asserted. The address of the four byte block is latched by the rising edge of $\overline{ALE}$ . After a preset number of wait-states (1 or 2), data is output one byte at a time on each subsequent clock cycle. A burst access is terminated on the rising edge of CLOCK if $\overline{BLAST}$ is asserted. High performance outputs provide zero wait-state data to data accesses at clock frequencies up to 25 MHz. Extra power and ground pins dedicated to the outputs reduce the effects of fast output switching on device performance. The 27960KX delivers 4 bytes of data in 8 clock cycles at 25 MHz and 4 bytes of data in 7 clock cycles at 20 MHz. In a 32-bit configuration, this translates into a read bandwidth of 50 Mbytes/sec and 45 Mbytes/sec respectively. Performance capability of the 27960KX in different 80960KA/KB systems is given in Table 1. Figure 2, 27960KX Burst EPROM Signal Set Figure 3. 27960KX 44-Lead PLCC Pinout #### PIN DESCRIPTIONS | Symbol | Pin | Function | |-----------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> -A <sub>16</sub> : | 23-39 | <b>ADDRESS INPUTS:</b> During a burst operation, $A_2$ through $A_{16}$ provide the base address pointing to a block of four consecutive bytes. $A_0$ and $A_1$ select the first byte of the burst access. The 27960KX latches valid addresses in the first clock cycle. An internal address generator increments addresses $A_0$ and $A_1$ for subsequent bytes of the burst. | | D <sub>0</sub> D <sub>7</sub> : | 18, 17, 14, 13,<br>11, 10, 7, 6 | DATA INPUTS/OUTPUTS | | ĀLĒ | 42 | ADDRESS LATCH ENABLE: Indicates the transfer of a physical address. ALE is an active low signal used to latch the addresses from the processor. Addresses are latched on the rising edge of ALE. Valid addresses must be present at or before ALE becomes valid. | | CS | з . | CHIP SELECT: Master device enable. When asserted (active low) data can be written to and read from the device. In read mode, $\overline{\text{CS}}$ enables the state machine and the I/O circuitry. | | | | NOTES: | | | | 1. The address decode path is independent of $\overline{\text{CS}}$ , i.e., X and Y decoding is always powered up. | | | | For programming, CS should remain low for the entire cycle. Program and verify functions are done one byte at a time. | | | | 3. CS going high does not terminate a concurrent burst cycle. 4. CS must be deasserted between bursts. | | BLAST | 1 | <b>BURST LAST:</b> Terminates a concurrent burst data cycle at the rising edge of the CLK. It must be asserted by the fourth data byte. | | RESET | 22 | RESET: Resets the state machine into a known state, tri-states the outputs. The duration of RESET should be 10 CLK cycles minimum. At least 5 clock cycles are required after deassertion of RESET before beginning the next cycle. Reset will abort a concurrent bus cycle. | #### PIN DESCRIPTIONS (Continued) | Symbol | Pin | Function | |-----------------|-------------------------|------------------------------| | PGM | 43 | PROGRAM-PULSE CONTROL INPUT | | V <sub>PP</sub> | 2 | PROGRAMMING POWER SUPPLY VPP | | V <sub>SS</sub> | 5, 8, 12,<br>15, 19, 21 | GROUND | | Vcc | 9, 16, 20, 44 | SUPPLY VOLTAGE INPUT | **Table 1. Performance Capability** | 25/20 | | | | | | | | | | | | | | | | _ | |-------------------------------------------------------------------|-----------------|----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------| | ADDR<br>DATA<br>CLK | Aoo | ws | ws | - | - | - | - | RS | A <sub>01</sub> | ws | ws | - | | | | RS | | DATA | - | - | - | D <sub>00</sub> | D <sub>01</sub> | D <sub>02</sub> | D <sub>03</sub> | - | - | - | - | D <sub>10</sub> | D <sub>11</sub> | D <sub>12</sub> | D <sub>13</sub> | | | CLK | C <sub>1</sub> | C <sub>2</sub> | C <sub>3</sub> | C <sub>4</sub> | C <sub>5</sub> | C <sub>6</sub> | C <sub>7</sub> | C <sub>8</sub> | C <sub>1</sub> | C <sub>2</sub> | C <sub>3</sub> | C <sub>4</sub> | C <sub>5</sub> | C <sub>6</sub> | C <sub>7</sub> | C <sub>B</sub> | | 20 MHz 1 WS NON-BUFFERED : 4 WORDS/7 CLOCK CYCLES → 45 MBYTES/SEC | | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | ADDR<br>DATA<br>CLK | A <sub>00</sub> | ws | - | - | - | - | RS | A <sub>01</sub> | ws | - | - | | - | RS | A <sub>03</sub> | ws | | DATA | - | - | D <sub>00</sub> | D <sub>01</sub> | D <sub>02</sub> | D <sub>03</sub> | - | - | - | D <sub>10</sub> | D <sub>11</sub> | D <sub>12</sub> | D <sub>13</sub> | | | | | CLK | C <sub>1</sub> | C <sub>2</sub> | C <sub>3</sub> | C <sub>4</sub> | C <sub>5</sub> | C <sub>6</sub> | C <sub>7</sub> | C <sub>1</sub> | C <sub>2</sub> | C <sub>3</sub> | C <sub>4</sub> | C <sub>5</sub> | C <sub>6</sub> | C <sub>7</sub> | | | | | | | | | | | | ·<br> | | _ | | | | _ | | | | 16 MH | | | | | | | | | | | | | | - | | | | ADDR<br>DATA<br>CLK | A00 | ws | - | - | - | - | RS | A <sub>01</sub> | ws | - | - | - | - | RS | A <sub>03</sub> | ws | | DATA | - | - | D <sub>00</sub> | D <sub>01</sub> | D <sub>02</sub> | D <sub>03</sub> | | - | - | D <sub>10</sub> | D <sub>11</sub> | D <sub>12</sub> | D <sub>13</sub> | | | | | CLK | C <sub>1</sub> | C <sub>2</sub> | C <sub>3</sub> | C <sub>4</sub> | C <sub>5</sub> | C <sub>6</sub> | C <sub>7</sub> | C <sub>1</sub> | C <sub>2</sub> | C <sub>3</sub> | C <sub>4</sub> | C <sub>5</sub> | C <sub>6</sub> | C <sub>7</sub> | | | | 1 | | | | | | | | | | | | | | | | | #### INTERFACE EXAMPLE #### Overview The following design offers a simple interface to the 80960KA/KB's bus. A non-buffered 27960KX burst EPROM system is shown in Figure 4. Since the 27960KX is capable of driving a 120 pF load, large, non-buffered systems can be implemented by stacking up to 2 banks of 4 EPROMs, giving a memory size of 256K x 32. The input capacitive load seen on the address lines (due to the EPROM only) is 24 pF for a 128K x 32 system (shown) and 48 pF for a 256K x 32 system. The EPROM is specified at 4 pF for input capacitance and 12 pF typical for output capacitance. Larger systems can be implemented with buffers. #### **Chip Select Logic** High order address lines are decoded to provide CS. Qualification with other signals is not required. The chip select logic can be implemented with standard asynchronous decoders, PAL's or PLD's (like Intel's 85C960). Figure 4. 128K x 32 Burst EPROM System #### **Waveforms** Figure 5 shows the timing waveforms of 27960KX reads in a 32-bit system. #### CS setup time CS setup time is the time between CS asserted and the first rising CLK edge of CLK (during the address cycle). Since a memory access begins on the first CLK rising edge after CS asserted, a minimum CS setup time of 5 ns (tsych) at 25 MHz is required. With the 80960KA/KB's maximum valid address delay of 18 ns at 25 MHz, 13 ns remains for CS decoding logic. ### **CS** Deassert between bursts After every EPROM read (one to four words) $\overline{\text{CS}}$ must be deasserted. #### Reset and RESET The 27960KX uses RESET. The 80960 KA/KB RESET signal must be inverted for the 27960KX. #### Clock Phase The initial rising edge of CLK and CLK2 must be in phase with as small a skew as possible. Figure 5. Two Cycles of a 27960KX 1 Wait State, 4-Byte Read (1-0-0-0 Burst Read) in a 32-Bit System #### 27960KX DEVICE NAMES The device names on the 27960KX were derived as mnemonics that correspond to the number of wait states and expected operating frequency for the device. For example, the 25 MHz, 2 wait state 27960KX is named 27960K2-25. #### **AC TIMING DERIVATIONS** The AC timings for the 27960KX were generated specifically to meet the requirements of the 80960KA/KB microprocessor. In each case the applicable 80960KA/KB clock frequency and AC timing were taken together with an address buffer delay (if needed) and a 4 ns positive clock skew or a 2 ns negative clock skew (see Figure 6A) guardband to generate the 27960KX AC timing. Worst case timings were always assumed. The example below shows how the 27960K1-20 tavc<sub>0</sub>h timing was derived. @20 MHz the clock cycle is $\sim$ 50 ns. $t_6$ of the 80960KA/KB is 2-20 ns. 4 ns clock skew guardband. $$27960K1-20 \text{ tavc}_0h = 50 \text{ ns} - 20 \text{ ns} - 4 \text{ ns}$$ = 26 ns On timings such as this, where the EPROM is faster than the microprocessor, we specified the EPROM's timing leaving the excess time as system guard-band. Figure 6A. Definition of Positive and Negative Clock Skew Figure 6B. Example Clock Circuit with Minimum Skew Figure 6C, Example Clock Circuit Using a 100 MHz Oscillator Decoders are needed for the systems address (chip select) decoding. For the 27960KX's timings we assumed a 5-10 ns chip select decoder for 16 MHz and 20 MHz frequencies and a 5-9 ns decoder for 25 MHz systems. The example below shows how the 27960K2-25 tsvch timing was derived. @25 MHz the clock cycle is $\sim$ 40 ns. $t_6$ of the 80960KA/KB is 2-18 ns. Decoder = 9 ns 4 ns clock skew guardband 27960K2-25 tsvch = 40 ns - 18 ns - 9 ns - 4 ns = 9 ns #### SYSTEM BUFFERING CONSIDERATIONS For many large system applications buffering may be required between the microprocessor and memory devices. The 20 MHz - 2 WS and 16 MHz 27960KX AC timings take this into account. For applications at these frequencies not requiring buffering these devices will provide an additional 5-10 ns of system quardband. The list below shows the buffers used in generating these timings: | | Input | Output | |--------|--------|--------| | | Buffer | Buffer | | 20 MHz | 9 ns | 5 ns | | 16 MHz | 10 ns | 7 ns | The 20 MHz buffers are slightly faster in keeping with the increased sensitivity for higher performance. We chose the above buffers because of their wide availability. Significantly faster buffers are available for applications requiring them. The example below shows tchyv for the 27960K2-20. @20 MHz the clock cycle is $\sim$ 50 ns. $t_{10}$ of the 80960KA/KB is 3 ns. Output buffer for 20 MHz = 5 ns. 4 ns clock skew guardband $$27960K2-20 \text{ tchqv} = 50 \text{ ns} - 5 \text{ ns} - 3 \text{ ns} - 4 \text{ ns}$$ = 38 ns #### **ABSOLUTE MAXIMUM RATINGS\*** | Case Temperature under Bias $-10^{\circ}\text{C}$ to $+80^{\circ}\text{C}^{(8)}$ | |----------------------------------------------------------------------------------| | Storage Temperature $\dots$ -65°C to $+$ 125°C | | All Input or Output Voltages $-$ 0.6V to $+$ 6.5V(4) with Respect to Ground | | Voltage on Ag $-0.6 V$ to $+13.0 V$ (4) with Respect to Ground | | $V_{PP}$ Supply Voltage0.6V to +14.0V(4) with Respect to Ground | | | Read Operating Temperature . . . . . 0°C to +70°C(8) NOTICE: This data sheet contains preliminary information on new products in production. The specifications are subject to change without notice. Verify with your local Intel Sales office that you have the latest data sheet before finalizing a design. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. #### DC CHARACTERISTICS: READ OPERATION $0^{\circ}$ C < $T_A$ < $+70^{\circ}$ C, $V_{CC}$ = 5V $\pm$ 10%. TTL inputs with Respect to Ground | Symbol | Param | eter | Notes | Min | Max | Unit | Test Condition | |-----------------|---------------------------|-----------|---------|----------------------|--------------------|------|------------------------------------------------------------| | ILI | Input Load Cu | ırrent | | | 1 | μΑ | V <sub>IN</sub> = 5.5V | | I <sub>LO</sub> | Output Leakage Current | | | | 10 | μА | V <sub>OUT</sub> = 5.5V | | Ipp | V <sub>PP</sub> Load Cur | rent Read | | | 10 | μΑ | $V_{PP} = 0 \text{ to } V_{CC}, \overline{PGM} = V_{IH}$ | | I <sub>SB</sub> | V <sub>CC</sub> Standby | Switching | 2 | | 45 | mA | <u>CS</u> = V <sub>IH</sub> , f = 25 MHz | | | | Stable | 2 | | 30 | mA | CS = VIH | | Icc | V <sub>CC</sub> Active Cu | urrent | 1, 3, 7 | | 125 | mA | CS = V <sub>IL</sub> , f = 25 MHz, I <sub>OUT</sub> = 0 mA | | V <sub>IL</sub> | Input Low Vol | tage | 4 | -0.5 | 0.8 | ٧ | | | V <sub>IH</sub> | Input High Vo | ltage | | 2.0 | V <sub>CC</sub> +1 | ٧ | | | $V_{OL}$ | Output Low V | oltage | | | 0.45 | ٧ | l <sub>OL</sub> = 2.1 mA | | V <sub>OH</sub> | Output High V | oltage | 5 | V <sub>CC</sub> -0.8 | | ٧ | $I_{OH} = -100 \mu\text{A}$ | | | | | 5 | 2.4 | | V | $I_{OH} = -400 \mu A$ | | los | Output Short | Circuit | 6 | | 100 | mA | | - 1. Maximum current is with outputs unloaded. - 2. $I_{CC}$ standby current assumes no output loading, i.e., $I_{OH} = I_{OL} = 0$ mA. - 3. I<sub>CC</sub> is the sum of current through $V_{CC3} + V_{CC4}$ and does not include the current through $V_{CC1}$ and $V_{CC2}$ ( $V_{CC1}$ and $V_{CC2}$ supply power to the output drivers. $V_{CC3}$ and $V_{CC4}$ supply power to the rest of the device.) 4. Minimum DC voltage on input and output pins is -0.5V. During transitions, this level may undershoot to -2.0V for - periods less than 20 ns. - $^{5}$ . Maximum DC voltage on input and output pins is V $_{ m CC}$ + 0.5V which may overshoot to V $_{ m CC}$ + 2.0V for periods less than 20 ns - One output shorted for no more than one second. I<sub>OS</sub> is sampled but not 100% tested. - 7. I<sub>CC</sub> max measured with a 10.11 μF capacitor between V<sub>CC</sub> and V<sub>SS</sub>. - 8. This specification defines commercial product operating temperatures. #### **EXPLANATION OF AC SYMBOLS** The nomenclature used for timing parameters are as per IEEE STD 662-1980 IEEE Standard Terminology for Semiconductor Memory. Each timing symbol has five characters. The first is always a "t" (for time). The second character represents a signal name, e.g., (CLK, ALE, etc.). The third character represents the signal's level (high or low) for the signal indicated by the second character. The fourth character represents a signal name at which a transition occurs marking the end of the time interval being specified. The fifth character represents the signal level indicated for the fourth character. The list below shows character representations. - Address R: Reset B: BLAST Q: Data S: CS C: Clock Time H: Logic High Level t: ALE/Logic Low Level V: Valid L: - P: VPP Programming Voltage Z: Tri-state level - X: No longer a valid "driven" logic level #### AC CHARACTERISTICS: READ OPERATION 0 °C < TA < +70°C, VCC = 5V ±10% | | - | | | 27960 | K2-25 | 27960 | K1-20 | 27960 | K2-20 | 27960 | K1-16 | | |----------|---------------------|--------------------------------|-------------------------|-------|------------------------|-------|-------------------------|-------|------------------------|-------|----------|----| | Versions | | | 25 MHz<br>2 Wait States | | 20 MHz<br>1 Wait State | | 20 MHz<br>2 Wait States | | 16 MHz<br>1 Wait State | | Unit | | | No | Symbol | Characteristic | Notes | Min | Max | Min | Max | Min | Max | Min | Max | | | 1 | t <sub>AVC0</sub> H | Address Valid to<br>CLK High | CLK 0 | 12 | | . 18 | | 10 | | 15 | | ns | | 2 | tavlh | Address Valid<br>to ALE High | - | 10 | | 10 | | 10 | | 10 | | ns | | 3 | tLLLH | ALE Low to ALE High | | 12 | | 12 | | 12 | | 12 | | ns | | 4 | t <sub>LHAX</sub> | ALE High to<br>Address Invalid | | 8 | | 8 | | 8 | | 8 | | ns | | 5 | t <sub>SVCH</sub> | CS Valid<br>to CLK High | 1, 5 | 5 | | 8 | | 7 | , | 8 | | ns | | 6 | t <sub>CN</sub> HSX | CLK High to CS<br>Invalid | 2 | 0 | | 0 | | 0 | | 0 | | ns | | 7 | tchav | CLK High to Data Valid | 7 | | 33 | | 43 | | 38 | | 45 | ns | | 8 | t <sub>CHQX</sub> | CLK High to Data Invalid | | 7 | | 7 | | 7 | | 7 | <u> </u> | пѕ | | 9 | tchaz | CLK High to Data High-Z | 6 | | 30 | | 35 | | 35 | | 35 | ns | | 10 | t <sub>BVCH</sub> | BLAST Valid to<br>CLK High | | 15 | | 15 | | 15 | | 15 | | ns | | 11 | tснвх | CLK High to<br>BLAST Invalid | 3 | 5 | 35 | 5 | 45 | 5 | 45 | 5 | 45 | ns | - 1. Valid signal level is meant to be either a logic high or logic low. - 2. tc<sub>NHSX</sub>—The subscript N represents the number of wait states for this parameter. CS can be de-asserted (high) after the number of wait states (N) has expired. The EPROM will continue to burst out data for the current cycle. - 3. BLAST must be returned high before the next rising clock edge. - 4. The sum of t<sub>CHQV</sub> + t<sub>AVCH</sub> + NCLK will not equal actual t<sub>AVQV</sub> if independent test conditions are used to obtain t<sub>AVCH</sub> and t<sub>CHQV</sub> (N = number of wait states). - 5. CS must be deasserted after every burst read (see Figure 7). - 6. Sampled, not 100% tested. The transition is measured $\pm 500$ mV from steady state voltage. - 7. For capacitive loads above 120 pF, t<sub>CHQV</sub> can be derated by 1 ns/20 pF. 27960KX Figure 7. 27960KX 1 WS AC Read Waveforms 4-50 #### **AC CONDITIONS OF TEST** | Input Rise and Fall Times | |---------------------------------------------| | (10% to 90%)4 ns | | Input Pulse Levels 0.45V to 2.4V | | Input Timing Reference Level | | Output Timing Reference Level 0.8V and 2.0V | #### Table 2. Mode Table | MODE | CS | PGM | BLAST | ALE | RESET | Ag | Vpp | Vcc | OUTPUT | |------------------------------------------|-----------------|-----------------|--------------------------------|---------------------|-----------------|---------------------|---------------------|-----|------------------| | Read | VIL | V <sub>IH</sub> | V <sub>IH</sub> (1) | V <sub>!H</sub> (2) | V <sub>IH</sub> | X(4) | Vcc | Vcc | D <sub>OUT</sub> | | Standby (6) | V <sub>IH</sub> | Х | Х | × | V <sub>IH</sub> | X | V <sub>CC</sub> (5) | Vcc | High Z | | Program | VIL | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> (2) | VIH | X | (3) | (3) | D <sub>IN</sub> | | Program Verify | VIL | V <sub>IH</sub> | V <sub>IH</sub> (1) | VIH | V <sub>IH</sub> | x | (3) | (3) | D <sub>OUT</sub> | | Program Inhibit | VIH | Х | х | х | V <sub>iH</sub> | × | (3) | (3) | High Z | | ID Byte 0: Manufacturer | VIL | VIH | V <sub>IH</sub> <sup>(1)</sup> | V <sub>IH</sub> (2) | V <sub>IH</sub> | V <sub>ID</sub> (3) | Vcc | Vcc | 89H | | ID Byte 1: Part (27960) | VIL | V <sub>IH</sub> | V <sub>IH</sub> (1) | V <sub>IH</sub> (2) | VIH | V <sub>ID</sub> (3) | Vcc | Vcc | E0H | | ID Byte 2: KX | VIL | ViH | V <sub>IH</sub> (1) | V <sub>IH</sub> (2) | VIH | V <sub>ID</sub> (3) | Vcc | Vcc | 00B | | ID Byte 3: 1 Wait-State<br>2 Wait-States | VIL | VIH | V <sub>IH</sub> (1) | V <sub>IH</sub> (2) | V <sub>IH</sub> | V <sup>ID</sup> (3) | Vcc | Vcc | 01B<br>10B | | Reset | х | Х | Х | × | VIL | × | Vcc | Vcc | High Z | V<sub>IH</sub> until data terminated at which time BLAST must go to V<sub>IL</sub>. Need to toggle from V<sub>IH</sub> to V<sub>IL</sub> to V<sub>IH</sub> to latch address. See DC Programming Characteristics for V<sub>CC</sub>, V<sub>ID</sub> and V<sub>PP</sub> voltages. 5. dep by V<sub>IL</sub> or V<sub>IH</sub>. 4. X can be V<sub>IL</sub> or V<sub>IH</sub>. 5. V<sub>PP</sub> = V<sub>CC</sub> to meet standby current specification. V<sub>CC</sub> > V<sub>PP</sub> > V<sub>IL</sub> will cause a slight increase in standby current. 6. The device must be in the idle state (by asserting RESET or using BLAST) before going into standby. ## intel. ## CAPACITANCE(1) TA = 25°C, f = 1.0 MHz | Symbol | | | | | | | |------------------|-----------------------------|-----|-----|------|-----------------------|--| | Syllibol | Parameter | Тур | Max | Unit | Condition | | | CIN | Input Capacitance | 4 | 6 | ρF | | | | COUT | Output Capacitance | 12 | 15 | | V <sub>IN</sub> = 0V | | | C <sub>VPP</sub> | V <sub>PP</sub> Capacitance | | | pF | V <sub>OUT</sub> = 0V | | | - VIII | TPP Capacitatice | 40 | 45 | рF | $V_{IN} = 0V$ | | #### NOTE: ### AC INPUT/OUTPUT REFERENCE WAVEFORMS AC test inputs are driven at 2.4V (V<sub>OH</sub>) for a logic '1' and 0.45V (V<sub>OL</sub>) for a logic '0'. Input timing begins at 1.5V. Output timing ends at $V_{IH}$ (2.0V) and $V_{IL}$ (0.8V) Input Rise and fall times (10% to 90%) < 4.0 ns ### AC TESTING LOAD CIRCUIT #### **CLOCK CHARACTERISTICS** | ter Min<br>40 | <b>Max</b> | <b>Min</b><br>50 | MHz<br>Max | Min<br>62.5 | MHz<br>Max | Unita | |---------------|------------|------------------|----------------|----------------|----------------------|----------| | е | 10 | 50 | | <del> </del> | Max | ns | | | 10 | | 10 | | <u> </u> | 113 | | | | | 1 10 | I | 10 | ns | | <u> </u> | 10 | | 10 | | 10 | ns | | 9 7 | | 8 | † <u>-</u> | 11 | | | | e 7 | | 8 | | 11 | | ns<br>ns | | | e 7 | 9 7<br>e 7 | 9 7 8<br>e 7 8 | 9 7 8<br>e 7 8 | 9 7 8 11<br>e 7 8 11 | 9 7 8 11 | #### **CLOCK WAVEFORM** <sup>1.</sup> Sampled, not 100% tested #### **Program/Program Verify** Initially, and after each erasure, all bits of the EPROM are in the "1's" state. Data is introduced by selectively programming "0's" into the desired bit locations. Although only "0's" can be programmed, both "1's" and "0's" can be present in the data word. Ultraviolet erasure is the only way to change "0's" to "1's". Program mode is entered when V<sub>PP</sub> is raised to 12.75V. Program/Verify operation is synchronous with the clock and can only be initiated following an idle state. Program and Program Verify take place in 3 clock cycles. In the first clock cycle, addresses and data are input and programming occurs. Program Verify follows in the second clock cycle and the third clock cycle terminates synchronous Program/Verify operation, returning the state machine to the idle state with outputs at high impedance. As in the Read mode, $A_2$ – $A_{16}$ point to a four byte block in the memory array. During Programming the internal address increment circuitry is disabled and the programmer must supply $A_0$ and $A_1$ to point to an individual byte within the four byte block that is to be programmed. Only one byte is programmed in each 3 cycle program/Verify sequence. #### **Program Inhibit** Program Inhibit mode allows parallel programming and verification of multiple devices with different data. With Vpp at 12.75V, a Program/Verify sequence is initiated for any device that receives a valid ALE pulse and rising clock edge while $\overline{CS}$ is asserted. A $\overline{PGM}$ pulse programs data in the first cycle of the sequence and data for Program Verify is output in the second cycle. The Program/Verify sequence is inhibited on any devices for which $\overline{CS}$ is not asserted during the first ( $\overline{ALE}$ ) cycle. Data will not be programmed and the outputs will remain in their high impedance state. ### inteligent Identifier™ Mode The device's manufacturer, product type, and configuration are stored in a four byte block that can be accessed by using the inteligent Identifier mode. The programmer can verify the device identifier and choose the programming algorithm that corresponds to the Intel 27960KX. The inteligent Identifier can also be used to verify that the product is configured with the desired Read mode options for wait states. Inteligent Identifier mode is entered when A<sub>9</sub> (pin 32) is raised to its high voltage (V<sub>H</sub>) level. The internal state machine is then set for inteligent Identifier Read operation. Reading the Identifier is similar to a Read operation on a one wait state configured product. Up to four bytes can be read in a single burst access. Inteligent Identifier read is terminated by a synchronous BLAST input, returning the state machine to the idle state with outputs at high impedance. The four byte block code for the inteligent Identifier code is located at address 00H through 03H and is encoded as follows: | MEANING | (A <sub>1</sub> , A <sub>0</sub> ) | DATA | |---------------|------------------------------------|------| | Intel ID | Byte 00 | 89h | | 27960 | Byte 01 | E0h | | KX | Byte 10 | 00b | | 1 wait state | Byte 11 | 01b | | 2 wait states | Byte 11 | 10b | #### RESET MODE Due to the synchronous nature of the 27960KX, the various operating modes must be initiated from a known idle state. During normal operation, the internal state machine returns to an idle state at the termination of a bus access (after BLAST is asserted). During initial device power up, the state machine is in an indeterminant state. The reset mode is provided to force operation in to the idle state. Reset mode is entered when the RESET pin is asserted. Output pins are asynchronously set to the high impedance state and address latches are put into the flow through mode. A reset is successfully completed and the state machine set in an idle state in the cycle after RESET has been asserted for a minimum of 10 clock cycles and deasserted for five clock cycles. Figure 8. Quick-Puise Programming™ Algorithm # QUICK-PULSE PROGRAMMING ALGORITHM The Quick-Pulse Programming algorithm programs Intel's 27960KX. Developed to substantially reduce programming throughput time, this algorithm allows optimized equipment to program a 27960KX in under 17 seconds. Actual programming time depends on the programmer used. The Quick-Pulse Programming algorithm uses a 100 µs pulse followed by a byte vertication to determine when the addressed byte is correctly programmed. The algorithm terminates if 25 100µs pulses fail to program a byte. Figure 8 shows the 27960KX Quick-Pulse Programming algorithm flow-chart. The entire program-pulse, byte-verify sequence is performed with $V_{CC}=6.25 V$ and $V_{PP}=12.75 V$ . The programming equipment must establish $V_{CC}$ before applying voltages to any other pins. When programming is complete, all bytes should be compared to the original data with $V_{CC}=5.0 V$ and $V_{PP}=12.75 V$ . #### D.C. PROGRAMMING CHARACTERISTICS $T_A = 25^{\circ}C \pm 5^{\circ}C$ | Symbol | Parameter | Notes | Min | Max | Unit | Test Condition | |-----------------|----------------------------------------------|-------|----------------------|----------------------|------|---------------------------| | ILI | Input Load Current | | | 10 | μА | VIN = VIH or VIL | | lcc | V <sub>CC</sub> Program Current | 1 | | 125 | mA | CS = V <sub>IL</sub> | | lpp | V <sub>PP</sub> Program Current | 1 | | 50 | mA | CS = VIL | | VIL | Input Low Voltage | | -0.5 | 0.8 | V | | | V <sub>iH</sub> | Input High Voltage | | 2.0 | V <sub>CC</sub> +0.5 | ٧ | | | VOL | Output Low Voltage (Verify) | | | 0.40 | ٧ | I <sub>OL</sub> = 2.1 mA | | V <sub>OH</sub> | Output High Voltage (Verify) | | V <sub>CC</sub> -0.8 | | V | I <sub>OH</sub> = -400 μA | | V <sub>ID</sub> | A <sub>9</sub> inteligent Identifier Voltage | | 11.5 | 12.5 | ٧ | | | V <sub>CC</sub> | Supply Voltage (Program) | 2 | 6.0 | 6.5 | ٧ | | | V <sub>PP</sub> | Program Voltage | 2 | 12.5 | 13.0 | ٧ | | - 1. The maximum current value is with outputs unloaded. - 2. V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and remove simultaneously or after V<sub>PP</sub>. - 3. During programming clock levels are VIH and VIL. ### AC PROGRAMMING, RESET AND ID CHARACTERISTICS $T_A = 25^{\circ}C \pm 5^{\circ}C$ | No | Symbol | Parameter | Notes | Min | Max | Units | |----|---------------------|----------------------------------------------------|-------|-----|-----|-------| | 1 | t <sub>AVPL</sub> | Address Valid to PGM Low | | 2 | | μs | | 2 | t <sub>CHAX</sub> | CLK High to Address Invalid | | 50 | | ns | | 3 | tLLCH | ALE Low to CLK High | 1 | 50 | | ns | | 4 | tCHLH | CLK High to ALE High | 2 | 50 | | ns | | 5 | tsvch | CS Valid to CLK High | | 50 | | ns | | 6 | t <sub>CHSX</sub> | CLK High to CS Invalid | 3 | | | ns | | 7 | t <sub>CHQV</sub> | CLK High to D <sub>OUT</sub> Valid | | | 100 | ns | | 8 | tchqx | CLK High to D <sub>OUT</sub> Invalid | | 0 | | ns | | 9 | t <sub>BVCH</sub> | BLAST Valid to CLK High | | 50 | | ns | | 10 | tCHBX | CLK High to BLAST Invalid | 4 | 50 | | ns | | 11 | tavpl | DATA Valid to PGM Low | | 2 | | μs | | 12 | t <sub>PLPH</sub> | PGM Program Pulse Width | | 95 | 105 | μs | | 13 | t <sub>PHQX</sub> | PGM High to D <sub>IN</sub> Invalid | | 2 | | μs | | 14 | tCLPL | CLK Low to PGM Low | | 50 | | ns | | 15 | <sup>t</sup> QZCH | D <sub>IN</sub> in Tri-State to CLK High | | 2 | | μs | | 16 | tvcs | V <sub>CC</sub> Program Voltage to CLK High | 7 | 2 | | μs | | 17 | t <sub>VPS</sub> | V <sub>PP</sub> Program Voltage to CLK High | 7 | 2 | | μs | | 18 | t <sub>A9</sub> HCH | A <sub>9</sub> V <sub>ID</sub> Voltage to CLK High | | 2 | | μs | | 19 | t <sub>CHA9</sub> X | CLK High to A9 not V <sub>ID</sub> Voltage | | 2 | | μs | | 20 | tRVCH | RESET Valid to CLK High | 6 | 50 | | ns | | 21 | <sup>t</sup> CHCL | CLK High to CLK Low | 5 | 100 | | ns | | 22 | tclch | CLK Low to CLK High | 5 | 100 | | ns | - I. If CS is low, ALE can go low no sooner than the falling edge of the previous CLK. ALE must return high prior to the next rising edge of clock. CS must remain low until after the rising edge CLK1. - 4. BLAST must return high prior to the next rising edge of CLK. - 5. Max CLK rise/fall time is 100 ns.6. RESET must be held low for 10 cycles and high for 5 cycles before performing a read. - 7. V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. Figure 9. 27960KX Programming Waveforms 4-57 Figure 10. 27960KX RESET and ID Waveforms