## **Philips Semiconductors-Signetics** | Document No. | 853-1311 | |---------------|-----------------------| | ECN No. | 96115 | | Date of issue | May 11, 1989 | | Status | Product Specification | | FAST Products | | #### **FEATURES** - · Allows two microprocessors to access the same bank of dynamic RAM - · Performs arbitration, signal timing, address multiplexing and refresh - · 10 address output pins allow direct control of up to 1Mbit dynamic **RAMs** - External address multiplexing enables control of 4Mbit (or greater) dynamic RAMs - · Separate refresh clock allows adjustable refresh timing - 74F1764/F1764-1 have on-chip 20bit address input latch - · Allows control of dynamic RAMS with row access times down to - 74F1764/F1765 output drivers designed for incident wave switch- - 74F1764-1/F1765-1 output drivers designed for first reflected wave switching ## DESCRIPTION The 74F1764/1765 DRAM Dual-ported Controller is a high speed synchronous dual-port arbiter and timing generator that allows two microprocessors, microcontrollers, or any other memory accessing device to share the same block of DRAM. The device performs arbitration, signal timing, address multiplexing, and refresh address generation, replacing up to 25 discrete devices. #### 74F1764 vs 74F1765 The 74F1764 though functionally and pin to pin compatible with the 74F1765 differs from the later in that it has an on-chip address input latch. This is useful in sysaddress and data bus. # FAST 74F1764/1765 74F1764-1/1765-1 I Megabit DRAM Dual-Ported Controllers | TYPE | TYPICAL f <sub>MAX</sub> | TYPICAL SUPPLY CURRENT (TOTAL) | |------------------|--------------------------|--------------------------------| | 74F1764/1765 | 150MHz | 150mA | | 74F1764-1/1765-1 | 150MHz | 125mA | ### ORDERING INFORMATION | PACKAGES | COMMERCIAL RANGE V <sub>CC</sub> = 5V±10%; T <sub>A</sub> = 0°C to +70°C | |--------------------|---------------------------------------------------------------------------| | 48-Pin Plastic DIP | N74F1764N, N74F1765N, N74F1764-1N, N74F1765-1N | | 44-Pin PLCC | N74F1764A, N74F1765A, N74F1764-1A, N74F1765-1A | ## INPUT AND OUTPUT LOADING AND FAN-OUT TABLE | Р | INS | DESCRIPTION | 74F(U.L.)<br>HIGH/LOW | LOAD VALUE<br>HIGH/LOW | |-------------------------------------|---------------------------------------|------------------------------|-----------------------|------------------------| | RA <sub>0</sub> - RA <sub>9</sub> | · · · · · · · · · · · · · · · · · · · | Row address inputs | 1.0/1.0 | 20μA/0.6mA | | CA <sub>0</sub> - CA <sub>9</sub> | | Column address inputs | 1.0/1.0 | 20μΑ/0.6mA | | REQ <sub>1</sub> , REQ <sub>2</sub> | 2 | Memory access request inputs | 1.0/1.0 | 20μΑ/0.6mA | | СР | | Clock input | 1.0/1.0 | 20μΑ/0.6mA | | RCP | | Refresh clock input | 1.0/1.0 | 20μA/0.6mA | | פבו פבו | 'F1764/1765 | Select outputs | 750/40 | 15.0mA/24mA | | SEL <sub>1</sub> , SEL <sub>2</sub> | 'F1764-1/1765-1 | Select outputs | 1000/13.3 | 20.0mA/8mA | | 140 140 | 'F1764/1765 | Mamaniadhaanaa | 750/40 | 15.0mA/24mA | | MA <sub>0</sub> - MA <sub>9</sub> | F1764-1/1765-1 | Memory address outputs | 1000/13.3 | 20.0mA/8mA | | ONT | 'F1764/1765 | 0 | 750/40 | 15.0mA/24mA | | GNT | 'F1764-1/1765-1 | Grant output | 1000/13.3 | 20.0mA/8mA | | 5.6 | 'F1764/1765 | | 750/40 | 15.0mA/24mA | | RAS | 'F1764-1/1765-1 | Row address strobe output | 1000/13.3 | 20.0mA/8mA | | 1440 | 'F1764/1765 | | 750/40 | 15.0mA/24mA | | WG | 'F1764-1/1765-1 | Write gate output | 1000/13.3 | 20.0mA/8mA | | CASEN | 'F1764/1765 | Cótumn address | 750/40 | 15.0mA/24mA | | CASEN | 'F1764-1/1765-1 | strobe enable output | 1000/13.3 | 20.0mA/8mA | | DTAOK | 'F1764/1765 | Data transfer acknowledge | 750/40 | 15.0mA/24mA | | DTACK | 'F1764-1/1765-1 | output | 1000/13.3 | 20.0mA/8mA | tems that have unlatched or multiplexed 1.One (1.0) FAST Unit Load is defined as: 20µA in the High state and 0.6mA in the Low state FAST 74F1764, 74F1765, 74F1764-1, 74F1765-1 ## **DIP PIN CONFIGURATION** #### NC RCP RA<sub>0</sub> 2 47 WG CAO GNT RA 1 CASEN 45 DTACK CA, RA, 6 43 RAS MAO CA, 7 42 MA<sub>1</sub> RA<sub>3</sub> 41 CA<sub>3</sub> MA<sub>2</sub> 40 RA, 39 GND 11 GND CA 38 V<sub>CC</sub> 12 GND 37 V<sub>CC</sub> 13 36 MA<sub>3</sub> MA<sub>4</sub> 35 Vcc MA<sub>5</sub> RA 5 15 34 CA 5 16 33 MA6 RA<sub>6</sub> 17 MA<sub>7</sub> 32 CA 18 MAB 31 RA 7 19 MAg 30 29 CP 28 SEL, 27 REQ, RA 9 23 REQ 1 26 SEL<sub>1</sub> CA 9 24 TOP VIEW ### PLCC PIN CONFIGURATION FAST 74F1764, 74F1765, 74F1764-1, 74F1765-1 | PIN DES | CRIPT | ION | | | |------------------|-------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------| | SYMBOL | | NS | TYPE | NAME AND FUNCTION | | DA | DIP | PLCC | | | | RA <sub>0</sub> | 2 | 1 | | | | RA <sub>1</sub> | 4 | 3 | ŀ | | | RA <sub>2</sub> | 6 | 5 | | | | RA <sub>3</sub> | 8 | 7 | | | | RA <sub>4</sub> | 10 | 9 | Inputs | Address inputs used to generate memory row address | | RA <sub>5</sub> | 15 | 12 | | | | RA <sub>6</sub> | 17 | 14 | | | | RA <sub>7</sub> | 19 | 16 | | | | RA <sub>8</sub> | 21 | 18 | | | | RAg | 23 | 20 | | | | CA <sub>0</sub> | 3 | 2 | | | | CA <sub>1</sub> | 5 | 4 | | | | CA <sub>2</sub> | 7 | 6 | | | | CA <sub>3</sub> | 9 | 8 | | | | CA <sub>4</sub> | 11 | 10 | Inputs | Address inputs used to generate memory column address | | CA <sub>5</sub> | 16 | 13 | | and the second to generate memory continued address | | CA <sub>6</sub> | 18 | 15 | | | | CA | 20 | 17 | | | | CA <sub>8</sub> | 22 | 19 | | | | CAg | 24 | 21 | | | | REQ, | 26 | 23 | Input | Memory access request from Microprocessor 1 | | REQ <sub>2</sub> | 27 | 24 | Input | Memory access request from Microprocessor 2 | | СР | 29 | 26 | Input | Clock input which determines the master timing | | RCP | 48 | 44 | Input | Refresh clock determines the period of refresh for each row after it is internally divided by 64 | | SEL, | 25 | 22 | output | Select signal is activated in response to active REQ <sub>1</sub> input indicating selection of Microprocessor 1 | | SEL <sub>2</sub> | 28 | 25 | output | Select signal is activated in response to active REQ <sub>2</sub> input indicating selection of Microprocessor 2 | | MA <sub>0</sub> | 42 | 38 | | | | MA <sub>1</sub> | 41 | 37 | | | | MA <sub>2</sub> | 40 | 36 | | | | MA <sub>3</sub> | 36 | 33 | | | | MA <sub>4</sub> | 35 | 32 | Outputs | Moment address outputs designed to drive address lines of the DDAA | | MA <sub>5</sub> | 34 | 31 | Corbora | Memory address outputs designed to drive address lines of the DRAM | | MA <sub>6</sub> | 33 | 30 | | | | MA <sub>7</sub> | 32 | 29 | | · · | | MAg | 31 | 28 | | | | MAg | 30 | 27 | | | | GNT | 46 | 42 | Output | Grant output, activated upon start of a memory access cycle | | RAS | 43 | 39 | Output | Row address strobe, used to latch the row address into the bank of DRAM (to be connected directly to the RAS inputs of the DRAMs) | | WG | 47 | 43 | Output | Write Gate may be gated with the microprocessor's write strobe to perform an early write cycle | | CASEN | 45 | 41 | Output | Column address Strobe Address Enable is used to latch the column address into the bank of DRAMs | | DTACK | 44 | 40 | Output | Data Transfer Acknowledge indicates that the data on the DRAM output lines is valid or the proper access time has been met | FAST 74F1764, 74F1765, 74F1764-1, 74F1765-1 ### **ARCHITECTURE** The 74F1764/1765 1 Megabit DRAM dual-ported controller is a synchronous device, with all signal generation being a function of the input clock (CP). The 'F1764/1765 arbitration logic is divided into two stages. The first stage controls which one of the two REQ inputs will be serviced by activating the corresponding SEL output. This arbitration takes place irrespective of whether or not a refresh cycle is in progress The arbitration is accomplished by sampling the REQ and REQ inputs on different edges of the CP clock. REQ is sampled on the rising edge and REQ on the falling edge ( refer to Figure 1 and 2). Therefore, if access to the DRAM is requested by both processors at the same time, the contention is automatically resolved. The internal flip-flops of the device used in the arbitration process have been chosen for their immunity to metastable conditions. The second stage of arbitration selects between the selected processor and any internal refresh request. Refresh always has priority and is serviced immediately after the current cycle is completed (if needed). This arbitration stage also indicates the start of an access cycle by asserting the GNT output. The Refresh Clock (RCP) input determines the period for each row. This clock may be held in the High state for external or no refresh applications. When used, a refresh request is internally generated every 64 RCP cycles. The refresh counter is incremented at the end of every refresh cycle, and provides the refresh address. Since SEL outputs indicate which one of the two memory accessing devices has been selected to be serviced, these provide an indication of which processor's address bus should be asserted at the controller address inputs. A Data Transfer Acknowledge (DTACK) signal is generated by the timing logic and either this signal or GNT may be used with the SEL outputs to indicate the end or beginning of an access cycle for each processor. #### **FUNCTIONAL DESCRIPTION** As described earlier, the timing, arbitration, refresh and multiplexing functions provided by the controller are all derived from the CP input. The period of this clock should be set equal to: (tras (of the DRAM) + 16-5 )/4 plus any system guard-band required. For the 74F1764-1/1765-1 the CP clock input period should be equal to: (Tras (of the DRAM) + 22-10)/4 plus any system guard-band required. A microprocessor requests access to the DRAM by activating the appropriate REQ input. If a refresh cycle is not in process and the other request input is not active, the SEL output corresponding to the active REQ input will be asserted to indicate the selected processor. The GNT output then goes High to indicate the start of a memory access cycle. If however, a re- fresh cycle is in process, and there is only one active REQ input, the SEL output corresponding to the active input REQ will be asserted but the GNT output will not go High until the completion of the refresh cycle (see Figures 8 and 9). When the device is servicing a memory access cycle and a memory access is also requested by the other processor before the current cycle is completed, the SEL output for the other processor will not be issued, though GNT is asserted at that time, because the other processor is performing an access cycle. This will insure that there is no contention on the address bus, i.e., the address bus is not driven by both processors at the same time. Following the completion of the current memory access cycle, the SEL output corresponding to the awaiting REQ input will be asserted, followed by the GNT output. If ,however, there are any pending refresh requests, assertion of the GNT output will be held OFF until the refresh has been serviced. When GNT goes High, the RA $_0$ -RA $_9$ and CA $_0$ -CA $_9$ address input to the 'F1764/'F1764-1 are latched internally and the RA $_0$ -RA $_9$ signals are propagated to the MA $_0$ -MA $_9$ outputs. The address inputs are not latched by the 74F1765/F1765-1 and therefore, RA $_0$ -RA $_9$ inputs propagate directly to the MA $_0$ -MA $_9$ outputs. A half-clock cycle is allowed for the address signals to propagate through to the outputs, after which the RAS output is asserted. ## **BLOCK DIAGRAM** May 11, 1989 FAST 74F1764, 74F1765, 74F1764-1, 74F1765-1 One clock cycle later, the CA<sub>0</sub>-CA<sub>9</sub> latch outputs on the 'F1764 and 'F1764-1 or CAn-CAn inputs to the 'F1765 and 'F1765-1 are selected and propagated to the MA<sub>0</sub>-MA<sub>9</sub> outputs. The Write Gate (WG) output becomes valid at this time to indicate the proper time to gate the Write signal from the selected processor to the DRAM to perform an Early Write cycle. A half-clock cycle is again allowed for the CA<sub>0</sub>-CA<sub>0</sub> signals to propagate and stabilize. CASEN then becomes valid. CASEN can be used as CAS output or decoded with higher order address signals to produce multiple CAS signals. After CASEN is valid, the controller will wait for 2 and one-half clock cycles before negating RAS, making a total RAS pulse width of approximately 4 clock cycles. Since this width matches the standard DRAM access time, the controller next asserts DTACK output, indicating that valid data is on the DRAM data lines or that a memory access cycle is complete. DTACK may be used to assert valid data transfer acknowledge for processors requiring this signal (i.e., the 68000 family of processors). All controller output signals are held in this final state until the selected processor withdraws its request by driving its REQ input High. When the request is withdrawn, internal synchronization takes place, the controller output signals become inactive, and any pending memory access or refresh cycles are serviced. A refresh cycle is serviced by propagating the 10 refresh counter address signals to the MA<sub>0</sub>-MA<sub>0</sub> outputs. After a half-clock cycle the RAS output is asserted for four cycles and then negated for three clock cycles to meet the RAS precharge requirements of the DRAMS (see Figures 3 ### **TIMING SEQUENCE** - REQ, sampled - REQ sampled - SEL, triggered (SEL, triggered by REQ, sample circuitry) (REQ, disabled by SEL, circuitry) - GNT triggered - RA<sub>0</sub>-RA<sub>9</sub> and CA<sub>0</sub>-CA<sub>9</sub> latched (input address latch triggered by GNT circuitry)\* RA<sub>0</sub>-RA<sub>9</sub> propagate to MA<sub>0</sub>-MA<sub>9</sub> outputs - RAS triggered - WG triggered - CAn-CAa selected and propagated to MAo-MAg outputs - CASEN triggered E - RAS negated DTACK triggered - \* Only on 'F1764 and 'F1764-1 Figure 1. Sequence of Events for REQ, Memory Access Cycle ## **TIMING SEQUENCE** - REQ<sub>2</sub> sampled - SEL triggered (SEL triggered by REQ sampling circuitry) REQ is not sampled disabled by SEL circuitry) - GNT triggered - $RA_0$ - $RA_9$ and $CA_0$ - $CA_9$ latched (input address latch triggered by GNT circuitry)\* $RA_0$ - $RA_9$ propagate to $MA_0$ - $MA_9$ outputs - RAS triggered - WG triggered - CA<sub>0</sub>-CA<sub>9</sub> selected and propagated to MA<sub>0</sub>-MA<sub>9</sub> outputs - **CASEN** triggered E - RAS negated - DTACK triggered Figure 2. Sequence of Events for REQ, Memory Access Cycle <sup>\*</sup> Only on 'F1764 and 'F1764-1 ## **TIMING DIAGRAM** FAST 74F1764, 74F1765, 74F1764-1, 74F1765-1 ## **TIMING DIAGRAM** 886 May 11, 1989 FAST 74F1764, 74F1765, 74F1764-1, 74F1765-1 # Using 74F1764/1765 AND 74F1764-1/1765-1 TO ADDRESS 4MBIT DRAMS The addressing capabilities of the 1 Megabit DRAM dual-ported controllers can be extended to address 4Mbit (or greater) DRAMs by using an external multiplexer to multiplex additional address bits. Figure 5 shows an application, using an external 2-to-1 multiplexer to address 4Mbit dynamic RAMs. The 10-bit internal refresh counter of the controller provides 1024 row addresses which more than meet the refreshing needs for most industry standard 4Mbit DRAMs. Therefore, it is unnecessary to provide for any additional refresh address bits for DRAMs with up to 1024 rows. Additional address bits ( for larger DRAMs) may also be multiplexed externally as long as the DRAM refreshing requirements do not exceed 1024 row addresses. The WG output of the controller should be used to multiplex between the external row and column addresses. However, it is important that the propagation delay through the external multiplexer does not cause column address setup violations on the dynamic RAM. ## **APPLICATION** ## **TIMING DIAGRAM** ## **TIMING DIAGRAM** FAST 74F1764, 74F1765, 74F1764-1, 74F1765-1 # ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.) | SYMBOL | PARAMETER | RATING | UNIT | |------------------|------------------------------------------------|--------------------------|------------| | v <sub>cc</sub> | Supply voltage | -0.5 to +7.0 | ٧ | | V <sub>IN</sub> | Input voltage | -0.5 to +7.0 | ٧ | | I <sub>IN</sub> | Input current | -30 to +5 | mA | | V <sub>OUT</sub> | Voltage applied to output in High output state | -0.5 to +V <sub>CC</sub> | ٧ | | I <sub>OUT</sub> | Current applied to output in Low output state | 500 | mA | | TA | Operating free-air temperature range | 0 to +70 | <b>°</b> C | | TSTG | Storage temperature | -65 to +150 | °C | ## **RECOMMENDED OPERATING CONDITIONS** | evupo. | 2020 | | | LIMITS | | | |-----------------|----------------------------------------|---------------------|-------|--------|-----|------| | SYMBOL | PARAMET | IER | Min | Nom | Max | UNIT | | v <sub>cc</sub> | Supply voltage | | 4.5 | 5.0 | 5.5 | ٧ | | V <sub>H</sub> | High-level input voltage | 2.0 | | | ٧ | | | V <sub>L</sub> | Low-level input voltage | | ***** | 0.8 | ٧ | | | I <sub>IK</sub> | Input clamp current | | | | -18 | mA | | | High-level output current <sup>1</sup> | 74F1764/74F1765 | | | -15 | mA | | 'он | night-ever output current | 74F1764-1/74F1765-1 | | | -20 | mA | | | Low-level output current <sup>1</sup> | 74F1764/74F1765 | | | 24 | mA | | OL | Low love, output content | 74F1764-1/74F1765-1 | | | 8 | mA | | T <sub>A</sub> | Operating free-air temperature range | | 0 | 1 | 70 | °C | <sup>1.</sup> Transient currents will exceed these values in actual operation. Please refer to Appendix A for a detailed discussion. FAST 74F1764, 74F1765, 74F1764-1, 74F1765-1 ## DC ELECTRICAL CHARACTERISTICS (Over recommended operating free-air temperature range unless otherwise noted.) | CVIIDO | 5.5 | | | _ | | | | LIMIT | S | | |-------------------------------|-----------------------------|----------------------------------------|------------------------|-------------------------------------------------|----------------------------------------------|---------------------|------|------------------|------|------| | SYMBOL | PAHAM | PARAMETER TEST CONDITIONS <sup>1</sup> | | | | | Min | Typ <sup>2</sup> | Max | UNIT | | V | | | | V <sub>CC</sub> = MIN, | 1 15-4 | ±10%V <sub>CC</sub> | 2.5 | | | V | | VOH | | | 74F1764<br>74F1765 | $V_{H} = MAX,$ | I <sub>OH</sub> =-15mA | ±5%V <sub>CC</sub> | 2.7 | | | V | | V <sub>OH2</sub> 3 | High-level output | t voltage | 141 1705 | V <sub>IH</sub> = MIN | I <sub>OH2</sub> 3=-35mA | ±5%V <sub>CC</sub> | 2.4 | | | V | | v | | | 74F1764-1 | V <sub>CC</sub> = MIN, | | ±10%V <sub>CC</sub> | 2.4 | 2.7 | | V | | V <sub>OH</sub> | | | 74F1765-1 | V <sub>IL</sub> = MAX,<br>V <sub>IH</sub> = MIN | I <sub>OH</sub> =-20mA | ±5%V <sub>CC</sub> | 2.6 | 3.0 | | V | | | | | | V <sub>CC</sub> = MIN, | 1 -24mA | ±10%V <sub>CC</sub> | | 0.35 | 0.50 | V | | | | | 74F1764<br>74F1765 | V <sub>IL</sub> = MAX,<br>V <sub>IH</sub> = MIN | I <sub>OL</sub> =24mA | ±5%V <sub>CC</sub> | | 0.35 | 0.50 | ٧ | | VOL | Low-level output | voltage | | V <sub>IH</sub> = MIN | I <sub>OL2</sub> <sup>4</sup> =60mA | ±5%V <sub>CC</sub> | | 0.45 | 0.80 | V | | | Low level output | voltage | | V <sub>CC</sub> = MIN, | 1 ~8mA | ±10%V <sub>CC</sub> | | 0.30 | 0.50 | ٧ | | | _ | | 74F1764-1<br>74F1765-1 | V <sub>IL</sub> = MAX, | I <sub>OL</sub> =8mA | ±5%V <sub>CC</sub> | | 0.30 | 0.50 | V | | V <sub>OH2</sub> <sup>3</sup> | | | 747 1703-1 | V <sub>IH</sub> = MIN | 1 <sub>OL2</sub> 3=75mA | ±5%V <sub>CC</sub> | | 2.1 | 2.5 | V | | V <sub>IK</sub> | Input clamp volta | age | | V <sub>CC</sub> = MIN, I <sub>I</sub> = | = I <sub>IK</sub> | | | -0.73 | -1.2 | V | | I <sub>I</sub> | Input current at r | naximum i | nput voltage | V <sub>CC</sub> =0.0V, V <sub>I</sub> | V <sub>CC</sub> =0.0V, V <sub>I</sub> = 7.0V | | | | | μА | | I <sub>IH</sub> | High-level input | current | | V <sub>CC</sub> =MAX, V <sub>I</sub> | MAX, V <sub>1</sub> = 2.7V | | | | 20 | μА | | l <sub>IL</sub> | Low-level input of | urrent | | V <sub>CC</sub> =MAX, V <sub>I</sub> | = 0.5V | 15-11-7 | _ | | -0.6 | mA | | | Short-circuit | | 74F1764<br>74F1765 | V <sub>CC</sub> =MAX | | | -100 | | -225 | mA | | los | output current <sup>5</sup> | | 74F1764-1<br>74F1765-1 | V <sub>CC</sub> =MAX | | | -60 | 100 | -150 | mA | | | | I <sub>CCH</sub> | 74F1764 | | | | | 150 | 200 | mA | | | Supply current | 1 <sub>CCL</sub> | 74F1765 | V 114V | | | | 165 | 210 | mA | | <sup>l</sup> cc | (total) | I <sub>CCH</sub> | 74F1764-1 | V <sub>CC</sub> =MAX | | | | 120 | 165 | mA | | | | ICCL | 74F1765-1 | | | | | 125 | 170 | mA | #### NOTES: <sup>1.</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type. <sup>2.</sup> All typical values are at $V_{\rm CC}$ = 5V, $T_{\rm A}$ = 25°C. <sup>3.</sup> Refer to Appendix A. <sup>4.</sup> Refer to Appendix A. Not more than one output should be shorted at a time. For testing I<sub>OS</sub>, the use of high-speed test apparatus and/or sample-and-hold techniques are preferable in order to minimize internal heating and more accurately reflect operational values. Otherwise, prolonged shorting of a High output may raise the chip temperature well above normal and thereby cause invalid readings in other parameter tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last. FAST 74F1764, 74F1765, 74F1764-1, 74F1765-1 ## AC ELECTRICAL CHARACTERISTICS for 74F1764/74F1765 | | | | | | LIMITS | - | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------|--------------------------------------------------------------------------------------------------|--------------|------------------|-----------------------------------------|------| | SYMBOL | PARAMETER | TEST CONDITION<br>(Refer to Timing<br>Diagrams) | | T <sub>A</sub> = +25°C<br>V <sub>CC</sub> = 5V<br>C <sub>L</sub> = 300pi<br>R <sub>L</sub> = 70Ω | F | Ŷ <sub>Œ</sub> = | 0 to +70°C<br>5V ±10%<br>300pF<br>= 70Ω | UNIT | | | | | Min | Тур | Max | Min | Max | | | f <sub>MAX</sub> | Maximum clock frequency | | 100 | 150 | | 100 | | MHz | | t <sub>PLH</sub> | Propagation delay, CP(G) to SEL <sub>1</sub> | | 5.0 | 10.0 | 14.0 | 5.0 | 16.0 | ns | | t <sub>PHL</sub> | Propagation delay, CP(A) to SEL <sub>1</sub> | | 5.0 | 10.0 | 14.0 | 5.0 | 16.0 | ns | | t <sub>PLH</sub> | Propagation delay, CP(G') to SEL <sub>2</sub> | | 5.0 | 10.0 | 14.0 | 5.0 | 16.0 | ns | | t <sub>PHL</sub> | Propagation delay, CP(A') to SEL <sub>2</sub> | | 5.0 | 10.0 | 14.0 | 5.0 | 16.0 | ns | | t <sub>PLH</sub> | Propagation delay, CP(B) to GNT | | 5.0 | 10.0 | 14.0 | 5.0 | 16.0 | ns | | t <sub>PHL</sub> | Propagation delay, CP(G or G') to GNT | | 5.0 | 10.0 | 15.0 | 5.0 | 16.0 | ns | | t <sub>PLH</sub> | Propagation delay<br>CP(B) to MA (row address) | | 5.0<br>5.0 | 12.0<br>11.0 | 17.0<br>15.0 | 5.0<br>5.0 | 18.0<br>16.0 | ns | | t <sub>PLH</sub> | Propagation delay, CP(F or H) to RAS | | 5.0 | 10.0 | 14.0 | 5.0 | 16.0 | ns | | t <sub>PHL</sub> | Propagation delay, CP(C) to RAS | | 5.0 | 10.0 | 14.0 | 5.0 | 16.0 | ns | | t <sub>PLH</sub> | Propagation delay, CP(D) to WG | | 5.0 | 10.0 | 14.0 | 5.0 | 16.0 | ns | | t <sub>PHL</sub> | Propagation delay, CP(G or G') to WG | | 8.0 | 13.0 | 17.0 | 8.0 | 18.0 | ns | | t <sub>PLH</sub> | Propagation delay<br>CP(D) to MA (column address) | | 5.0<br>5.0 | 12.0<br>10.0 | 17.0<br>15.0 | 5.0<br>5.0 | 18.0<br>16.0 | ns | | t <sub>PLH</sub> | Propagation delay, CP(G or G') to CASEN | | 7.0 | 17.0 | 23.0 | 7.0 | 25.0 | ns | | t <sub>PHL</sub> | Propagation delay, CP(E) to CASEN | | 5.0 | 10.0 | 14.0 | 5.0 | 16.0 | ns | | t <sub>PLH</sub> | Propagation delay, CP(F) to DTACK | | 5.0 | 10.0 | 14.0 | 5.0 | 16.0 | ns | | t <sub>PHL</sub> | Propagation delay, CP(G or G') to DTACK | | 6.0 | 13.0 | 17.0 | 5.0 | 18.0 | ns | | t <sub>PLH</sub> | Propagation delay 74F1765 RA <sub>0</sub> -RA <sub>9</sub> , CA <sub>0</sub> -CA <sub>9</sub> to MA <sub>0</sub> -MA <sub>9</sub> only | | 4.0<br>2.0 | 7.0<br>5.0 | 12.0<br>8.0 | 4.0<br>4.0 | 13.0<br>9.0 | ns | ## AC SETUP REQUIREMENTS for 74F1764/74F1765 | | | | | LIMITS | | | | | | |------------------------------------------|---------------------------------------------------------------------------------------------------|---------|---------------------------------|--------------------------------------------------------------------------------------------------|-----|------------|-----------------------------------------------------------------------------------|-----|------| | SYMBOL | PARAMETER | | TEST CONDITION (Refer to Timing | T <sub>A</sub> = +25°C<br>V <sub>CC</sub> = 5V<br>C <sub>L</sub> = 300pF<br>R <sub>L</sub> = 70Ω | | | $T_A = 0$ °C to +70°C<br>$V_{CC} = 5V \pm 10$ %<br>$C_L = 300$ pF<br>$R_L = 70$ Ω | | UNIT | | | | | Diagrams) | Min | Тур | Max | Min | Max | | | t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup time, High or Low REQ <sub>1</sub> , REQ <sub>2</sub> to CP | | 2.0<br>2.0 | | | 2.0<br>2.0 | | ns | | | t <sub>n</sub> (H)<br>t <sub>n</sub> (L) | Hold time, High or Low<br>REQ <sub>1</sub> , REQ <sub>2</sub> to CP | | | 2. <del>0</del><br>2.0 | | | 3.0<br>3.0 | | ns | | t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup time, High or Low RA <sub>0</sub> -RA <sub>9</sub> , CA <sub>0</sub> -CA <sub>9</sub> to CP | 74F1764 | | -4.0 <sup>1</sup><br>-4.0 | | - | -5.0<br>-5.0 | | ns | | ֆ <sub>ի</sub> (H)<br>Է <sub>ի</sub> (L) | Hold time, High or Low RA <sub>0</sub> -RA <sub>9</sub> , CA <sub>0</sub> -CA <sub>9</sub> to CP | only | | 5.0<br>5.0 | | - | 5.0<br>5.0 | | ns | | <b>t</b> (H)<br><b>t</b> (L) | CP Pulse width,<br>High or Low | | | 5.0<br>5.0 | | | 5.0<br>5.0 | | ns | | t <sub>w</sub> (H)<br>t <sub>w</sub> (L) | RCP Pulse width,<br>High or Low | | | 10.0<br>10.0 | - | | 10.0<br>10.0 | | ns | #### NOTES: These numbers indicate that the address inputs have a negative setup time and could not be valid. 4ns after the falling edge of the CP clock. It is suggested that SEL<sub>2</sub> be used to enable Address Bus 2 and the opposite polarity of the same be used, instead of SEL<sub>1</sub> to enable Address Bus 1. This will insure that setup time for Address Bus 1 is not violated. FAST 74F1764, 74F1765, 74F1764-1, 74F1765-1 ## AC ELECTRICAL CHARACTERISTICS for 74F1764-1/74F1765-1 | | | | | | LIMITS | | | | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------|--------------|-------------------------------------------------------------------|--------------|-----| | SYMBOL | PARAMETER | TEST CONDITION<br>(Refer to Timing<br>Diagrams) | | T <sub>A</sub> = +25°C<br>V <sub>CC</sub> = 5V<br>C <sub>L</sub> = 300p<br>R <sub>L</sub> = 70Ω | | T <sub>A</sub> = 0°C<br>V <sub>CC</sub> = 1<br>C <sub>L</sub> = 1 | UNIT | | | | | Diagrams | Min | Тур | Max | Min | Max | | | f <sub>MAX</sub> | Maximum clock frequency | | 150 | 175 | | 100 | | MHz | | t <sub>PLH</sub> | Propagation delay, CP(G) to SEL <sub>1</sub> | | 9.0 | 12.0 | 15.0 | 8.0 | 17.0 | ns | | t <sub>PHL</sub> | Propagation delay, CP(A) to SEL <sub>1</sub> | | 13.0 | 16.0 | 20.0 | 12.0 | 22.0 | ns | | t <sub>PLH</sub> | Propagation delay, CP(G') to SEL <sub>2</sub> | | 9.0 | 12.0 | 15.0 | 8.0 | 17.0 | ns | | t <sub>PHL</sub> | Propagation delay, CP(A') to SEL <sub>2</sub> | | 13.0 | 16.0 | 20.0 | 12.0 | 22.0 | ns | | t <sub>PLH</sub> | Propagation delay, CP(B) to GNT | | 9.0 | 12.0 | 14.0 | 8.0 | 16.0 | ns | | t <sub>PHL</sub> | Propagation delay, CP(G or G') to GNT | | 20.0 | 23.0 | 26.0 | 17.0 | 28.0 | ns | | t <sub>PLH</sub> | Propagation delay<br>CP(B) to MA (row address) | | 11.0<br>14.0 | 14.0<br>18.0 | 17.0<br>22.0 | 10.0<br>13.0 | 19.0<br>24.0 | ns | | t <sub>PLH</sub> | Propagation delay, CP(F or H) to RAS | | 11.0 | 14.0 | 16.0 | 10.0 | 18.0 | ns | | t <sub>PHL</sub> | Propagation delay, CP(C) to RAS | | 13.0 | 17.0 | 20.0 | 12.0 | 22.0 | ns | | t <sub>PLH</sub> | Propagation delay, CP(D) to WG | | 9.0 | 11.0 | 14.0 | 8.0 | 16.0 | ns | | t <sub>PHL</sub> | Propagation delay, CP(G or G') to WG | | 20.0 | 23.0 | 26.0 | 19.0 | 26.0 | ns | | t <sub>PLH</sub> | Propagation delay<br>CP(D) to MA (column address) | | 12.0<br>14.0 | 14.0<br>18.0 | 17.0<br>21.0 | 11.0<br>13.0 | 19.0<br>23.0 | ns | | t <sub>PLH</sub> | Propagation delay, CP(G or G') to CASEN | | 14.0 | 17.0 | 20.0 | 12.0 | 22.0 | ns | | t <sub>PHL</sub> | Propagation delay, CP(E) to CASEN | | 14.0 | 16.0 | 19.0 | 13.0 | 21.0 | ns | | t <sub>PLH</sub> | Propagation delay, CP(F) to DTACK | | 10.0 | 12.0 | 15.0 | 9.0 | 17.0 | ns | | t <sub>PHL</sub> | Propagation delay, CP(G or G') to DTACK | | 20.0 | 23.0 | 26.0 | 19.0 | 28.0 | ns | | t <sub>PLH</sub> | Propagation delay RA <sub>0</sub> -RA <sub>9</sub> , CA <sub>0</sub> -CA <sub>9</sub> to MA <sub>0</sub> -MA <sub>9</sub> 'F1765-1 only | | 9.0<br>9.0 | 11.0<br>12.0 | 14.0<br>15.0 | 8.0<br>8.0 | 16.0<br>17.0 | ns | ## AC SETUP REQUIREMENTS for 74F1784-1/74F1765-1 | | PARAMETER | | | LIMITS | | | | | | |------------------------------------------|---------------------------------------------------------------------------------------------------|-----------|---------------------------------|--------------------------------------------------------------------------------------------------|-------------------|---------|-----------------------------------------------------------------------------------|-----|------| | SYMBOL | | | TEST CONDITION (Refer to Timing | T <sub>A</sub> = +25°C<br>V <sub>CC</sub> = 5V<br>C <sub>L</sub> = 300pF<br>R <sub>L</sub> = 70Ω | | | $T_A = 0$ °C to +70°C<br>$V_{CC} = 5V \pm 10$ %<br>$C_L = 300$ pF<br>$R_L = 70$ Ω | | UNIT | | | | | Diagrams) | Min | Тур | Max | Min | Max | 1 | | t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup time, High or Low REQ <sub>1</sub> , REQ <sub>2</sub> to CP | | | 3.0<br>3.0 | 1.0<br>1.0 | | 4.0<br>4.0 | | ns | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time, High or Low<br>REQ <sub>1</sub> , REQ <sub>2</sub> to CP | | | 2.Q<br>2.0 | 0 | | 3.0<br>3.0 | | ns | | t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup time, High or Low RA <sub>0</sub> -RA <sub>9</sub> , CA <sub>0</sub> -CA <sub>9</sub> to CP | 74F1764-1 | | 0 | -1.0 <sup>1</sup> | | 1.0 | | ns | | ኒ <sub>ከ</sub> (H)<br>ኒ <sub>ከ</sub> (L) | Hold time, High or Low RA <sub>0</sub> -RA <sub>9</sub> , CA <sub>0</sub> -CA <sub>9</sub> to CP | only | | 5.0<br>5.0 | 3.0<br>3.0 | | 6.0<br>6.0 | | ns | | t, (H)<br>t, (L) | CP Pulse width,<br>High or Low | | | 5.0<br>5.0 | 3.0<br>3.0 | <u></u> | 5.0<br>5.0 | | ns | | t (H)<br>t (L) | RCP Pulse width,<br>High or Low | | | 5.0<br>5.0 | | | 5.0<br>5.0 | | ns | #### NOTES: These numbers indicate that the address inputs have a negative setup time and could not be valid. Ans after the falling edge of the CP clock. It is suggested that SEL<sub>2</sub> be used to enable Address Bus 2 and the opposite polarity of the same be used, instead of SEL<sub>1</sub> to enable Address Bus 1. This will insure that setup time for Address Bus 1 is not violated. FAST 74F1764, 74F1765, 74F1764-1, 74F1765-1 ## **TEST CIRCUIT AND WAVEFORMS** #### **APPLICATIONS** The 1 Megabit DRAM dual-ported controller can be designed into a wide range of single and dual-port interface configurations. The processors could be general or special-purpose (microcontrollers) and the data bus may differ in size. Figure 10 shows two 68000 processors sharing a 4Meg X 8 (two banks each consisting of sixteen 1 Meg devices) memory. Since the 68000 does not have a multiplexed address and data bus, the 'F 1765/F1765-1 is appropriate. Address bit (A21) from either the two 68000 processors distinguishes between Memory Banks A and B. Where Bank A consists of Upper Data Byte A (UDBA) and Lower Data Byte A (LDBA) and Bank B consists of Upper Data Byte B (UDBB) and Lower Data Byte B (LDBB). Upper and Lower Data Strobes (UDS and LDS) from either of the two 68000 determine whether a byte or word transfer will take place. The additional circuitry is to ensure that DTACK to the 68000 is as- serted only when it is selected. Figure 11 shows two 8086 processors sharing 1 Mbyte (two banks each consisting of sixteen 256K X 1 devices) of dynamic RAM. Using 'F1764/1764-1 in this application may eliminate the need for an external address latch. Similarly Figure 12 shows two 6020 processors sharing 4Mbyte of memory. FAST 74F1764, 74F1765, 74F1764-1, 74F1765-1 FAST 74F1764, 74F1765, 74F1764-1, 74F1765-1 ## **APPLICATION** #### Notes: - \*= It might be necessary to synchronize READY by the 8284A. Please refer to the 8086 data sheet. - \*\*= Whether or not the 8086 address needs to be latched externally, should be determined by the relative speeds of the 8086 and the controller Figure 11. Two 8086 Processors Sharing 1Mbyte of DRAM FAST 74F1764, 74F1765, 74F1764-1, 74F1765-1 ## **APPLICATION** FAST 74F1764, 74F1765, 74F1764-1, 74F1765-1 #### **APPENDIX A** # 74F1764 FAMILY LINE DRIVING CHARACTERISTICS The 74F1764/1765 are designed to provide wave switching in dual-in package (DIP) or zig-zag in-line package (ZIP) housed memory arrays and first reflected wave switching in single in-line package (SIP) or single in-line module(SIM) housed arrays. The 74F1764-1/1765-1, on the other hand, are designed to provide first reflected wave switching with as wide a range of characteristics impedances as possible. The $I_{\rm OL2}/V_{\rm OL2}$ and $I_{\rm OH2}/V_{\rm OH2}$ parameters are included in the product specifications to assist engineers in designing systems which will switch memory array signal lines in the above mentioned manner. For example, the characteristic impedance of signal lines in DIP housed memory arrays is usually around $70\Omega$ . If a signal line has settled out in a High state at 4V and must be pulled down to 0.8V or less on the incident wave, the DRAM controller output must sink (4-0.8)/70A or 46mA at 0.8V. The I<sub>OL2</sub>/V<sub>OL2</sub> parameter indicates that the signal line in question will always be swithced on the incidient wave over the full commercial operating range. It should be noted here that $I_{\rm OL2}/V_{\rm OL2}$ and $I_{\rm OH2}/V_{\rm OL2}$ are intended for transient use only and that steady state operation at $I_{\rm OH2}$ or $I_{\rm OL2}$ is not recommended (long term, steady-state operation at these currents may result in electromigration). Figures 1-4 show the output I/V characteristics of the DRAM Controller family of devices. These figures also demonstrate graphical method for determining the incident wave ( and first reflected wave) characteristics of the devices. The suggested line termination for the 74F1764/1765 driving a dual in-line packaged or zig-zag packaged DRAMs is shown in Figure 8a. When driving single in-line modules using the 74F1764/1765 or when driving any type of memory arrays with the 74F1764-1/1765-1, The Schottky diode termination shown in Figure 8b can be used (most of these will need no termination at all). Figures 5-7 are double exposures showing the High to Low to High transitions while driving four banks of eight dual inline packaged DRAMs. The signal line is unterminated in Figures 5 and 6, allowing the 74F1764/1765 to ring two volts below ground while the 74F1764-1/1765-1 make nice clean transitions. In Figure 7 the 74F1764/1765 is driving the same signal line but with one of its four branches terminated with its characteristic impedance in series with 300 pF to ground (the worst of the four branches is shown). Output Voltage-V (500mV per division) Figure 1. -V Output Characteristics of the 74F1764/1765 in the Low state. Light line is the I-V Curve of a $25\Omega$ transmission line settled to 3.5V (typical for recommended termination). The High to Low incident wave on this line will typically be to 0.8V. Output Voltage-V (500mV per division) Figure 2. I-V Output Characteristics of the 74F1764/1765 in the High state. Light line is the I-V Curve of a 35 $\Omega$ transmission line settled to 0.25V . The incident wave on the Low to High transition will typically be to 2.4V on this line. Any line over 35 $\Omega$ will typically be switched on the incident wave. FAST 74F1764, 74F1765, 74F1764-1, 74F1765-1 Figure 3. I-V Output Characteristics of the 74F1764-1/1765-1 in the Low state. Any unterminated line impedance between $18\Omega$ and $70\Omega$ (both shown) will typically switch on the first reflected wave without violating the -1V minimum input voltage specification typical of DRAMs FAST 74F1764, 74F1765, 74F1764-1, 74F1765-1 ## **TEST CIRCUIT AND WAVEFORMS** **Test Circuit Simulating RAM Boards** #### **DEFINITIONS** - R<sub>L</sub> = Load resistor; see AC CHARACTERISTICS for value. - C<sub>L</sub> = Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value. - R<sub>T</sub> = Termination resistance should be equal to Z<sub>OUT</sub> of pulse generators. Input Pulse Definition | FAMILY | INPUT PULSE REQUIREMENTS | | | | | |--------|--------------------------|-----------|-------|------------------|------------------| | | Amplitude | Rep. Rate | Å, | t <sub>TLH</sub> | t <sub>THL</sub> | | 74F | 3.0V | 1MHz | 500ns | 2.5ns | 2.5ns |