# **Consumer Microcircuits Limited** **PRODUCT INFORMATION** T-75-19 # **Continuously Variable Slope** 609 Delta Modulation (CVSD) Codec 4.5 F 2374376 0000425 2 **■**CMCR Publication D/609/3 March 1988 **Provisional Issue** # CONSUMER MICROCIRCUITS # Features/Applications - Full Duplex CVSD Codec - **On-Chip Input and Output Filters** - Selectable 3 or 4-Bit Compand **Algorithm** - Programmable Sampling Clocks - Forced Idle Facility - **Powersave Facility** - Low Power 5V CMOS - Digital Speech Communications - Time Domain Scramblers - Digital Cordless Telephone - Voice Storage - Digital Delay Lines - Speech Analysis - Multiplexers - General Purpose **FX609** # **Brief Description** The FX609 is an LSI circuit designed as a Continuously Variable Slope Delta Modulation (CVSD) Codec and is intended for use in voice storage, time domain speech scramblers and digital speech communications equipment. Encode input and decoder output analogue filters are incorporated on-chip and use switched capacitor technology. Sampling clock rates can be programmed to 16, 32 or 64k bits/ second from an internal clock generator or may be externally applied in the range 8 to 64k bits/second. Sampling clock frequencies are output for the synchronisation of external circuits. The internal clocks are derived from an on-chip reference oscillator using an externally connected crystal. The encoder has an enable function for use in multiplexer applications. When not enabled, the encoder output is high impedance (three-state). Forced idle facilities in the encoder cause a perfect 1010....output pattern and in the decoder an output voltage of V<sub>nn</sub>/2. The companding circuits may be operated with a 3 or 4-bit algorithm which is externally selected. The device may be put into standby mode by selection of the powersave facility. The FX609 is a low power, 5 volt CMOS device and is available in 22- pin DIL, 24-pin plastic guad or 28-pin PLCC packages. #### Pin Number DIL FX609J 2 3 5 ĥ 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 Quad **Plastic** FX609LG 2 3 4 5 A 7 8 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 PLCC EX6091 H 2 3 4 6 7, 8 10 11 12 13 14 15,16 17 18,19 20 21 22 23 24 25 26 27 28 #### **Function** ## CONSUMER MICROCIRCUITS | T-7 | 5-1 | 9 | |-----|-----|---| |-----|-----|---| Xtal/Clock: Input to the clock oscillator inverter. A nominal 1.024MHz xtal input or externally derived clock is injected here. See Fig. 2. #### No connection. Xtal: Output of clock oscillator inverter. #### No Connection. Encoder Data Clock: A Logic I/O port. External encode clock input or internal data clock output. Clock frequency dependent upon clock mode 1, 2 inputs and xtal frequency (see Clock Mode pins). Encoder Output: The encoder digital output, this is a three state output: | Data Enable | Powersave | Encoder Output | |-------------|-----------|-----------------| | 1 | 1 | Enabled | | 0 | 1 | High Z (o/c) | | 1 | 0 | V <sub>ss</sub> | #### No Connection. **Encoder Force Idle:** When this pin is at logical '0' the encoder is forced to an idle state and the encoder digital output is 0101, a perfect idle pattern. When this pin is a logical '1' the encoder encodes as normal, Internal $1M\Omega$ Pullup. Data Enable: Data is made available at the encoder output pin by control of this input. See Encoder Output pin. Internal $1M\Omega$ Pullup. #### No Connection. Bias: Normally at $V_{DD}/2$ bias, this pin requires to be externally decoupled by a capacitor, $C_2$ . Internally pulled to $V_{SS}$ when "Powersave" is logical '0'. **Encoder Input:** The analogue signal input. Internally biased at $V_{DD}/2$ , an external $1\mu F$ input coupling capacitor, $C_1$ , is required on this input. See Fig. 2 Note 3 for source impedance details. V<sub>ss</sub>: Negative Supply (GND). #### No connection. **Decoder Output:** The recovered analogue signal is output at this pin, it is the buffered output of a low pass filter. During "Powersave" this output is o/c. #### No Connection **Powersave**: A logical '0' at this pin puts most parts of the codec into a quiescent non-operational state. When at a logical '1' the codec operates normally. Internal $1M\Omega$ Pullup, #### No Connection. Decoder Force Idle: A logical '0' at this pin gates a 0101...pattern internally to the decoder so that the Decoder Output goes to $V_{DD}/2$ . When this pin is at a logical '1' the decoder operates as normal. Internal 1MΩ Pullup. Decoder Input: Received digital signal input. Internal 1MΩ Pullup. **Decoder Data Clock:** A Logic I/O port. External decode clock input or internal data clock output, dependent upon clock mode 1, 2 inputs, see **Clock Mode** pins. **Algorithm:** A logical '1' at this pin sets this device for a 3-bit companding algorithm. A logical '0' sets a 4-bit companding algorithm. Internal $1M\Omega$ Pullup. Clock Mode 2: These inputs select encoder and decoder data clock modes. #### Clock Mode 1: | Internal $1M\Omega$ pull-ups. | | |-------------------------------|---| | | r | | Clock<br>1 | Mode<br>2 | | |------------|-----------|--------------------------------| | 0 | 0 | External Clocks | | 0 | 1 | Internal, $64kb/s = f \div 16$ | | 1 | 0 | Internal, $32kb/s = f + 32$ | | 1 | 1 | Internal, $16kb/s = f \div 64$ | Clock rates refer to f = 1.024MHz Xtal/Clock input. During Internal Data Clock operation the data clock frequencies are available at the ports for external circuit synchronisation. Independent or Common data rate inputs to Encode and Decode data clock ports may be employed in the External Clocks mode. V<sub>DD</sub>: Positive Supply: A single +5 volt power supply is required. | Component References | | | | | | |----------------------|------------|------|--|--|--| | Component | Unit Value | Note | | | | | R <sub>1</sub> | Typ. 1 M | 1 | | | | | R₀ . | Selectable | 1 | | | | | C. | 1.0μ | | | | | | C <sub>2</sub> | 1.0µ | | | | | | C <sub>3</sub> | 1.0µ | | | | | | Co | Тур. 33р | 1 | | | | | C <sub>G</sub> | Тур. 68р | 1 | | | | | χ, | 1.024 MHz | 1, 2 | | | | #### Tolerance Resistors ±10% Capacitors ±20% #### NOTES - Xtal circuitry shown is in accordance with CML application note D/XT/1 April '86. - A 1.024 MHz clock/xtal input will yield exactly 16/32/64 kb/s data clock rates. - 3. To prevent unwanted internal oscillations at the encoder input pin, the source impedance to this input must be less than 100Ω. Output noise levels will improve with even lower source impedances. # **Specifications** #### **Absolute Maximum Ratings** #### CONSUMER MICROCIRCUITS Exceeding the maximum rating can result in device damage. Operation of the device outside the operating limits is not implied. Supply voltage Input voltage at any pin (ref V<sub>SS</sub> = OV) Output sink/source current (supply pins) (other pins) Total device dissipation @ 25°C Derating Operating temperature range: FX609J FX609LG/LH Storage temperature range: FX609J FX609LG/LH -0.3V to 7.0V -0.3 to $(V_{DD} + 0.3V)$ ±30mA ±20mA 800mW Max. 10mW/°C T-75-19 -30°C to +85°C (Ceramic) -30°C to +70°C (Plastic) -55°C to +125°C (Ceramic) -40°C to +85°C (Plastic) #### **Operating Limits** All characteristics measured using the following parameters unless otherwise specified: $V_{DD} = 5V$ , $T_{amb} = 25$ °C, Xtal/Clock (f) = 1.024 MHz, Sample Rate 32kb/s. Standard Test Signal 820Hz, ref. 0dB = 489mV (rms) | Characteristics | See Note | Min. | Тур. | Max. | Unit | |-------------------------------------|----------|---------|----------|---------|-----------| | Static Values | | | | | | | Supply Voltage | 1 | 4.5 | 5.0 | 5.5 | V | | Supply Current (Enabled) | | _ | 3.5 | _ | mΑ | | Supply Current (Powersave) | | _ | 500 | | μΑ | | Inputs Logic '1' | | 3.5 | _ | _ | ĺ | | Inputs Logic '0' | | _ | _ | 1.5 | V | | Outputs Logic '1' | | 4.0 | _ | _ | V | | Outputs Logic '0' | | _ | _ | 1.0 | V | | Digital Input Impedance | | | | | | | (logic I/O pins) | | - | 10 | _ | $M\Omega$ | | Digital Input Impedance | | | | | | | (logic input pins, pullup resistor) | 2 | 300 | _ | _ | kΩ | | Digital Output Impedance | | _ | 4 | _ | kΩ | | Analogue Input Impedance | | _ | 100 | _ | kΩ | | Analogue Output Impedance | | _ | 800 | _ | Ω | | Three State Output leakage | | | | | | | Current (output disabled) | | _ | ±4 | _ | μΑ | | Insertion Loss | | _ | 0 | _ | dB | | ynamic Values | 1 | | | | | | Encoder: | | | | | | | Analogue Signal Input levels | 5 | -30 | _ | +8 | dB | | Principal Integrator Frequency | | _ | 275 | _ | Hz | | Encoder Passband | | | 3400 | | Hz | | Compand Time Constant | | _ | 4 | _ | ms | | Decoder: | | | | | | | Analogue Signal Output levels | 5 | - 30 | _ | +8 | dB | | Decoder Passband | · | 300 | _ | 3400 | Hz | | Encoder Decoder (Full codec): | | | | | | | Passband | | 300 | | 3400 | Hz | | Stopband | | 6 | _ | 10 | нг<br>kHz | | Stopband Attenuation | | | _<br>60 | - | dB | | Passband Gain | | _ | 0 | _ | dB | | Passband Ripple | | _<br>-3 | _ | +3 | dB | | Output Noise (Input short circuit) | | _ | _<br>-60 | +3<br>- | dB | | Perfect Idle Channel Noise | | | -00 | _ | uв | | (Encode Forced) | | _ | -63 | | dB | | Group Delay Distortion | 3 | | ~ | _ | uь | | 1000 2600Hz | • | _ | _ | 450 | ue | | 600 – 2800Hz | | _ | _ | 750 | μs<br>μs | | 500 – 3000Hz | | _ | _ | 1.5 | μs<br>ms | | (tal/Clock Frequency | | 500 | 1024 | 1500 | kHz | Notes: 1. Dynamic characteristics specified at 5V only. 2. All logic Inputs except, Encoder and Decoder Data Clocks. 3. Group delay distortion for full codec relative to the delay at 820Hz, - 20dB at the encoder input. 4. Relative timings are shown on Figures 3 and 4. 5. Recommended values - see graph Fig. 7. 45E D ■ 2374376 0000429 T ■ CMCR T-75-19 **Codec Performance** CONSUMER MICROCIRCUITS #### **Package Outlines** The FX609J, the cerdip package, is illustrated in *Figure 9*. The 'LG' version is shown in *Figure 10*, and the 'LH' version in *Figure 11*. To allow complete identification, the FX609 LG and LH packages have an indent spot adjacent to pin 1 and a chamfered corner between pins 3 and 4 for LG package, between pins 4 and 5 for LH package. Pins number anti-clockwise when viewed from the top (indent side). #### CONSUMER MICROCIRCUITS Fig. 9 FX609J 22-pin DIL Package #### **Ordering Information** FX609J 22-pin cerdip DIL FX609LG 24-pin quad plastic encapsulated, bent and cropped. FX609LH 28-lead Plastic leaded chip carrier. #### **Handling Precautions** The FX609J/LG/LH is a CMOS LSI circuit which includes input protection. However, precautions should be taken to prevent static discharges which may cause damage. Fig. 10 FX609LG 24-pin Package Fig. 11 FX609LH 28-lead Package CML does not assume any responsibility for the use of any circuitry described. No circuit patent licences are implied and CML reserves the right at any time without notice to change the said circuitry. +5E D 📟 2374376 0000477 T ■CMCR # **Integrated Circuits Data Book** T-90-20 Section 11 CONSUMER MICROCIRCUITS # Packaging and Applications | CML Packaging | 11.2 | |--------------------------|------| | Handling Precautions | 11.6 | | Ytal Oscillator Circuits | 11.7 | # **CML Packaging** ## CONSUMER MICROCIRCUITS For ease and convenience CML products are packaged for despatch in industry standard bulk or individual packaging as described below. 7-90-20 - Trays (17cm x 10.5cm) and cardboard boxes with conductive foam. - 50-pocket conductive trays for surface-mount microcircuits. - Anti-static coated tubes, of various sizes, with thumbplugs. - 13-inch reel Tape-and-Reel packaging which fully conforms to the latest EIC specification. The conductive embossed tape provides a secure cavity sealed with a peel-back cover tape. 500 units/reel - no partial reel counts are available. ## CML Tape and Reel Specification #### 1. Scope The specification relates to the tape packaging of integrated circuits suitable for use in "surface mount" assembly. It includes only those dimensions which are essential for the purchaser to use the product. #### 2. Dimensions (Refer to Figures 1a, 1b and 1c) | 2.1 | Tape width | W = 24 + 0.3mm | 2.9 | Embossed Tape Dimens | lon Ko | | |----------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------|---------------------|-------------------------------------------------------| | 2.2 | Carrier Tape Thickness | t = 0.3mm Max. | | 2.9.1 | LG | Ko = 2.8 + 0.1 mm | | 2.3 | Pitch of Sprocket Holes | Po = 4.0 + 0.1mm | | 1.9.2 | LH | Ko = 4.9 + 0.1 mm | | 2.4 | Diameter of Sprocket Hole | | 2 | .9.3 | LS | Ko = 4.3 + 0.1mm | | 2.5<br>2.6 | Distance Distance, centre to centre | 1.5 - 0.00mm<br>E = 1.75 + 0.1mm<br>F = 11.5 + 0.1mm | 2 | Pitch of Component Com<br>.10.1<br>.10.2 | ipartme<br>LG<br>LH | P = 20 + 0.1 mm | | 2.7 | Dimension, centre to centr | e | 2 | .10.3 | LS | P = 16 + 0.1mm<br>P = 16 + 0.1mm | | | | P2 = 10 + 0.1mm | 2.11 | Outside Dimension of Po | cket | | | | 7.3 LS | P2 = 6 + 0.1mm<br>P2 = 6 + 0.1mm | | .11.1<br>.11.2 | LG<br>LH | B1 = 16.4 + 0.1mm<br>B1 = 13.8 + 0.1mm | | 2.8 | <b>Embossed Pocket Dimens</b> | on Ao and Bo | 2 | .11.3 | LS | B1 = 12.3 + 0.1mm | | 2.8<br>2.8<br>2.8<br>2.8<br>2.8<br>2.8 | 3.2 LG<br>3.3 LH<br>3.4 LH<br>3.5 LS | Ao = 15.8 + 0.1mm<br>Bo = 15.8 + 0.1mm<br>Ao = 13.1 + 0.1mm<br>Bo = 13.1 + 0.1mm<br>Ao = 11.7 + 0.1mm<br>Bo = 11.7 + 0.1mm | 2. | Pocket Centre Holes<br>12.1<br>12.2<br>12.3 | LG<br>LH<br>LS | D1 = 2.0mm Min.<br>D1 = 2.0mm Min.<br>D1 = 2.0mm Min. | # CONSUMER MICROCIRCUITS # CONSUMER MICROCIRCUITS #### 3. Materials - 3.1 Carrier tape to be made of a conductive grade of polystyrene. - 3.2 Conductive polycarbonate is also an approved carrier tape material and may be used under certain circumstances. - 3.3 Cover tape is an anti-static grade of polypropylene/polyester film with a strip of pressure sensitive adhesive approximately 1mm wide along each edge. #### 4. Polarity and Orientation of Components in Tape - 4.1 All components will be placed such that Pin 1 is adjacent to the sprocket holes (See Figures 6a and 6b). - 4.2 The mounting side of the component shall be oriented to the bottom side of the tape (See Figure 2). # CONSUMER MICROCIRCUITS #### 5. Fixing of Components in Tape - 5.1 Cover tapes shall not cover the sprocket holes. - 5.2 Tapes in adjacent layers shall not stick together in the packing. - 5.3 The adhesive of the cover tape shall not adversely effect the mechanical and electrical characteristics and marking of the components. - 5.4 Components shall not stick to the carrier tape or the cover tape. - 5.5 The tapes shall be suitable to withstand storage of the taped components without danger or migration of the terminations or the giving off of vapours which would impair soldering or deteriorate the component properties or termination by chemical action. - 5.6 When the tape is bent with a minimum radius (See Figure 5) of 30mm, the tape shall not be damaged and the components shall remain in their position and orientation in the tape. - 5.7 The peel strength of the cover tape shall be 50 ±25 grams measured at 175° 180° with respect to the carrier tape along its longitudinal axis. The peel speed shall be 240mm/min. - 5.8 After baking at 60°C for 48 hours or storage in ideal conditions for three months, the peel strength shall remain within the specified limits. #### CONSUMER MICROCIRCUITS #### 6. Packaging 6.1 Tape will be wound on anti-static plastic reels (See Figure 4) T.90-20 #### **Dimensions** | 6.1.1 | A | С | N | W1 | W2 | |-------|-----------|-------------|----------------|--------------------|---------------------| | | Reel Dia. | Centre Hole | Hub Outer Dia. | Inside Cheek Width | Outside Cheek Width | | | 330mm | 12.7mm | 62.5mm | 24.5mm | 28.8mm | - 6.2 There will be a leader of a minimum of 55 empty compartments, at the start of the carrier tape (See Figure 3). - 6.3 There will be no missing components between the first and last part of working tape in any reel. - 6.4 At the end of the tape there will be a trailer of a minimum of 75 empty compartments (See Figure 3). - 6.5 The tape shall release from the reel hub as the last portion of the carrier tape unwinds from the reel. - 6.6 Components on a reel. | 6.6.1 | LG | = | 500 | |-------|----|---|-----| | 6.6.2 | LH | = | 500 | | 6.6.3 | LS | = | 500 | - 6.7 The tape will be prevented from unreeling by winding a paper tape around the reet and fixing with adhesive tape. - 6.8 All reels will display: - Device Type - Quantity on reel - Date code - 4. A static hazard warning label - CML Serial Number - 6.9 Reel packed into anti-static bubble bag then in a cardboard box, with appropriate labelling as in paragraph 6.8. - 6.10 Ideal storage conditions are 15°C to 20°C with a relative humidity of 60% 70%. # **Handling Precautions** CML microcircuits are CMOS LSI devices which include input protection. However precautions should be taken, at all times, to prevent static discharges which may cause device damage. - It is recommended that the user initially stores and transports the microcircuit in the original supplied packaging. - At all times observe anti-static precautions including the correct use of a conductive wrist-band and cord. - · Keep benches, personnel and test equipment at the same electrical potential. - · Ensure that the microcircuit is stored and operated well away from any potential source of static discharge. - · Do not insert or remove a microcircuit from an application whilst any power remains applied. - Whenever possible ensure that the microcircuit is inserted after all other components have been mounted. - Do not apply signals to a microcircuit until the power supply is suitably established.