## **Philips Components-Signetics** | Document No. | 853-0106 | | | |---------------|-----------------------|--|--| | ECN No. | 86487 | | | | Date of Issue | November 11, 1986 | | | | Status | Product Specification | | | | Memory Produ | icts | | | # 82S115 4K-bit TTL bipolar PROM ## DESCRIPTION The 82S115 is field programmable and includes on-chip decoding and 2 chip enable inputs for ease of memory expansion. It features 3-State outputs for optimization of word expansion in bused organizations. A D-type latch is used to enable the 3-State output drivers. In the Transparent Read mode, stored data is addressed by applying a binary code to the address inputs while holding Strobe High. In this mode the bit drivers will be controlled solely by CE1 and CE2 lines. In the Latched Read mode, outputs are held in their previous state (High, Low, or Hi-Z) as long as Strobe is Low, regardless of the state of Address or Chip Enable. A positive Strobe transition causes data from the applied address to reach the outputs if the chip is enabled, and causes outputs to go to the Hi-Z State if the chip is disabled. A negative Strobe transition causes outputs to be locked into their last Read Data condition if the chip was enabled, or causes outputs to be locked into the Hi-Z condition if the chip was disabled. Ordering information can be found on the following page. This device is also processed to military requirements for operation over the military temperature range. For specifications and ordering information consult the Signetics Military Data Handbook. ## **FEATURES** - · Address access time: 60ns max - Power dissipation: 165µA max - Input loading: −100µA max - Two Chip Enable inputs - On-chip storage latches - Schottky clamped - Fully TTL compatible - Outputs: 3-State ## **APPLICATIONS** - Microprogramming - Hardware algorithms - Character generation - Control store - Sequential controllers ## PIN CONFIGURATION ## **BLOCK DIAGRAM** 82S115 ## ORDERING INFORMATION | DESCRIPTION | ORDER CODE | |--------------------------------------------|------------| | 24-Pin Plastic Dual-In-Line<br>600mil-wide | N82S115 N | ## ABSOLUTE MAXIMUM RATINGS | SYMBOL | PARAMETER | RATING | UNIT | |------------------|-----------------------------|-------------|-----------------| | V <sub>CC</sub> | Supply voltage | +7.0 | V <sub>DC</sub> | | V <sub>IN</sub> | Input voltage | +5.5 | V <sub>DC</sub> | | Tamb | Operating temperature range | 0 to +75 | °C | | T <sub>stg</sub> | Storage temperature range | -65 to +150 | °C | ## DC ELECTRICAL CHARACTERISTICS | - 2 - 60,00 | +75°C, 4.75V ≤ V <sub>CC</sub> ≤ 5.25V | | LIMITS | | | | | |------------------|----------------------------------------|-------------------------------------------------------------|--------|------------------|------|------|--| | SYMBOL PARAMETER | | TEST CONDITIONS1 | Min | Typ <sup>2</sup> | Max | UNIT | | | Input volt | age | | | | | | | | VIL | Low | | | | 0.8 | V | | | ViH | High | | 2.0 | | | V | | | V <sub>IC</sub> | Clamp | I <sub>IN</sub> = -12mA | | -0.8 | -1.2 | ٧ | | | Output vo | ltage | | | | | | | | | | CE1 = Low, CE2 = High | | | | | | | VOL | Low | I <sub>OUT</sub> = 9.6mA | | 0.4 | 0.45 | V | | | V <sub>OH</sub> | High | I <sub>OUT</sub> = -2.0mA | 2.7 | | | V | | | Input curi | rent <sup>1</sup> | | | | | | | | 1 <sub>IL</sub> | Low | V <sub>IN</sub> = 0.45V | | | -100 | μA | | | iil<br>Iii | High | V <sub>IN</sub> = 5.5V | | <u> </u> | 25 | μΑ | | | Output cu | urrent <sup>1</sup> | | | | , | | | | loz | Hi-Z state | CE1 = High or CE2 = Low, V <sub>OUT</sub> = 5.5V | | | 40 | μA | | | 102 | The Dialo | CE1 = High or CE2 = Low, V <sub>OUT</sub> = 0.5V | ĺ | | -40 | μA | | | los | Short circuit <sup>3</sup> | CE1 = Low or CE2 = High, V <sub>OUT</sub> = 0V, High stored | -15 | <u></u> | -70 | mA | | | Supply co | urrent <sup>4</sup> | | | | | | | | loc | 1 | V <sub>CC</sub> = 5.25V | | 130 | 175 | mA | | | Capacita | nce | | | | | | | | | | CE1 = High or CE2 = Low, V <sub>CC</sub> = 5.0V | | | | | | | C <sub>IN</sub> | Input | $V_{IN} = 2.0V$ | | 5 | | pF | | | C <sub>OUT</sub> | Output | V <sub>OUT</sub> = 2.0V | | 8 | | pF | | ## NOTES: 4. Measured with all inputs grounded and all outputs open. Positive current is defined as into the terminal referenced. Typical values are at V<sub>CC</sub> = 5V, T<sub>amb</sub> = .+25°C. No more than one output should be grounded at the same time and Strobe should be disabled. Strobe is in the High state. ## 4K-bit TTL bipolar PROM (512 × 8) 82S115 ## **AC ELECTRICAL CHARACTERISTICS** $R_1 = 470\Omega$ , $R_2 = 1k\Omega$ , $C_1 = 30pF$ , $0^{\circ}C \le T_{amb} \le +75^{\circ}C$ , $4.75V \le V_{CC} \le 5.25V$ | SYMBOL PAR | , i | PARAMETER TO | FROM | | LIMITS | | | | |------------------|------------------|-----------------------------------------|--------------|--------------------------------------------|--------|------------------|-----|------| | | PARAMETER | | | TEST CONDITIONS | Min | Typ <sup>2</sup> | Max | UNIT | | Access ti | me <sup>1</sup> | *************************************** | | | | | | | | t <sub>AA</sub> | | Output | Address | Latched or transparent read <sup>3,4</sup> | | 45 | 60 | ns | | t <sub>CE</sub> | | Output | Chip Enable | | | 25 | 40 | ns | | Disable ti | me <sup>6</sup> | | • | | | | | | | t <sub>CD</sub> | | Output | Chip Disable | Latched or transparent read <sup>3,4</sup> | · | 25 | 40 | ns | | Setup and | d hold time | | | | | | | | | tcos | Setup time | Output | Chip Enable | Latched read only <sup>4,5</sup> | 40 | | | ns | | t <sub>CDH</sub> | Hold time | Output | Chip Enable | Latched read only <sup>4,5</sup> | 10 | | | ns | | Hold time | | • | | · | - | • | | | | t <sub>ADH</sub> | Hold time | Address | Strobe | Latched read only <sup>4,5</sup> | | 0 | | ns | | Pulse wid | ith | | | · · · · · · · · · · · · · · · · · · · | | | | | | tsw | Strobe | | | Latched read only <sup>4,5</sup> | 30 | 15 | | ns | | Latch tim | e | | | | | | | | | tsL | Strobe | | | Latched read only <sup>4,5</sup> | 60 | 35 | | ns | | Delatch ti | ime <sup>6</sup> | - | • | | | • | | · | | t <sub>DL</sub> | Strobe | | | Latched read only <sup>4,5</sup> | | | 35 | ns | #### NOTES: - Tested at an address cycle time of 1µs. - Typical values are V<sub>CC</sub> = 5V, T<sub>amb</sub> = +25°C. If the Strobe is High, the device functions in a manner identical to conventional bipolar ROMs. The timing diagram shows valid data will appear t<sub>AA</sub> nanoseconds after the address has changed or t<sub>CE</sub> nanoseconds after the output circuit is enabled. - 4. During operation the fusing pins FE1 and FE2 must be grounded or left floating. - 5. In latched Read Mode data from any selected address will be held on the output when Strobe is lowered. Only when Strobe is raised will new location data be transferred and Chip Enable conditions be stored. The new data will appear on the outputs if the Chip Enable conditions enable the outputs. - 6. Measured at a delta of 0.5V from Logic Level with $R_1 = 750\Omega$ , $R_2 = 750\Omega$ and $C_L = 5pF$ . ## **TEST LOAD CIRCUIT** ## VOLTAGE WAVEFORM November 11, 1986 ## **TIMING DIAGRAMS** ## NOTES: - 1. If the Strobe is High, the device functions in a manner identical to conventional bipolar ROMs. The timing diagram shows valid data will appear tAA nanoseconds after the address has changed or tCE nanoseconds after the output circuit is enabled. - 2. In Latched Read Mode data from any selected address will be held on the output when Strobe is lowered. Only when Strobe is raised will new location data be transferred and Chip Enable conditions be stored. The new data will appear on the outputs if the Chip Enable conditions enable the outputs. - 3. Areas shown by crosshatch are latched data from prevous address.