# INTEGRATED CIRCUITS

# DATA SHEET

# NE/SA/SE5212A Transimpedance amplifier (140MHz)

Product specification

1995 Apr 26

IC19

# **Philips Semiconductors**



**PHILIPS** 

## NE/SA/SE5212A

#### **DESCRIPTION**

The NE/SA/SE5212A is a 14k $\Omega$  transimpedance, wideband, low noise differential output amplifier, particularly suitable for signal recovery in fiber optic receivers and in any other applications where very low signal levels obtained from high-impedance sources need to be amplified.

#### **FEATURES**

• Extremely low noise: 2.5pA/√Hz

Single 5V supply

● Large bandwidth: 140MHz

Differential outputs

Low input/output impedances

• 14kΩ differential transresistance

ESD hardened

#### **APPLICATIONS**

- Fiber-optic receivers, analog and digital
- Current-to-voltage converters

#### PIN CONFIGURATION



- Wideband gain block
- Medical and scientific instrumentation
- Sensor preamplifiers
- Single-ended to differential conversion
- Low noise RF amplifiers
- RF signal processing

#### ORDERING INFORMATION

| DESCRIPTION                              | TEMPERATURE RANGE | ORDER CODE | DWG#    |
|------------------------------------------|-------------------|------------|---------|
| 8-Pin Plastic Dual In-Line Package (DIP) | 0 to +70°C        | NE5212AN   | SOT97-1 |
| 8-Pin Plastic Small Outline (SO) Package | 0 to +70°C        | NE5212AD   | SOT96-1 |
| 8-Pin Ceramic Dual In-Line Package (DIP) | 0 to +70°C        | NE5212AFE  | 0580A   |
| 8-Pin Plastic Small Outline (SO) Package | -40°C to +85°C    | SA5212AD   | SOT96-1 |
| 8-Pin Plastic Dual In-Line Package (DIP) | -40°C to +85°C    | SA5212AN   | SOT97-1 |
| 8-Pin Ceramic Dual In-Line Package (DIP) | -40°C to +85°C    | SA5212AFE  | 0580A   |
| 8-Pin Plastic Dual In-Line Package (DIP) | -55°C to +125°C   | SE5212AN   | SOT97-1 |
| 8-Pin Ceramic Dual In-Line Package (DIP) | -55°C to +125°C   | SE5212AFE  | 0580A   |

#### **ABSOLUTE MAXIMUM RATINGS**

| CVMDOL             | DADAMETER                                                        | RATING     |            |            |      |  |  |  |
|--------------------|------------------------------------------------------------------|------------|------------|------------|------|--|--|--|
| SYMBOL             | PARAMETER                                                        | NE5212A    | SA5212A    | SE5212A    | TINU |  |  |  |
| V <sub>CC</sub>    | Power Supply                                                     | 6          | 6          | 6          | V    |  |  |  |
|                    | Power dissipation, T <sub>A</sub> =25°C (still air) <sup>1</sup> |            |            |            | 1    |  |  |  |
| _                  | 8-Pin Plastic DIP                                                | 1100       | 1100       | 1100       | mW   |  |  |  |
| P <sub>D MAX</sub> | 8-Pin Plastic SO                                                 | 750        | 750        | 750        | mW   |  |  |  |
|                    | 8-Pin Cerdip                                                     | 750        | 750        | 750        | mw   |  |  |  |
| IN MAX             | Maximum input current <sup>2</sup>                               | 5          | 5          | 5          | mA   |  |  |  |
| TA                 | Operating ambient temperature range                              | 0 to 70    | -40 to 85  | -55 to 125 | °C   |  |  |  |
| TJ                 | Operating junction                                               | -55 to 150 | -55 to 150 | -55 to 150 | °C   |  |  |  |
| T <sub>STG</sub>   | Storage temperature range                                        | -65 to 150 | -65 to 150 | -65 to 150 | °C   |  |  |  |

#### NOTES:

1. Maximum dissipation is determined by the operating ambient temperature and the thermal resistance:

8-Pin Plastic DIP: 110°C/W 8-Pin Plastic SO: 160°C/W

8-Pin Cerdip: 165°C/W

2. The use of a pull-up resistor to  $\ensuremath{V_{CC}}$  , for the PIN diode, is recommended

Philips Semiconductors Product specification

# Transimpedance amplifier (140MHz)

NE/SA/SE5212A

## **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL         | PARAMETER                   | RATING      | UNIT |
|----------------|-----------------------------|-------------|------|
| Vcc            | Supply voltage range        | 4.5 to 5.5  | V    |
| T <sub>A</sub> | Ambient temperature ranges  |             |      |
|                | NE Grade                    | 0 to +70    | °C   |
|                | SA Grade                    | -40 to +85  | °C   |
|                | SE Grade                    | -55 to +125 | °C   |
| Тj             | Junction temperature ranges |             |      |
|                | NE Grade                    | 0 to +90    | ∘c   |
|                | SA Grade                    | -40 to +105 | °C   |
|                | SE Grade                    | -55 to +145 | °C   |

#### DC ELECTRICAL CHARACTERISTICS

Minimum and Maximum limits apply over operating temperature range at  $V_{CC}$ =5V, unless otherwise specified. Typical data applies at  $V_{CC}$ =5V and  $T_A$ =25°C<sup>1</sup>.

| SYMBOL             | PARAMETER                                | TEST CONDITIONS             |     | NE5212 | Ą    | SA   | VSE521 | 2A   | UNIT |
|--------------------|------------------------------------------|-----------------------------|-----|--------|------|------|--------|------|------|
| STMBUL             |                                          | 1251 CONDITIONS             | Min | Тур    | Max  | Min  | Тур    | Max  | UNII |
| V <sub>IN</sub>    | Input bias voltage                       |                             | 0.6 | 0.8    | 0.95 | 0.55 | 0.8    | 1.05 | V    |
| V <sub>O±</sub>    | Output bias voltage                      |                             | 2.8 | 3.3    | 3.7  | 2.5  | 3.3    | 3.8  | ٧    |
| Vos                | Output offset voltage                    |                             |     |        | 80   |      |        | 120  | mV   |
| Icc                | Supply current                           |                             | 21  | 26     | 32   | 20   | 26     | 33   | mA   |
| I <sub>OMAX</sub>  | Output sink/source current               |                             | 3   | 4      |      | 3    | 4      |      | mA   |
| 1 <sub>IN</sub>    | Maximum input current (2% linearity)     | Test Circuit 6, Procedure 2 | ±60 | ±80    |      | ±40  | ±80    |      | μА   |
| I <sub>N MAX</sub> | Maximum input current overload threshold | Test Circuit 6, Procedure 4 | ±80 | ±120   |      | ±60  | ±120   |      | μΑ   |

#### NOTES:

<sup>1.</sup> As in all high frequency circuits, a supply bypass capacitor should be located as close to the part as possible.

NE/SA/SE5212A

#### **AC ELECTRICAL CHARACTERISTICS**

Minimum and Maximum limits apply over operating temperature range at V<sub>CC</sub>=5V, unless otherwise specified. Typical data applies at V<sub>CC</sub>=5V and  $T_A=25^{\circ}C^5$ .

| SYMBOL              | PARAMETER                                                     | TEST COMPITIONS                                                           | ŀ   | NE5212/ | 4    | SA  | UNIT |     |                   |  |
|---------------------|---------------------------------------------------------------|---------------------------------------------------------------------------|-----|---------|------|-----|------|-----|-------------------|--|
| SYMBUL              | PAHAMETER                                                     | TEST CONDITIONS                                                           | Min | Тур     | Max  | Min | Тур  | Max | UNII              |  |
| R <sub>T</sub>      | Transresistance (differential output)                         | DC tested, R <sub>L</sub> = ∞<br>Test Circuit 6, Procedure 1              | 9.8 | 14      | 18.2 | 9.0 | 14   | 19  | kΩ                |  |
| Ro                  | Output resistance (differential output)                       | DC tested                                                                 | 14  | 30      | 42   | 14  | 30   | 46  | Ω                 |  |
| R <sub>T</sub>      | Transresistance (single-ended output)                         | DC tested, R <sub>L</sub> = ∞                                             | 4.9 | 7       | 9.1  | 4.5 | 7    | 9.5 | kΩ                |  |
| R <sub>O</sub>      | Output resistance (single-ended output)                       | DC tested                                                                 | 7   | 15      | 21   | 7   | 15   | 23  | Ω                 |  |
|                     |                                                               | Test Circuit 1                                                            |     |         |      |     |      |     |                   |  |
|                     |                                                               | D package,                                                                |     |         |      |     |      | •   |                   |  |
| f <sub>3dB</sub>    | Bandwidth (-3dB)                                              | T <sub>A</sub> = 25°C                                                     | 100 | 140     |      | 100 | 140  |     | MHz               |  |
|                     |                                                               | N, FE packages,                                                           |     |         | l    |     |      |     |                   |  |
|                     |                                                               | T <sub>A</sub> = 25°C                                                     | 100 | 120     |      | 100 | 120  |     |                   |  |
| R <sub>IN</sub>     | Input resistance                                              |                                                                           | 75  | 110     | 143  | 70  | 110  | 150 | Ω                 |  |
| C <sub>IN</sub>     | Input capacitance                                             |                                                                           |     | 10      | 15   |     | 10   | 18  | pF                |  |
| ΔR/ΔV               | Transresistance power supply sensitivity                      | V <sub>CC</sub> = 5 ±0.5V                                                 |     | 9.6     |      |     | 9.6  |     | %/V               |  |
| ΔR/ΔΤ               | Transresistance ambient temperature sensitivity               | D package<br>ΔΤ <sub>A</sub> = Τ <sub>A MAX</sub> -Τ <sub>A MIN</sub>     |     | 0.05    |      |     | 0.05 |     | %/°C              |  |
| I <sub>N</sub>      | RMS noise current spectral density (referred to input)        | Test Circuit 2<br>f = 10MHz T <sub>A</sub> = 25°C                         |     | 2.5     |      |     | 2.5  |     | p <b>A</b> /√Hz   |  |
|                     | Integrated RMS noise current over the                         | T <sub>A</sub> = 25°C Test Circuit 2<br>Δf = 50MHz                        |     | 20      |      |     |      |     |                   |  |
|                     | bandwidth (referred to input) $C_S = 0^1$                     | Δf = 100MHz                                                               |     | 27      |      |     | 27   |     |                   |  |
| I <sub>T</sub>      |                                                               | Δf = 200MHz                                                               |     | 40      |      |     | 40   |     | nA                |  |
| ·                   |                                                               | Δf = 50MHz                                                                |     | 22      |      |     | 22   |     |                   |  |
|                     | C <sub>S</sub> = 1pF                                          | $\Delta f = 100MHz$                                                       |     | 32      |      |     | 32   |     |                   |  |
|                     |                                                               | $\Delta f = 200MHz$                                                       |     | 52      |      |     | 52   |     |                   |  |
| PSRR                | Power supply rejection ratio <sup>2</sup>                     | Any package DC tested $\Delta V_{CC} = 0.1V$ Equivalent AC Test Circuit 3 | 26  | 33      |      | 20  | 33   |     | dB                |  |
| PSRR                | Power supply rejection ratio <sup>2</sup> (ECL configuration) | Any package<br>f = 0.1MHz <sup>1</sup><br>Test Circuit 4                  |     | 23      |      |     | 23   |     | dB                |  |
| V <sub>O MAX</sub>  | Maximum differential output voltage swing                     | R <sub>L</sub> = ∞<br>Test Circuit 6, Procedure 3                         | 2.4 | 3.2     |      | 1.7 | 3.2  |     | V <sub>P-P</sub>  |  |
| V <sub>IN MAX</sub> | Maximum input amplitude for output duty cycle of 50 ±5%3      | Test Circuit 5                                                            |     | 325     |      |     | 325  |     | mV <sub>P-P</sub> |  |
| t <sub>R</sub>      | Rise time for 50mV output signal <sup>4</sup>                 | Test Circuit 5                                                            |     | 2.0     |      |     | 2.0  |     | ns                |  |

- 1. Package parasitic capacitance amounts to about 0.2pF.
- 2. PSRR is output referenced and is circuit board layout dependent at higher frequencies. For best performance use RF filter in V<sub>CC</sub> line.
- 3. Guaranteed by linearity and over load tests.
- 4. t<sub>R</sub> defined as 20-80% rise time. It is guaranteed by -3dB bandwidth test.
  5. As in all high frequency circuits, a supply bypass capacitor should be located as close to the part as possible.

## NE/SA/SE5212A

#### **TEST CIRCUITS**







# NE/SA/SE5212A

#### **TEST CIRCUITS (Continued)**





SD00339

## NE/SA/SE5212A



## NE/SA/SE5212A



# NE/SA/SE5212A

## TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



## NE/SA/SE5212A

#### TYPICAL PERFORMANCE CHARACTERISTICS (Continued)



## NE/SA/SE5212A

#### THEORY OF OPERATION

Transimpedance amplifiers have been widely used as the preamplifier in fiber-optic receivers. The NE5212A is a wide bandwidth (typically 140MHz) transimpedance amplifier designed primarily for input currents requiring a large dynamic range, such as those produced by a laser diode. The maximum input current before output stage clipping occurs at typically 240µA. The NE5212A is a bipolar transimpedance amplifier which is current driven at the input and generates a differential voltage signal at the outputs. The forward transfer function is therefore a ratio of the differential output voltage to a given input current with the dimensions of ohms. The main feature of this amplifier is a wideband, low-noise input stage which is desensitized to photodiode capacitance variations. When connected to a photodiode of a few picoFarads, the frequency response will not be degraded significantly. Except for the input stage, the entire signal path is differential to provide improved power-supply rejection and ease of interface to ECL type circuitry. A block diagram of the circuit is shown in Figure 1. The input stage (A1) employs shunt-series feedback to stabilize the current gain of the amplifier. The transresistance of the amplifier from the current source to the emitter of Q3 is approximately the value of the feedback resistor,  $R_F=7k\Omega$ . The gain from the second stage (A2) and emitter followers (A3 and A4) is about two. Therefore, the differential transresistance of the entire amplifier, RT is

$$R_T = \frac{V_{OUT}(diff)}{I_{IN}} = 2R_F = 2(7.2K) = 14.4k\Omega$$

The single-ended transresistance of the amplifier is typically  $3.6k\Omega$ .

The simplified schematic in Figure 2 shows how an input current is converted to a differential output voltage. The amplifier has a single input for current which is referenced to Ground 1. An input current from a laser diode, for example, will be converted into a voltage by the feedback resistor  $R_F$ . The transistor Q1 provides most of the open loop gain of the circuit,  $A_{VOL}{\approx}70$ . The emitter follower  $Q_2$  minimizes loading on  $Q_1$ . The transistor  $Q_4$ , resistor  $R_7$ , and  $V_{B1}$  provide level shifting and interface with the  $Q_{15}-Q_{16}$  differential pair of the second stage which is biased with an internal reference,  $V_{B2}$ . The differential outputs are derived from emitter followers  $Q_{11}-Q_{12}$  which are biased by constant current sources. The collectors of  $Q_{11}-Q_{12}$  are bonded to an external pin,  $V_{CC2}$ , in order to reduce the feedback to the input stage. The output impedance is about  $17\Omega$  single-ended. For ease of performance evaluation, a  $33\Omega$  resistor is used in series with each output to match to a  $50\Omega$  test system.

#### **BANDWIDTH CALCULATIONS**

The input stage, shown in Figure 3, employs shunt-series feedback to stabilize the current gain of the amplifier. A simplified analysis can determine the performance of the amplifier. The equivalent input capacitance,  $C_{IN}$ , in parallel with the source,  $I_S$ , is approximately 7.5pF, assuming that  $C_S$ =0 where  $C_S$  is the external source capacitance.

Since the input is driven by a current source the input must have a low input resistance. The input resistance,  $R_{IN}$ , is the ratio of the incremental input voltage,  $V_{IN}$ , to the corresponding input current,  $I_{IN}$  and can be calculated as:

$$R_{IN} = \frac{V_{IN}}{I_{IN}} = \frac{R_F}{1 + A_{VOL}} = \frac{7.2K}{70} = 103\Omega$$

More exact calculations would yield a higher value of  $110\Omega$ .

Thus C<sub>IN</sub> and R<sub>IN</sub> will form the dominant pole of the entire amplifier;

$$f_{-3dB} = \frac{1}{2\pi R_{IN} C_{IN}}$$

Assuming typical values for  $R_F = 7.2k\Omega$ ,  $R_{IN} = 110\Omega$ ,  $C_{IN} = 10pF$ 

$$f_{-3dB} = \frac{1}{2\pi (110) 10 \cdot 10^{-12}} = 145MHz$$

The operating point of Q1, Figure 2, has been optimized for the lowest current noise without introducing a second dominant pole in the pass-band. All poles associated with subsequent stages have been kept at sufficiently high enough frequencies to yield an overall single pole response. Although wider bandwidths have been achieved by using a cascade input stage configuration, the present solution has the advantage of a very uniform, highly desensitized frequency response because the Miller effect dominates over the external photodiode and stray capacitances. For example, assuming a source capacitance of 1pF, input stage voltage gain of 70,  $R_{\rm IN}$  = 60 $\Omega$  then the total input capacitance,  $C_{\rm IN}$  = (1+7.5) pF which will lead to only a 12% bandwidth reduction.



Figure 1. NE5212A - Block Diagram

#### NOISE

Most of the currently installed fiber-optic systems use non-coherent transmission and detect incident optical power. Therefore, receiver noise performance becomes very important. The input stage achieves a low input referred noise current (spectral density) of 3.5 p A/Hz. The transresistance configuration assures that the external high value bias resistors often required for photodiode biasing will not contribute to the total noise system noise. The equivalent input  $_{\text{RMS}}$  noise current is strongly determined by the quiescent current of  $Q_1$ , the feedback resistor  $R_{\text{F}}$  and the bandwidth; however, it is not dependent upon the internal Miller-capacitance. The measured wideband noise was 66nA in a 200MHz bandwidth.

## NE/SA/SE5212A



Figure 2. Transimpedance Amplifier



Figure 3. Shunt-Series Input Stage

#### **DYNAMIC RANGE**

The electrical dynamic range can be defined as the ratio of maximum input current to the peak noise current:

Electrical dynamic range, D<sub>E</sub>, in a 200MHz bandwidth assuming  $I_{INMAX} = 240\mu A$  and a wideband noise of  $I_{EQ} = 52n A_{RMS}$  for an external source capacitance of  $C_S = 1pF$ .

$$D_E = \frac{\text{(Max. input current)}}{\text{(Peak noise current)}}$$

$$D_{E}(dB) = 20 \log \frac{(120 \cdot 10^{-6})}{(\sqrt{2} 52nA)}$$

$$D_E(dB) = 20 log \frac{(120 \mu A)}{(73 n A)} = 64 dB$$

In order to calculate the optical dynamic range the incident optical power must be considered.

For a given wavelength  $\lambda$ ;

Energy of one Photon =  $\frac{hc}{\lambda}$  watt sec (Joule)

Where h=Planck's Constant =  $6.6 \times 10^{-34}$  Joule sec.

c = speed of light =  $3 \times 10^8$  m/sec

c /  $\lambda$  = optical frequency

No. of incident photons/sec= where P=optical incident power

No. of incident photons/sec = 
$$\frac{P}{hc}$$

where P = optical incident power

No. of generated electrons/sec =  $\frac{P}{hc}$ .

where  $\eta$  = quantum efficiency

$$= \frac{\text{no. of generated electron hole paris}}{\text{no. of incident photons}}$$

$$\therefore I = \eta \cdot \frac{P}{hc} \cdot e \text{ Amps (Coulombs/sec.)}$$

where e = electron charge =  $1.6 \times 10^{-19}$  Coulombs

Responsivity R = 
$$\frac{\frac{\eta \cdot \theta}{hc}}{\lambda}$$
Amp/watt

$$I = P \cdot R$$

Assuming a data rate of 400 Mbaud (Bandwidth, B=200MHz), the noise parameter Z may be calculated as:1

$$Z = \frac{I_{EQ}}{qB} = \frac{52 \cdot 10^{-9}}{(1.6 \cdot 10^{-19})(200 \cdot 10^{6})} = 1625 \left(\frac{Amp}{Amp}\right)$$

where Z is the ratio of <sub>RMS</sub> noise output to the peak response to a single hole-electron pair. Assuming 100% photodetector quantum efficiency, half mark/half space digital transmission, 850nm lightwave and using Gaussian approximation, the minimum required optical power to achieve 10<sup>-9</sup> BER is:

$$P_{avMIN} = 12 \frac{hc}{\lambda} B Z = 12 (2.3 \cdot 10^{-19})$$

$$200 \cdot 10^6 \ 1625 = 897 \text{nW} = -30.5 \text{dBm},$$

where h is Planck's Constant, c is the speed of light,  $\lambda$  is the wavelength. The minimum input current to the NE5212A, at this input power is:

$$I_{avMIN} = qP_{avMIN} \frac{\lambda}{bc}$$

$$=\frac{897\cdot 10^{-9}\cdot 1.6\cdot 10^{-19}}{2.3\cdot 10^{-19}}$$

= 624nA

## NE/SA/SE5212A

Choosing the maximum peak overload current of  $I_{avMAX}$ =120 $\mu$ A, the maximum mean optical power is:



Figure 4. Variable Gain Circuit

$$P_{avMAX} = \frac{hcl_{avMAX}}{\lambda q} = \frac{2.3 \cdot 10^{-19} (120 \cdot 10^{-6})}{1.6 \cdot 10^{-19}}$$
$$= 172 \mu W \text{ or } -7.6 dBm$$

Thus the optical dynamic range, Do is:

$$D_O = P_{avMAX} - P_{avMIN} = -30.5 - (-7.6) = 22.8dB.$$

This represents the maximum limit attainable with the NE5212A operating at 200MHz bandwidth, with a half mark/half space digital transmission at 820nm wavelength.

#### APPLICATION INFORMATION

Package parasitics, particularly ground lead inductances and parasitic capacitances, can significantly degrade the frequency response. Since the NE5212A has differential outputs which can feed back signals to the input by parasitic package or board layout capacitances, both peaking and attenuating type frequency response shaping is possible. Constructing the board layout so that Ground 1 and Ground 2 have very low impedance paths has produced the best results. This was accomplished by adding a ground-plane stripe underneath the device connecting Ground 1, Pins 8-11, and Ground 2, Pins 1 and 2 on opposite ends of the SO14 package. This ground-plane stripe also provides isolation between the output return currents flowing to either V<sub>CC2</sub> or Ground 2 and the input photodiode currents to flowing to Ground 1. Without this ground-plane stripe and with large lead inductances on the board, the part may be unstable and oscillate near 800MHz. The easiest way to realize that the part is not functioning normally is to measure the DC voltages at the outputs. If they are not close to their quiescent values of 3.3V (for a 5V supply), then the circuit may be oscillating. Input pin layout necessitates that the photodiode be physically very close to the input and Ground 1. Connecting Pins 3 and 5 to Ground 1 will tend to shield the input but it will also tend to increase the capacitance on the input and slightly reduce the bandwidth.

As with any high-frequency device, some precautions must be observed in order to enjoy reliable performance. The first of these is the use of a well-regulated power supply. The supply must be capable of providing varying amounts of current without significantly changing the voltage level. Proper supply bypassing requires that a good quality 0.1µF high-frequency capacitor be inserted between  $V_{CC1}$  and  $V_{CC2}$ , preferably a chip capacitor, as close to the package pins as possible. Also, the parallel combination of 0.1µF capacitors with 10µF tantalum capacitors from each supply,  $V_{CC1}$  and  $V_{CC2}$ , to the ground plane should provide adequate decoupling. Some applications may require an RF choke in series with the power supply line. Separate analog and digital ground leads must be maintained and printed circuit board ground plane should be employed whenever possible.

#### **BASIC CONFIGURATION**

A trans resistance amplifier is a current-to-voltage converter. The forward transfer function then is defined as voltage out divided by current in, and is stated in ohms. The lower the source resistance, the higher the gain. The NE5212A has a differential transresistance of  $14k\Omega$  typically and a single-ended transresistance of  $7k\Omega$  typically. The device has two outputs: inverting and non-inverting. The output

voltage in the differential output mode is twice that of the output voltage in the single-ended mode. Although the device can be used without coupling capacitors, more care is required to avoid upsetting the internal bias nodes of the device. Figure 4 shows some basic configurations.

#### **VARIABLE GAIN**

Figure 5 shows a variable gain circuit using the NE5212A and the NE5230 low voltage op amp. This op amp is configured in a non-inverting gain of five. The output drives the gate of the SD210 DMOS FET. The series resistance of the FET changes with this output voltage which in turn changes the gain of the NE5212A. This circuit has a distortion of less than 1% and a 25dB range, from -42.2dBm to -15.9dBm at 50MHz, and a 45dB range, from -60dBm to -14.9dBm at 10MHz with 0 to 1V of control voltage at  $V_{\rm CC}$ .



Figure 5. Variable Gain Circuit

Philips Semiconductors Product specification

# Transimpedance amplifier (140MHz)

### NE/SA/SE5212A

#### **16MHZ CRYSTAL OSCILLATOR**

Figure 6 shows a 16MHz crystal oscillator operating in the series resonant mode using the NE5212A. The non-inverting input is fed back to the input of the NE5212A in series with a 2pF capacitor. The output is taken from the inverting output.



Figure 6. 16MHz Crystal Oscillator

#### **DIGITAL FIBER OPTIC RECEIVER**

Figures 7 and 8 show a fiber optic receiver using off-the-shelf components.

The receiver shown in Figure 7 uses the NE5212A, the Philips Semiconductors 10116 ECL line receiver, and Philips/Amperex BPF31 PIN diode. The circuit is a capacitor-coupled receiver and utilizes positive feedback in the last stage to provide the hysteresis. The amount of hysteresis can be tailored to the individual application by changing the values of the feedback resistors to maintain the desired balance between noise immunity and sensitivity. At room temperature, the circuit operates at 50Mbaud with a BER of 10E-10 and over the automotive temperature range at 40Mbaud with a BER of 10E-9. Higher speed experimental diodes have been used to operate this circuit at 220Mbaud with a BER of 10E-10.

Figure 8 depicts a TTL receiver using the NE5212A and the NE5214 fast amplifier system along with the Philips/Amperex PIN diode. The system shown is optimized for 50 Mb/s Non Return to Zero (NRZ) data. A link status indication is provided along with a jamming function when the input level is below a user-programmable threshold level.



Figure 7. ECL Fiber Optic Receiver

# NE/SA/SE5212A



Figure 8. A 50Mb/s TTL Digital Fiber Optic Receiver

## NE/SA/SE5212A



Figure 9. NE/SA/SE5212A Bonding Diagram

#### **Die Sales Disclaimer**

Due to the limitations in testing high frequency and other parameters at the die level, and the fact that die electrical characteristics may shift after packaging, die electrical parameters are not specified and die are not guaranteed to meet electrical characteristics (including temperature range) as noted in this data sheet which is intended only to specify electrical characteristics for a packaged device.

All die are 100% functional with various parametrics tested at the wafer level, at room temperature only (25°C), and are guaranteed to be 100% functional as a result of electrical testing to the point of wafer sawing only. Although the most modern processes are utilized for wafer sawing and die pick and place into waffle pack

carriers, it is impossible to guarantee 100% functionality through this process. There is no post waffle pack testing performed on individual die.

Since Philips Semiconductors has no control of third party procedures in the handling or packaging of die, Philips Semiconductors assumes no liability for device functionality or performance of the die or systems on any die sales.

Although Philips Semiconductors typically realizes a yield of 85% after assembling die into their respective packages, with care customers should achieve a similar yield. However, for the reasons stated above, Philips Semiconductors cannot guarantee this or any other yield on any die sales.

# NE/SA/SE5212A

## 0580A 8-PIN (300 mils wide) CERAMIC DUAL IN-LINE (F) PACKAGE



# NE/SA/SE5212A

## DIP8: plastic dual in-line package; 8 leads (300 mil)

SOT97-1









#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | b <sub>2</sub> | O              | D <sup>(1)</sup> | E <sup>(1)</sup> | e    | e <sub>1</sub> | L            | ME           | MH           | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|--------------|-------|--------------------------|
| mm     | 4.2       | 0.51                   | 3.2                    | 1.73<br>1.14   | 0.53<br>0.38   | 1.07<br>0.89   | 0.36<br>0.23   | 9.8<br>9.2       | 6.48<br>6.20     | 2.54 | 7.62           | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3  | 0.254 | 1.15                     |
| inches | 0.17      | 0.020                  | 0.13                   | 0.068<br>0.045 | 0.021<br>0.015 | 0.042<br>0.035 | 0.014<br>0.009 | 0.39<br>0.36     | 0.26<br>0.24     | 0.10 | 0.30           | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01  | 0.045                    |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE |        | REFER    | EUROPEAN   | IOOUE DATE |                                 |
|---------|--------|----------|------------|------------|---------------------------------|
| VERSION | IEC    | JEDEC    | PROJECTION | ISSUE DATE |                                 |
| SOT97-1 | 050G01 | MO-001AN |            |            | <del>92-11-17</del><br>95-02-04 |

# NE/SA/SE5212A

#### SO8: plastic small outline package; 8 leads; body width 3.9mm

SOT96-1





#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub>   | A <sub>2</sub> | Аз   | bр           | С                | D <sup>(1)</sup> | E <sup>(2)</sup> | •     | HE           | L     | Lp             | Q              | v    | w    | у     | Z <sup>(1)</sup> | θ  |
|--------|-----------|------------------|----------------|------|--------------|------------------|------------------|------------------|-------|--------------|-------|----------------|----------------|------|------|-------|------------------|----|
| mm     | 1.75      | 0.25<br>0.10     | 1.45<br>1.25   | 0.25 | 0.49<br>0.36 | 0.25<br>0.19     | 5.0<br>4.8       | 4.0<br>3.8       | 1.27  | 6.2<br>5.8   | 1.05  | 1.0<br>0.4     | 0.7<br>0.6     | 0.25 | 0.25 | 0.1   | 0.7<br>0.3       | 8° |
| inches |           | 0.0098<br>0.0039 |                | 0.01 |              | 0.0098<br>0.0075 | 0.20<br>0.19     | 0.16<br>0.15     | 0.050 | 0.24<br>0.23 | 0.041 | 0.039<br>0.016 | 0.028<br>0.024 | 0.01 | 0.01 | 0.004 | 0.028<br>0.012   | o° |

#### Notes

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE |          | REFER    | RENCES | EUROPEAN   | ICCUIE DATE                     |
|---------|----------|----------|--------|------------|---------------------------------|
| VERSION | IEC      | JEDEC    | EIAJ   | PROJECTION | ISSUE DATE                      |
| SOT96-1 | 076E03\$ | MS-012AA |        |            | <del>92-11-17</del><br>95-02-04 |