Aug.5,2002 Ver.5 Under Development ## **SPDT SWITCH GaAs MMIC** ## **■ GENERAL DESCRIPTION** NJG1542HB3 is a GaAs SPDT switch IC that features small-sized package and low insertion loss, and ideally suited for T/R switch of digital cordless telephone or other digital wireless systems. This switch is operated in the wide frequency range from 100MHz to 2.5GHz at low operating voltage from +2.5V. The ultra small & ultra thin USB8-B3 package is adopted. #### **■ PACKAGE OUTLINE** NJG1542HB3 #### **■ FEATURES** ●Low control voltage +2.7V typ. ●Low insertion loss 0.4dB typ. @f=1.0GHz 0.45dB typ. @f=2.0GHz 0.5dB typ. @f=2.5GHz 25dB typ. @f=1.0GHz 20dB typ. @f=2.0GHz ●Pin at 1dB compression point 18dB typ. @f=2.5GHz 26dBm typ. @f=2.5GHz ●Low control current 15uA typ. ●Ultra small & ultra thin package USB8-B3 (Package size: 1.5x1.5x0.75mm) ## **■ PIN CONFIGURATION** High isolation # USB8-B3 Type (TOP VIEW) ## Pin connection 1.P1 2.GND 3.P2 4.GND 5.VCTL2 6.PC 7.VCTL1 8.GND ## **■ TRUTH TABLE** Control Voltage: "H"=V<sub>CTL (H)</sub>, "L"=V<sub>CTL (L)</sub> | V <sub>CTL1</sub> | Н | L | |-------------------|-----|-----| | V <sub>CTL2</sub> | L | Н | | PC - P1 | ON | OFF | | PC - P2 | OFF | ON | ## ■ ABSOLUTE MAXIMUM RATINGS | PARAMETER | SYMBOL | CONDITIONS | CONDITIONS | UNITS | |-----------------|------------------|---------------------------|------------|-------| | RF Input Power | P <sub>IN</sub> | V <sub>CTL</sub> =0V/2.7V | 27 | dBm | | Control Voltage | V <sub>CTL</sub> | VCTL terminal | 7.5 | V | | Operating Temp. | $T_{opr}$ | | -40~+85 | °C | | Storage Temp. | $T_{stg}$ | | -55~+150 | °C | ## **■ ELECTRICAL CHARACTERISTICS** | PARAMETERS | SYMBOL | eneral conditions: V <sub>CTL (L)</sub> =0V | MIN | TYP | MAX | UNITS | |---------------------------------|----------------------|---------------------------------------------|------|------|------|-------| | Control Voltage (LOW) | V <sub>CTL (L)</sub> | | -0.2 | - | 0.2 | V | | Control Voltage (HIGH) | V <sub>CTL (H)</sub> | | 2.5 | 2.7 | 6.5 | V | | Control Current | I <sub>CTL</sub> | f=2.5GHz, P <sub>IN</sub> =18dBm | - | 15 | 30 | uA | | Insertion Loss 1 | LOSS1 | f=1.0GHz, P <sub>IN</sub> =18dBm | - | 0.4 | 0.55 | dB | | Insertion Loss 2 | LOSS2 | f=2.0GHz, P <sub>IN</sub> =18dBm | - | 0.45 | 0.5 | dB | | Insertion Loss 3 | LOSS3 | f=2.5GHz, P <sub>IN</sub> =18dBm | - | 0.5 | 0.65 | dB | | Isolation 1 | ISL1 | f=1.0GHz, P <sub>IN</sub> =18dBm | 22 | 25 | - | dB | | Isolation 2 | ISL2 | f=2.0GHz, P <sub>IN</sub> =18dBm | 17 | 20 | - | dB | | Isolation 3 | ISL2 | f=2.5GHz, P <sub>IN</sub> =18dBm | 15 | 18 | - | dB | | Pin at 1dB<br>Compression Point | P <sub>-1dB</sub> | f=2.5GHz | 24.5 | 26 | - | dBm | | VSWR | VSWR | f=0.1~2.5GHz, ON state | - | 1.1 | 1.3 | | | Switching time | $T_{SW}$ | f=0.1~2.5GHz | - | 20 | 100 | ns | ## **■**TERMINAL INFORMATION | No. | CVMPOL | DESCRIPTION | | |------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | INO. | SYMBOL | DESCRIPTION RF port. This port is connected with PC port by controlling 7 <sup>th</sup> pin (V <sub>CTL(H)</sub> ) to | | | 1 | P1 | 2.5~6.5V and 5 <sup>th</sup> pin( $V_{CTL(L)}$ ) to -0.2~+0.2V. An external capacitor is required to block the DC bias voltage of internal circuit. (100MHz: 0.01uF, 0.1~0.5GHz: 1000pF, 0.5~2.5GHz: 56pF) | | | 2 | GND | Ground terminal. Please connect this terminal with ground plane as close as possible for excellent RF performance. | | | 3 | P2 | RF port. This port is connected with PC port by controlling $5^{th}$ pin ( $V_{CTL\ (H)}$ ) to 2.5~6.5V and $7^{th}$ pin( $V_{CTL\ (L)}$ ) to -0.2~+0.2V. An external capacitor is required to block the DC bias voltage of internal circuit. (100MHz: 0.01uF, 0.1~0.5GHz: 1000pF, 0.5~2.5GHz: 56pF) | | | 4 | GND | Ground terminal. Please connect this terminal with ground plane as close as possible for excellent RF performance. | | | 5 | VCTL2 | Control port 2. The voltage of this port controls PC to P2 state. The 'ON' and 'OFF' state is toggled by controlling voltage of this terminal such as high-state (2.5~6.5V) or low-state (-0.2~+0.2V). The voltage of 7 <sup>th</sup> pin have to be set to opposite state. The bypass capacitor has to be chosen to reduce switching time delay from 10pF~1000pF range. | | | 6 | PC | Common RF port. In order to block the DC bias voltage of internal circuit, an external capacitor is required. (100MHz:0.01uF, 0.1~0.5GHz: 1000pF, 0.5~2.5GHz: 56pF) | | | 7 | VCTL1 | Control port 1. The voltage of this port controls PC to P1 state. The 'ON' and 'OFF' state is toggled by controlling voltage of this terminal such as high-state (2.5~6.5V) or low-state (-0.2~+0.2V). The voltage of 5 <sup>th</sup> pin have to be set to opposite state. The bypass capacitor has to be chosen to reduce switching time delay from 10pF~1000pF range. | | | 8 | GND | Ground terminal. Please connect this terminal with ground plane as close as possible for excellent RF performance. | | ## **■ELECTRICAL CHARACTERISTICS** (With Application circuit, Losses of external circuit are excluded) ## **PC-P1 Insertion Loss vs. Frequency** ## PC-P2 Insertion Loss vs. Frequency ## PC-P1 Isolation vs. Frequency ## PC-P2 Isolation vs. Frequency ## **MELECTRICAL CHARACTERISTICS** (With Application circuit, Losses of external circuit are excluded) ## **■APPLICATION CIRCUIT** Parts List | Parts ID | Constant | Notes | |----------|----------|--------------| | C1~C3 | 56pF | GRM36 MURATA | | C4, C5 | 10pF | GRM36 MURATA | | R1 | 560ΚΩ | 1608 Size | ## **■**RECOMMENDED PCB DESIGN (TOP VIEW) PCB:FR-4, t=0.5mm Capacitor: Size 1005 Strip Line Width=1.0mm PCB Size: 19.4x14.0mm Circuit losses including losses of capacitors and connectors | or capacitors and connectors | | | |------------------------------|-----------|--| | freq (GHz) | Loss (dB) | | | 0.8 | 0.11 | | | 1.0 | 0.12 | | | 1.5 | 0.16 | | | 1.8 | 0.19 | | | 2.0 | 0.21 | | | 2.5 | 0.27 | | ## **PRECAUTIONS** - [1] The DC blocking capacitors have to be placed at RF terminal of P1, P2 and PC. - [2] To reduce stlipline influence on RF characteristics, please locate bypass capacitors (C4, C5) close to each terminals. - [3] To avoid degradation of isolation or high power characteristics, please layout ground pattern right under this IC. ## **■PACKAGE OUTLINE** (USB8-B3) Cautions on using this product This product contains Gallium-Arsenide (GaAs) which is a harmful material. - Do NOT eat or put into mouth. - Do NOT dispose in fire or break up this product. - Do NOT chemically make gas or powder with this product. - To waste this product, please obey the relating law of your country. This product may be damaged with electric static discharge (ESD) or spike voltage. Please handle with care to avoid these damages. [CAUTION] The specifications on this databook are only given for information, without any guarantee as regards either mistakes or omissions. The application circuits in this databook are described only to show representative usages of the product and not intended for the guarantee or permission of any right including the industrial rights.