## NM5100/NM100500 ECL I/O 256k BiCMOS SRAM 262,144 x 1 Bit

## **General Description**

The NM5100 and NM100500 are a 262,144-bit fully static, asynchronous, random access memories organized as 262,144 words by 1 bit. The devices are based on National's advanced one micron BiCMOS III process. This process utilizes advanced lithography and processing techniques with double polysilicon and double metal bringing high density CMOS to performance driven ECL designs. National's combination of high performance technology and speed optimized circuit designs results in a very high speed memory

The NM5100 operates with a supply voltage of -5.2V $\pm 5\%$ , yet the input and output voltage levels are temperature compensated 100k ECL compatible. The NM100500 operates with a -4.2V to -4.8V supply voltage.

Reading the memory is accomplished by pulling the chip select (S) pin LOW while the write enable (W) pin remains HIGH allowing the memory contents to be displayed on the output pin (Q). The output pin will remain inactive (LOW) if either the chip select  $(\overline{S})$  pin is HIGH or the write enable  $(\overline{\overline{W}})$ pin is LOW.

Writing to the device is accomplished by having the chip select  $(\overline{S})$  and the write enable  $(\overline{W})$  pins LOW. Data on the

**Top View** 

input pin will then be written into the memory address specified on the address pins (A0-A17).

## Features

- 15 ns/18 ns speed grades over the commercial temperature range
- Balanced read and write cycle times
- Write cycle timing allows 33% of cycle time for system

**Pin Names** 

A0-A17 5

W

Q

D

V<sub>C</sub>C

VEE

Address Inputs

Chip Select

Data In

Ground

Power

Write Enable Data Out

- Temperature compensated F100k ECL I/O
- Power supply -5.2V ±5% (NM5100)
- Power supply -4.2V to -4.8V (NM100500)
- Low power dissipation <1.1W
- Soft error rate less than 100 FIT
- Over 2000V ESD protection
- One micron BiCMOS III process technology
- Over 200 mA latch-up immunity
- Low inductance, high density 24-pin flatpack

## **Connection Diagrams** 365 x 535 Ceramic Flatpack (30 Mil Lead Pitch) 400 Mil Ceramic DIP 24 23 24 Vcc 22 ΑO 23 -D 22 ٠Ē 20 D ·W 21 42 vcc. -A17 20 -416 19 AO. -A15 A1 · 17 -A14 A2 -A13 ۸7 -A3 A8 -15 -A12 14 - A11 TI /D/9451-2 13 -A10 **Top View** TL/D/9451-1

-A15

-A14

-A13

-A11

- A8 16

- A7 15

- A6

21 -A12

19 -A10

18 -V<sub>EE</sub>

17 - A9

13 - A5