# NM93CS06LZ/CS46LZ/CS56LZ/CS66LZ 256-/1024-/2048-/4096-Bit Serial EEPROM with Extended Voltage (2.7V to 5.5V) and Data Protect (MICROWIRE™ Bus Interface) ## **General Description** The NM93CS06LZ/CS46LZ/CS56LZ/CS66LZ devices are 256/1024/2048/4096 bits, respectively, of non-volatile electrically erasable memory divided into 16/64/128/256 x 16-bit registers (addresses). The NM93CSxxLZ Family functions in an extended voltage operating range and is fabricated using National Semiconductor's floating gate CMOS technology for high reliability, high endurance and low power consumption. N registers (N $\leq$ 16, N $\leq$ 64, N $\leq$ 128, N $\leq$ 256) can be protected against data modification by programming the Protect Register with the address of the first register to be protected against data modification. (All registers greater than, or equal to, the selected address are then protected from further change.) Additionally, this address can be "locked" into the device, making all future attempts to change data impossible. These devices are available in both SO and TSSOP packages for small space considerations. The serial interface that control these EEPROMs is MICROWIRE compatible, providing simple interfacing to standard microcontrollers and microprocessors. There are a total of 10 instructions, 5 which operate on the EEPROM memory and 5 which operate on the Protect Register. The memory instructions are READ, WRITE, WRITE ALL, WRITE ENABLE, and WRITE DISABLE. The Protect register instructions are PRREAD, PRWRITE, PRCLEAR, PRDISABLE and PRENABLE. ### **Features** - 2.7V to 5.5V operation in all modes - Less than 1.0 µA standby current - Sequential register read - Write protection in a user-defined section of memory - Typical active current of 200 µA - Direct write: no erase before program - Reliable CMOS floating gate technology - MICROWIRE compatible serial I/O - Self-timed programming cycle - Device status indication during programming mode - 40 years data retention - Endurance: 10<sup>6</sup> changes - Packages available: 8-pin SO, 8-pin DIP, 8-Pin TSSOP # **Block Diagram** TL/D/11807-1 ## **Connection Diagrams** Dual-In-Line Package (N), 8-Pin SO Package (M8) and 8-Pin TSSOP Package (MT8) TL/D/11807-2 NS Package Number N08E (N) NS Package Number M08A (M8) NS Package Number MTC08 (MT8) ### Pin Names | CS | Chip Select | | | | | | | |-----------------|-------------------------|--|--|--|--|--|--| | SK | Serial Data Clock | | | | | | | | DI | Serial Data Input | | | | | | | | DO | Serial Data Output | | | | | | | | GND | Ground | | | | | | | | PE | Program Enable | | | | | | | | PRE | Protect Register Enable | | | | | | | | V <sub>CC</sub> | Power Supply | | | | | | | # **Ordering Information** Commercial Temp. Range (0°C to +70°C) #### Order Number NM93CS06LZN/NM93CS46LZN/NM93CS56LZN/NM93CS66LZN NM93CS06LZM8/NM93CS46LZM8/NM93CS56LZM8/NM93CS66LZM8 NM93CS46LZMT8/NM93CS56LZMT8/NM93CS66LZMT8 ### Extended Temp. Range (-40°C to +85°C) #### **Order Number** NM93CS06LZEN/NM93CS46LZEN/NM93CS56LZEN/NM93CS66LZEN NM93CS06LZEM8/NM93CS46LZEM8/NM93CS56LZEM8/NM93CS66LZEM8 NM93CS46LZEMT8/NM93CS56LZEMT8/NM93CS56LZEMT8 ### Automotive Temp. Range (-40°C to +125°C) #### Order Number NM93CS06LZVN/NM93CS46LZVN/NM93CS56LZVN/NM93CS66LZVN NM93CS06LZVM8/NM93CS46LZVM8/NM93CS56LZVM8/NM93CS66LZVM8 NM93CS06LZVMT8/NM93CS46LZVMT8/NM93CS56LZVMT8/NM93CS66LZEVT8 # Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required. please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Ambient Storage Temperature -65°C to +150°C All Input or Output Voltages with Respect to Ground V<sub>CC</sub> + 1V to -0.3V Lead Temperature (Soldering, 10 sec.) **ESD** rating +300°C 2000V # **Operating Conditions** Ambient Operating Temperature NM93CSxxLZ NM93CSxxLZE NM93CSxxLZV Power Supply (V<sub>CC</sub>) Range 0°C to +70°C -40°C to +85°C -40°C to +125°C 2.7V to 5.5V # DC and AC Electrical Characteristics: 2.7V < V<sub>CC</sub> < 4.5V | Symbol | Parameter | Parameter Part Number Conditions | | Min | Max | Units | | |------------------------------------|-------------------------------------------|----------------------------------|-----------------------------------------------------|-----------------------------|---------------------------------------------|-------|--| | ICCA | Operating Current | | CS = V <sub>IH</sub> , SK = 250 kHz | | 1 | mA | | | Iccs | Standby Current | | CS = 0V | | 1 | μА | | | i <sub>IL</sub><br>iol | Input Leakage<br>Output Leakage | | V <sub>IN</sub> = 0V to V <sub>CC</sub><br>(Note 3) | - | ± 200 | nA | | | V <sub>IL</sub><br>V <sub>IH</sub> | Input Low Voltage<br>Input High Voltage | | | -0.1<br>0.8 V <sub>CC</sub> | 0.15 V <sub>CC</sub><br>V <sub>CC</sub> + 1 | V | | | V <sub>OL</sub><br>V <sub>OH</sub> | Output Low Voltage<br>Output High Voltage | • | I <sub>OL</sub> = 10 μA<br>I <sub>OH</sub> = -10 μA | 0.9 V <sub>CC</sub> | 0.1 V <sub>CC</sub> | V | | | fsk | SK Clock Frequency | | (Note 4) | 0 | 250 | kHz | | | <sup>t</sup> skH | SK High Time | | | 1 | | μs | | | t <sub>SKL</sub> | SK Low Time | | | 1 | | μs | | | tsks | SK Setup Time | | | 0.4 | | μs | | | tcs | Minimum CS | | (Note 2) | 1 | | μs | | | tcss | CS Setup Time | | | 0.2 | | μs | | | t <sub>PRES</sub> | PRE Setup Time | | | 0.2 | | μs | | | tpes | PE Setup Time | | | 0.2 | | μs | | | t <sub>DIS</sub> | DI Setup Time | | | 0.4 | | μs | | | t <sub>DH</sub> | DO Hold Time | | | 70 | | ns | | | tcsh | CS Hold Time | - | | 0 | | μs | | | tpeh | PE Hold Time | | | 0.4 | | μS | | | t <sub>PREH</sub> | PRE Hold Time | | | 0.4 | | μs | | | <sup>t</sup> DIH | DI Hold Time | | | 0.4 | | μs | | | t <sub>PD1</sub> | Output Delay to "1" | | | | 2 | μS | | | t <sub>PD0</sub> | Output Delay to "0" | | | | 2 | μs | | | tsv | CS to Status Valid | | | | 1 | μs | | | t <sub>DF</sub> | CS to DO in<br>TRI-STATE® | | CS = V <sub>IL</sub> | | 0.4 | μs | | | t <sub>WP</sub> | Write Cycle Time | | $V_{CC} = 2.7V$ | | 15 | ms | | | | | | V <sub>CC</sub> = 2.7V | | 15 | ms | | | Symbol | Parameter | Part Number | Conditions | Min | Max | Units | |--------------------------------------|-------------------------------------------|------------------------------------------------------|------------------------------------------------------------------------|-----------------------|---------------------------|--------| | ICCA | Operating Current | | $CS = V_{IH}$ , $SK = 1.0 MHz$ | | 1 | mA | | Iccs | Standby Current | | CS = 0V | | 1 | μА | | l <sub>IL</sub><br>I <sub>OL</sub> | Input Leakage<br>Output Leakage | , | V <sub>IN</sub> = 0V to V <sub>CC</sub> | | ±200 | nA | | V <sub>IL</sub><br>V <sub>IH</sub> | Input Low Voltage<br>Input High Voltage | | | -0.1<br>2 | 0.8<br>V <sub>CC</sub> +1 | V<br>V | | V <sub>OL1</sub> | Output Low Voltage<br>Output High Voltage | | $I_{OL} = 2.1 \text{ mA}$<br>$I_{OH} = -400 \mu \text{A}$ | 2.4 | 0.4 | V<br>V | | V <sub>OL2</sub><br>V <sub>OH2</sub> | Output Low Voltage<br>Output High Voltage | · · · · · · · · · · · · · · · · · · · | $I_{OL} = 10 \mu\text{A}$ $I_{OL} = -10 \mu\text{A}$ | V <sub>CC</sub> - 0.2 | 0.2 | V | | f <sub>SK</sub> | SK Clock Frequency | | (Note 5) | 0 | 1 | MHz | | t <sub>SKH</sub> | SK High Time | NM93CS06LZ-NM93CS66LZ<br>NM93CS06LZE/V-NM93CS66LZE/V | | 250<br>300 | | ns | | t <sub>SKL</sub> | SK Low Time | | | 250 | | ns | | tsks | SK Setup Time | | SK Must Be at V <sub>IL</sub> for t <sub>SKS</sub> before CS goes high | 50 | | ns | | tcs | Minimum CS<br>Low Time | | (Note 2) | 250 | | ns | | tcss | CS Setup Time | | | 50 | | ns | | tPRES | PRE Setup Time | | | 50 | | ns | | t <sub>DH</sub> | DO Hold Time | | | · 70 | | ns | | t <sub>PES</sub> . | PE Setup Time | | | . 50 | | ns | | t <sub>DIS</sub> | DI Setup Time | | | 100 | | ns | | t <sub>CSH</sub> | CS Hold Time | | | 0. 0 | | ns | | tpeH | PE Hold Time | | | 250 | | ns | | t <sub>PREH</sub> | PRE Hold Time | | | 50 | | ns | | t <sub>DIH</sub> | DI Hold Time | | | 20 | | ns | | t <sub>PD1</sub> | Output Delay to "1" | | | | 500 | ns | | t <sub>PD0</sub> | Output Delay to "0" | | | | 500 | ns | | tsv | CS to Status Valid | | | | 500 | ns | | t <sub>DF</sub> | CS to DO in<br>TRI-STATE® | | CS = V <sub>IL</sub> | | 100 | ns | | twp | Write Cycle Time | | | | 10 | ms | ## Capacitance $T_A = 25^{\circ}C f = 1 MHz$ | Symbol | Test | Max | Units | |------------------|--------------------|-----|-------| | C <sub>OUT</sub> | Output Capacitance | 5 | pF | | C <sub>IN</sub> | Input Capacitance | 5 | pF | Note 1: Stress ratings above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 2: CS (Chip Select) must be brought low (to $V_{IL}$ ) for an interval of $t_{CS}$ in order to reset all internal device registers (device reset) prior to beginning another opcode cycle (this is shown in the opcode diagrams in the following pages). Note 3: Typical leakage values are in the 20 nA range. Note 4: The shortest allowable SK clock period = 1/f<sub>SK</sub> (as shown under the f<sub>SK</sub> parameter). Maximum SK clock speed (minimum SK period) is determined by the interaction of several AC parameters stated in the datasheet. Within this SK period, both t<sub>SKH</sub> and t<sub>SKL</sub> limits must be observed. Therefore, it is not allowable to set 1/f<sub>SK</sub> = t<sub>SKH</sub> (minimum) + t<sub>SKL</sub> (minimum) for shorter SK cycle time operation. ### **AC Test Conditions** | V <sub>CC</sub> Range | V <sub>IL</sub> /V <sub>IH</sub><br>Input Levels | V <sub>IL</sub> /V <sub>IH</sub><br>Timing Level | V <sub>OL</sub> /V <sub>OH</sub><br>Timing Level | loL/loH | | |----------------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|-----------------|--| | $2.7V \le V_{CC} < 4.5V$ (Extended Voltage Levels) | 0.3V/1.8V | 1.0V | 0.8V/1.5V | ±10 μA | | | $4.5V \le V_{CC} \le 5.5V$ (TTL Levels) | 0.4V/2.4V | 1.0V/2.0V | 0.4V/2.4V | - 2.1 mA/0.4 mA | | Output Load: 1 TTL Gate (C<sub>L</sub> = 100 pF) ## **Functional Description** The extended voltage EEPROMs of the NM93CSxxLZ Family have 10 instructions as described below. Note that MSB of any instruction is a "1" and is viewed as a start bit in the interface sequence. For the CS06 and CS46 the next 8 bits carry the op code and the 6-bit address for register selection. For the CS56 and CS66, the next 10 bits carry the op code and the 8-bit address for register selection. All Data In signals are clocked into the device on the low-to-high SK transition. ### Read and Sequential Register Read (READ): The READ instruction outputs serial data on the D0 pin. After a READ instruction is received, the instruction and address are decoded, followed by data transfer from the selected memory register into a 16-bit serial-out shift register. A dummy bit (logical 0) precedes the 16-bit data output string. Output data changes are initiated by a low to high transition of the SK clock. In the **Sequential Read** mode of operation, the memory automatically cycles to the next register after each 16 data bits are clocked out. The dummy-bit is suppressed in this mode and a continuous string of data is obtained. #### Write Enable (WEN): When $V_{CC}$ is applied to the part, it "powers up" in the Write Disable (WDS) state. Therefore, all programming modes must be preceded by a Write Enable (WEN) instruction. Once a Write Enable instruction is executed, programming remains enabled until a Write Disable (WDS) instruction is executed or $V_{CC}$ is removed from the part. #### Write (WRITE): The WRITE instruction is followed by 16 bits of data to be written into the specified address. After the last bit of data is allocated to the data-in (DI) pin, CS must be brought low before the next rising edge of the SK clock. This falling edge of the CS initiates the self-timed programming cycle. The PE pin MUST be held high while loading the WRITE instruction; however, after loading the WRITE instruction, the PE pin becomes a "don't care". The D0 pin indicates the READY/BUSY status of the chip if CS is brought high after the tcs interval. D0 = logical 0 indicates that programming is still in progress. D0 = logical 1 indicates that the register at the address specified in the instruction has been written with the data pattern specified in the instruction and that the part is ready for another instruction. ### Write All (WRALL): The WRALL instruction is valid only when the Protect Register has been cleared by executing a PRCLEAR instruction. The WRALL instruction will simultaneously program all registers with the data pattern specified in the instruction. Like the WRITE instruction, the PE pin **MUST** be held high while loading the WRALL instruction; however, after loading the WRITE instruction, the PE pin becomes a "don't care". As in the WRITE mode, the DO pin indicates the READY/BUSY status of the chip if CS is brought high after the total care. In this function is DISABLED if the protect register is in use to lock out a section memory. ### Write Disable (WDS): To protect against accidental data disturb, the WDS instruction disables all programming modes and should follow all programming operations. Execution of a READ instruction is independent of both the WEN and WDS instructions. Note: For all protect register operations: If the PRE pin is not held at $V_{\parallel H}$ , all instructions will be applied to the EEPROM array, rather than the Protect Register. ### Protect Register Read (PRREAD): The PRREAD instruction outputs the address stored in the Protect Register on the DO pin. The PRE pin **MUST** be held high while loading the instruction sequence. Following the PRREAD instruction the 6- or 8-bit address stored in the memory protect register is transferred to the serial out shift register. As in the READ mode, a dummy bit (logical 0) precedes the 6- or 8-bit address string. #### Protect Register Enable (PREN): The PREN instruction is used to enable the PRCLEAR, PRWRITE, and PRDS modes. Before the PREN mode can be entered, the part must be in the Write Enable (WEN) mode. Both the PRE and PE pins **MUST** be held high while loading the instruction sequence. Note that a PREN instruction must **immediately** precede a PRCLEAR, PRWRITE, or PRDS instruction. #### Protect Register Clear (PRCLEAR): The PRCLEAR instruction clears the address stored in the Protect Register and therefore enables **all** registers for the WRITE and WRALL instruction. The PRE and PE pins **must** be held high while loading the instruction sequence; however, after loading the PRCLEAR instruction, the PRE and PE pins become "don't care". Note that a PREN instruction must **immediately** precede a PRCLEAR instruction. Please note that the PRCLEAR instruction and the PRWRITE instruction will both program the Protect Register with all 1s. However, the PRCLEAR instruction will allow the LAST register to be programmed, whereas the PRWRITE instruction = all 1s will PREVENT the last register from being programmed. In addition, the PRCLEAR instruction will allow the use of the WRALL command, where the PRWRITE = all 1s will lock out the Bulk programming opcode. #### Protect Register Write (PRWRITE): The PRWRITE instruction is used to write into the Protect Register the address of the first register to be protected. After the PRWRITE instruction is executed, all memory registers whose addresses are greater than or equal to the address specified in the Protect Register are protected from the WRITE operation. Note that before executing a PRWRITE instruction, the Protect Register must first be cleared by executing a PRCLEAR operation and the PRE and PE pins **must** be held high while loading the instruction; however, after loading the PRWRITE instruction, the PRE and PE pins become "don't care". Note that a PREN instruction must **immediately** precede a PRWRITE instruction. #### Protect Register Disable (PRDS): The PRDS instruction is a ONE TIME ONLY instruction which renders the Protect Register unalterable in the future. Therefore, the specified registers become **PERMANENTLY** protected against data changes. As in the PRWRITE instruction the PRE and PE pins **must** be held high while loading the instruction, and after loading the PRDS instruction the PRE and PE pins become "don't care". Note that a PREN instruction must **immediately** precede a PRDS instruction. | Instruction Set for the NM93CS06LZ and NM93CS46LZ | | | | | | | | |---------------------------------------------------|----|---------|---------|--------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------| | Instruction | SB | Op Code | Address | Data | PRE | PE | Comments | | READ | 1 | 10 | A5-A0 | | 0 | Х | Reads data stored in memory, starting at specified address. | | WEN | 1 | 00 | 11XXXX | | 0 | 1 | Enable all programming modes. | | WRITE | 1 | 01 | A5~A0 | D15-D0 | 0 | 1 - | Writes address if unprotected. | | WRALL | 1 | 00 | 01XXXX | D15-D0 | 0 | 1 | Writes all registers. Valid only when Protect Register is cleared. | | WDS | 1 | 00 | 00XXXX | | 0 | Х | Disables all programming modes. | | PRREAD | 1 | 10 | XXXXXX | | 1 | х | Reads address stored in Protect Register. | | PREN | 1 | 00 | 11XXXX | | 1 | 1 | Must immediately precede PRCLEAR, PRWRITE, and PRDS instructions. | | PRCLEAR | 1 | 11 | 111111 | | 1 | 1 | Clears the Protect Register so that no registers are protected from WRITE. | | PRWRITE | 1 | 01 | A5-A0 | | 1 | 1 | Programs address into Protect Register. Thereafter, memory addresses ≥ the address in Protect Register are protected from WRITE. | | PRDS | 1 | 00 | 000000 | | 1 | 1 | ONE TIME ONLY instruction after which the address in the Protect Register cannot be altered. | Note: Address bits A5 and A4 become "Don't Care" for the NM93CS06LZ. # Instruction Set for the NM93CS56LZ and NM93CS66LZ | Instruction | SB | Op Code | Address | Data | PRE | PE | Comments | |-------------|----|---------|----------|--------|-----|----|----------------------------------------------------------------------------------------------------------------------------------| | READ | 1 | 10 | A7-A0 | | 0 | Х | Reads data stored in memory, starting at specified address. | | WEN | 1 | 00 | 11XXXXXX | | 0 | 1 | Enable all programming modes. | | WRITE | 1 | 01 | A7-A0 | D15-D0 | 0 | 1 | Writes address if unprotected. | | WRALL | 1 | 00 | 01XXXXXX | D15-D0 | 0 | 1 | Writes all registers. Valid only when Protect Register is cleared. | | WDS | 1 | 00 | 00XXXXXX | | 0 | Х | Disables all programming modes. | | PRREAD | 1_ | 10 | XXXXXXX | | 1 | Х | Reads address stored in Protect Register. | | PREN | 1 | 00 | 11XXXXXX | | 1 | 1 | Must immediately precede PRCLEAR, PRWRITE, and PRDS instructions. | | PRCLEAR | 1 | 11 | 11111111 | | 1 | 1 | Clears the "protect register" so that no registers are protected from WRITE. | | PRWRITE | 1 | 01 | A7-A0 | | 1 | 1 | Programs address into Protect Register. Thereafter, memory addresses ≥ the address in Protect Register are protected from WRITE. | | PRDS | 1 | 00 | 00000000 | | 1 | 1 | ONE TIME ONLY instruction after which the address in the Protect Register cannot be altered. | Note: Address bit A7 becomes "Don't Care" for the NM93CS56LZ. ### Mode 2: Master Reset ### Sequence of Operation - Input and Output Ready, HF and FULL can be in any state before the reset sequence with Master Reset (MR) HIGH. - Master Reset goes LOW and clears the FIFO, setting up all essential internal states. Master Reset must be LOW pulse width t<sub>MRW</sub> before rising again. - 3. Master Reset rises. - 4. IR rises (if not HIGH already) to indicate ready to write state recovery time t<sub>MRIRH</sub> after the falling edge of MR. Both HF and FULL will go LOW indicating an empty FIFO, occurring recovery times t<sub>MRE</sub> and t<sub>MRO</sub> respectively after the falling edge of MR. OR falls recovery time t<sub>MRORL</sub> after MR falls. Data at outputs goes LOW recovery time t<sub>MRONL</sub> after MR goes LOW. - Shift-In can be taken HIGH after a minimum recovery time t<sub>MRSIH</sub> after MR goes HIGH. FIGURE 2. Mode of Operation Mode 2 Mode 3: With FIFO Full, Shift-In is Held HIGH in Anticipation of an Empty Location ## Sequence of Operation - 1. The FIFO is initially full and Shift-In goes HIGH. OR is initially HIGH. Shift-Out is LOW. IR is LOW. - Shift-Out is pulsed HIGH, Shift-Out pulse propagates and the first data word is latched on the rising edge of SO. OR falls on this edge. On the falling edge of SO, the second data word appears after propagation delay t<sub>D</sub>. New data is written into the FIFO after SO goes LOW. - Input Ready goes HIGH one fall-through time, t<sub>FT</sub>, after the falling edge of SO. Also, HF goes HIGH one t<sub>OF</sub> after SO falls, indicating that the FIFO is no longer full. - 4. IR returns LOW pulse width t<sub>IP</sub> after rising and shifting new data in. Also, HF returns LOW pulse width t<sub>3F</sub> after rising, indicating the FIFO is once more full. - 5. Shift-In is brought LOW to complete the shift-in process and maintain normal operation TL/F/10144-7 Note: MR and FULL are HIGH; OE is LOW. FIGURE 3. Modes of Operation Mode 3 Mode 4: Shift-Out Sequence, FIFO Full to Empty Sequence of Operation - 1. FIFO is initially full and OR is HIGH, indicating valid data is at the output. IR is LOW. - 2. SO goes HIGH, resulting in OR going LOW one propagation delay, tOR, after SO rises. OR LOW indicates output stage is busy. - 3. SO goes LOW, new data reaches output one propagation delay, tD, after SO falls; OR goes HIGH one propagation delay, toR, after SO falls and HF rises one propagation delay, top, after SO falls. IR rises one fall-through time, tFT, after SO falls. - 4. Repeat process through the 64th SO pulse. FULL flag goes LOW one propagation delay, toHF, after the rising edge of 33rd SO, indicating that the FIFO is less than half full. On the falling edge of the 64th SO, HF goes LOW one propagation delay, toe, after SO, indicating the FIFO is empty. The SO pulse may rise and fall again with an attempt to unload an empty FIFO. This results in no change in the data on the outputs as the 64th word stays latched. TL/F/10144-8 Note: SI and OE are LOW; MR is HIGH; Do-De are immaterial. FIGURE 4. Modes of Operation Mode 4 Mode 5: With FIFO Empty, Shift-Out is Held HIGH in Anticipation of Data ### Sequence of Operation - 1. FIFO is initially empty; Shift-Out goes HIGH. - Shift-in pulse loads data into the FIFO and IR falls. HF rises propagation delay t<sub>X1</sub> after the falling edge of SI. - OR rises a fall-through time of t<sub>FTO</sub> after the falling edge of Shift-In, indicating that new data is ready to be output. - Data arrives at output one propagation delay, t<sub>OD5</sub>, after the falling edge of Shift-In. - OR goes LOW pulse width t<sub>OP</sub> after rising and HF goes LOW pulse width t<sub>X3</sub> after rising, indicating that the FIFO is empty once more. - 6. Shift-Out goes LOW, necessary to complete the Shift-Out process. TL/F/10144-9 2708 Note: FULL is LOW; MR is HIGH; OE is LOW; toof = teto - toos. Data output transition—valid data arrives at output stage toof after OR is HIGH.