### **PRELIMINARY**

November 1992

T-46-13-29

# NM27C020 2.097,152-Bit (256K x 8) UV Erasable CMOS EPROM

### **General Description**

The NM27C020 is a high performance 2,097,152-bit EPROM. It is organized as 256 K-words of 8 bits each, Its pin-compatibility with byte-wide JEDEC EPROMs enables upgrades through 8 Mbit EPROMs. The "Don't Care" feature during read operations enables memory expansions up to 8 Mbits with no printed circuit board changes.

The NM27C020 provides microprocessor-based systems extensive storage capacity for large portions of operating system and application software. Its 150 ns access time provides no-wait-state operation with high-performance CPUs. The NM27C020 offers a single chip solution for the code storage requirements of 100% firmware-based equipment. Frequently-used software routines are quickly executed from EPROM storage, greatly enhancing system utility.

The NM27C020, is manufactured using National's advanced CMOS AMG EPROM technology.

The NM27C020 is one member of a high density National EPROM series which range in densities up to 4 Mb.

### **Features**

- High performance CMOS
- 150 ns access time
- High reliability with EPI processing
- Latch-up immunity to 200 mA
  - ESD protection exceeds 2000V
- Simplified upgrade path
  - VPP and PGM are "Don't Care" during normal read operation
- JEDEC standard pin configuration
- Manufacturer's identification code
- JEDEC standard pin configuration
  - 32-pin DIP package
  - 32-pin TSOP package

### **Block Diagram**



#### Pin Names

| Symbol | Description              |
|--------|--------------------------|
| A0-A17 | Addresses                |
| CE     | Chip Enable              |
| ŌĒ     | Output Enable            |
| 00-07  | Outputs                  |
| PGM    | Program                  |
| XX     | Don't Care (During Read) |

TL/D/10835-1

TRI-STATE® is a registered trademark of National Semiconductor Corporation.

TL/D/10835

### **Connection Diagrams**

### **DIP Pin Configurations**

#### 27C512 27C256 8 Mbit 4 Mbit 1 Mbit XX/V<sub>PP</sub> A19 XX/Vpp A16 A16 A16 A15 A15 A15 A15 $V_{PP}$ A12 A12 A12 A12 A12 Α7 Α7 Α7 -A7 Α7 A6 Α6 A6 A6 A6 Α5 **A5** A5 A5 A5 Α4 A4 **A4** Α4 A4 АЗ А3 АЗ АЗ АЗ A2 A2 A2 A2 A2 Α1 Α1 A1 Α1 Α1 ΔΛ ΑO A0 AΩ ΑO $O_0$ 00 00 $O_0$ 00 01 01 01 01 01

 $O_2$ 

GND



| 27C256         | 27C512             | 27C010          | 27C040         | 27C080             |
|----------------|--------------------|-----------------|----------------|--------------------|
|                |                    | v <sub>CC</sub> | Vcc            | Vcc                |
|                |                    | XX/PGM          | A18            | A18                |
| Vcc            | Vcc                | XX              | A17            | A17                |
| A14            | A14                | A14             | A14            | A14                |
| A13            | A13                | A13             | A13            | A13                |
| A8             | A8                 | A8              | A8             | A8                 |
| A9             | A9                 | A9              | A9             | A9                 |
| A11            | A11                | A11             | A11            | A11                |
| ŌĒ             | OE/V <sub>PP</sub> | ŌĒ              | ŌĒ             | ŌE/V <sub>PP</sub> |
| A10            | A10                | A10             | A10            | A10                |
| CE/PGM         | CE/PGM             | CE              | CE/PGM         | CE/PGM             |
| 07             | 07                 | 07              | 07             | 07                 |
| 06             | 06                 | 06              | O <sub>6</sub> | 06                 |
| 05             | O <sub>5</sub>     | 05              | 05             | O <sub>5</sub>     |
| 04             | 04                 | O <sub>4</sub>  | 04             | O <sub>4</sub>     |
| O <sub>3</sub> | 03                 | O <sub>3</sub>  | O <sub>3</sub> | O <sub>3</sub>     |

TL/D/10835-2

Note: Compatible EPROM pin configurations are shown in the blocks adjacent to the NM27C020 pins.

 $O_2$ 

GND

#### Commercial Temp. Range (0°C to +70°C) $V_{CC} = 5V \pm 10\%$

 $O_2$ 

GND

| - 00                   |                  |
|------------------------|------------------|
| Parameter/Order Number | Access Time (ns) |
| NM27C020 Q, T 150      | 150              |
| NM27C020 Q, T 200      | 200              |

### Extended Temp. Range (-40°C to +85°C) $V_{CC} = 5V \pm 10\%$

| Parameter/Order Number | Access Time (ns) |
|------------------------|------------------|
| NM27C020 QE, TE 150    | 150              |
| NM27C020 QE, TE 200    | 200              |

Packages Types: NM27C020 Q, T

Q = Ceramic DIP

T = TSOP

02

GND

0,

GND

### **TSOP Pin Configuration**



TL/D/10835-3

## **Ordering Information**



 $V_{CC} + 1.0V$ 

to GND - 0.6V

### **Absolute Maximum Ratings**\* (Note 1)

Storage Temperature -65°C to + 125°C All Input Voltages Except A9 with Respect to Ground (Note 10) -0.6V to +7VV<sub>PP</sub> and A9 with Respect to Ground -0.6V to +14VV<sub>CC</sub> Supply Voltage with Respect to Ground -0.6V to +7V**ESD Protection** > 2000V (MIL Std. 883C, Method 3015.2) All Output Voltages

with Respect to Ground (Note 10)

\*Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability.

### **Operating Range**

| Range      | Temperature     | vcc  | Tolerance |
|------------|-----------------|------|-----------|
| Comm'l     | 0°C to +70°C    | +5V  | ±10%      |
| Military   | -55°C to +125°C | + 5V | ±10%      |
| Industrial | -40°C to +85°C  | +5V  | ±10%      |

# **DC Read Characteristics** Over Operating Range with $V_{PP} = V_{CC}$

| Symbol                       | Parameter                                 | Test Condition                                                              | ons                  | Min                   | Max                 | Units |
|------------------------------|-------------------------------------------|-----------------------------------------------------------------------------|----------------------|-----------------------|---------------------|-------|
| V <sub>IL</sub>              | Input Low Level                           |                                                                             |                      | -0.5                  | 0.8                 | V     |
| V <sub>IH</sub>              | Input High Level                          |                                                                             |                      | 2.0                   | V <sub>CC</sub> + 1 | v     |
| V <sub>OL</sub>              | Output Low Voltage                        | I <sub>OL</sub> = 2.1 mA                                                    |                      | 0.4                   | V                   |       |
| V <sub>OH</sub>              | Output High Voltage                       | I <sub>OH</sub> = -400 μA                                                   | 3.5                  |                       | V                   |       |
| I <sub>SB1</sub><br>(Note 3) | V <sub>CC</sub> Standby Current<br>(CMOS) | $\overline{\text{CE}} = V_{\text{CC}} \pm 0.3V$                             |                      | 100                   | μΑ                  |       |
| I <sub>SB2</sub>             | V <sub>CC</sub> Standby Current (TTL)     | CE = V <sub>IH</sub>                                                        | CE = V <sub>IH</sub> |                       |                     | mA    |
| Icc*                         | V <sub>CC</sub> Active Current            | CE = OE = VIL                                                               | Commercial           |                       | 35                  |       |
| (Note 1)                     |                                           | Inputs = V <sub>IH</sub> or V <sub>IL</sub> I/O = 0 mA, f = 5 MHz Industria |                      |                       | 40                  | mA    |
| Ірр                          | V <sub>PP</sub> Supply Current            | $V_{PP} = V_{CC}$                                                           |                      |                       | 10                  | μА    |
| V <sub>PP</sub>              | V <sub>PP</sub> Read Voltage              |                                                                             | 1111                 | V <sub>CC</sub> - 0.7 | Vcc                 | ٧     |
| ILI                          | Input Load Current                        | V <sub>IN</sub> = 5.5V or GND                                               |                      | -1                    | 1                   | μΑ    |
| lLO                          | Output Leakage Current                    | V <sub>OUT</sub> = 5.5V or GND                                              |                      | -10                   | 10                  | μΑ    |

## AC Read Characteristics Over Operating Range with $V_{PP} = V_{CC}$

| Symbol                      | Parameter                                                            | 1   | 50  | 20  | 00  | 1114  |
|-----------------------------|----------------------------------------------------------------------|-----|-----|-----|-----|-------|
| Symbol                      | CE to Output Delay DE OE to Output Delay OF Output Disable to        | Min | Max | Min | Max | Units |
| tACC                        | Address to Output Delay                                              |     | 150 |     | 200 |       |
| t <sub>CE</sub>             | CE to Output Delay                                                   |     | 150 |     | 200 |       |
| t <sub>OE</sub>             | OE to Output Delay                                                   |     | 50  |     | 50  |       |
| t <sub>DF</sub><br>(Note 2) | Output Disable to<br>Output Float                                    |     | 45  |     | 55  | ns    |
| <sup>t</sup> OH<br>(Note 2) | Output Hold from Addresses,<br>CE or OE,<br>Whichever Occurred First | 0   |     | 0   |     |       |

<sup>\*</sup> See attached ICC vs Frequency Graphs.







FIGURE 2

Capacitance T<sub>A</sub> = +25°C, f = 1 MHz (Note 2)

| Symbol           | Parameter          | Conditions            | Тур | Max | Units |
|------------------|--------------------|-----------------------|-----|-----|-------|
| C <sub>IN</sub>  | Input Capacitance  | V <sub>IN</sub> = 0V  | 9   | 15  | рF    |
| C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 12  | 15  | pF    |

### **AC Test Conditions**

Output Load

1 TTL Gate and

Input Pulse Levels

0.45 to 2.4V

Input Rise and Fall Times

 $C_1 = 100 pF (Note 8)$ 

Timing Measurement Reference Level (Note 10)

Inputs Outputs

0.8V and 2.0V 0.8V and 2.0V

### AC Waveforms (Notes 6, 7 and 9)



TI /D/10835-4

Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note 2: This parameter is only sampled and is not 100% tested.

Note 3:  $\overline{OE}$  may be delayed up to  $t_{ACC} - t_{OE}$  after the falling edge of  $\overline{CE}$  without impacting  $t_{ACC}$ .

Note 4: The tDF and tCF compare level is determined as follows: High to TRI-STATE®, the measured VOH1 (DC) - 0.10V; Low to TRI-STATE, the measured  $V_{OL1}$  (DC)  $\pm$  0.10V.

Note 5: TRI-STATE may be attained using OE or CE.

Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1  $\mu$ F ceramic capacitor be used on every device between V<sub>CC</sub> and GND.

Note 7: The outputs must be restricted to  $V_{CC}\,\pm\,1.0V$  to avoid latch-up and device damage.

Note 8: TTL Gate:  $I_{OL}$  = 1.6 mA,  $I_{OH}$  =  $-400~\mu A$ .

C<sub>L</sub> = 100 pF includes fixture capacitance.

Note 9: Vpp may be connected to VCC except during programming.

Note 10: Inputs and outputs can undershoot to -2.0V for 20 ns Max.

TL/D/10835-5

### Programming Characteristics (Notes 1, 2, 3, 4 and 5)

| Symbol          | Parameter                                                  | Conditions                                      | Min  | Тур   | Max  | Units |
|-----------------|------------------------------------------------------------|-------------------------------------------------|------|-------|------|-------|
| tas             | Address Setup Time                                         |                                                 | 1    |       |      | μs    |
| toes            | OE Setup Time                                              |                                                 | 1    |       |      | μs    |
| tCES            | CE Setup Time                                              | OE = V <sub>IH</sub>                            | 1    |       |      | μs    |
| t <sub>DS</sub> | Data Setup Time                                            |                                                 | 1    |       |      | μs    |
| typs            | V <sub>PP</sub> Setup Time                                 |                                                 | 1    |       |      | μ5    |
| tvcs            | V <sub>CC</sub> Setup Time                                 |                                                 | 1    |       |      | μs    |
| t <sub>AH</sub> | Address Hold Time                                          |                                                 | 0    |       |      | μs    |
| t <sub>DH</sub> | Data Hold Time                                             |                                                 | 1    |       |      | μs    |
| t <sub>DF</sub> | Output Enable to Output<br>Float Delay                     | ČE = V <sub>IL</sub>                            | 0    |       | 60   | ns    |
| t <sub>PW</sub> | Program Pulse Width                                        |                                                 | 95   | 100   | 105  | μs    |
| toE             | Data Valid from OE                                         | CE = VIL                                        |      |       | 100  | ns    |
| lpp             | V <sub>PP</sub> Supply Current<br>during Programming Pulse | CE = V <sub>IL</sub> ,<br>PGM = V <sub>IL</sub> |      |       | 15   | mA    |
| lcc             | V <sub>CC</sub> Supply Current                             |                                                 |      |       | 20   | mA    |
| TA              | Temperature Ambient                                        |                                                 | 20   | 25    | 30   | °C    |
| V <sub>CC</sub> | Power Supply Voltage                                       |                                                 | 6.0  | 6.25  | 6.5  | ٧     |
| V <sub>PP</sub> | Programming Supply Voltage                                 |                                                 | 12.5 | 12.75 | 13.0 | V     |
| t <sub>FR</sub> | Input Rise, Fall Time                                      |                                                 | 5    |       |      | ns    |
| ViL             | Input Low Voltage                                          |                                                 |      | 0.0   | 0.45 | V     |
| V <sub>IH</sub> | Input High Voltage                                         |                                                 | 2.4  | 4.0   |      | V     |
| t <sub>IN</sub> | Input Timing Reference Voltage                             |                                                 | 0.8  |       | 2.0  | V     |
| ‡OUT            | Output Timing Reference Voltage                            |                                                 | 0.8  |       | 2.0  | V     |

### **Programming Waveforms** (Note 3)



Note 1: National's standard product warranty applies only to devices programmed to specifications described herein.

Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to Vpp or Vcc.

Note 3: The maximum absolute allowable voltage which may be applied to the VPP pin during programming is 14V. Care must be taken when switching the VPP supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across Vpp, Vcc to GND to suppress spurious voltage transients which may damage the device.

Note 4: Programming and program verify are tested with the fast Program Algorithm, at typical power supply voltages and timings. The Min and Max limit parameters are design parameters, not tested or guaranteed.

Note 5: During power up the PGM pin must be brought high (≥ V<sub>IH</sub>) either coincident with or before power is applied to V<sub>PP</sub>.



### **Functional Description**

#### **DEVICE OPERATION**

The six modes of operation of the device are listed in Table I. It should be noted that all inputs for the six modes are at TTL levels. The power supplies required are V<sub>CC</sub> and Vpp. The Vpp power supply must be at 12.75V during the three programming modes, and must be at 5V in the other three modes. The Voc power supply must be at 6.25V during the three programming modes, and at 5V in the other three modes.

#### **Read Mode**

The part has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable (CE) is the power control and should be used for device selection. Output Enable (OE) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time (tACC) is equal to the delay from CE to output (tCE). Data is available at the outputs tOE after the falling edge of OE, assuming that CE has been low and addresses have been stable for at least tacc-top.

#### Standby Mode

The device has a standby mode which reduces the active power dissipation by over 99%, from 220 mW to 0.55 mW. The device is placed in the standby mode by applying a CMOS high signal to the CE input. When in standby mode, the outputs are in a high impedance state, independent of the OE input.

#### **Output OR-Tying**

Because the part is usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2line control function allows for:

- a. the lowest possible memory power dissipation, and
- b. complete assurance that output bus contention will not occur.

To most efficiently use these two control lines, it is recommended that CE be decoded and used as the primary device selecting function, while OE be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory device.

#### Programming

CAUTION: Exceeding 14V on the VPP or A9 pin will damage the device.

Initially, and after each erasure, all bits of the device are in the "1" state. Data is introduced by selectively programming "0"s into the desired bit locations. Although only "0"s will be programmed, both "1"s and "0"s can be present in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure.

The part is in the programming mode when the Vpp power supply is at 12.75V and  $\overline{OE}$  is at  $V_{IH}$ . It is required that at least a 0.1 µF capacitor be placed across Vpp, Vcc to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

When the address and data are stable, an active low, TTL program pulse is applied to the PGM input. A program pulse must be applied at each address location to be programmed. The EPROM is programmed with the Fast Programming Algorithm shown in Figure 1. Each Address is programmed with a series of 100 µs pulses until it verifies good, up to a maximum of 25 pulses. Most memory cells will program with a single 100 us pulse. The EPROM must not be programmed with a DC signal applied to the PGM input. Programming multiple EPROM in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the parallel EPROM may be connected together when they are programmed with the same data. A low level TTL pulse applied to the PGM input programs the paralleled EPROM.

#### Program Inhibit

Programming multiple EPROM's in parallel with different data is also easily accomplished. Except for CE all like inputs (including  $\overrightarrow{OE}$  and  $\overrightarrow{PGM}$ ) of the parallel EPROM may be common. A TTL low level program pulse applied to an EP-ROM's PGM input with CE at VII and VPP at 12.75V will program that EPROM. A TTL high level CE input inhibits the other EPROMs from being programmed.

### **Program Verify**

A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with Vpp at 12.75V. Vpp must be at V<sub>CC</sub>, except during programming and program verify.

### **Mode Selection**

The modes of operation of NM27C020 are listed in Table I. A single 5V power supply is required in the read mode. All inputs are TTL levels except for VPP and A9 for device signature.

#### **TABLE I. Modes Selection**

| Mode Pins       | ĈĒ              | ŌĒ              | PGM             | V <sub>PP</sub> | V <sub>CC</sub> | Outputs          |  |
|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------|--|
| Read            | V <sub>IL</sub> | V <sub>IL</sub> | X<br>(Note 1)   | ×               | X 5.0V          |                  |  |
| Output Disable  | Х               | V <sub>IH</sub> | X               | X 5.0V          |                 | High-Z           |  |
| Standby         | VIH             | Х               | x               | х               | 5.0V            | High-Z           |  |
| Programming     | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | 12.75V          | 6.25V           | D <sub>IN</sub>  |  |
| Program Verify  | V <sub>IL</sub> | VIL             | V <sub>IH</sub> | 12.75V          | 6.25V           | D <sub>OUT</sub> |  |
| Program Inhibit | V <sub>IH</sub> | Х               | X               | 12.75V          | 6.25V           | High-Z           |  |

### Functional Description (Continued)

#### Manufacturer's Identification Code

The part has a manufacturer's identification code to aid in programming. When the device is inserted in an EPROM programmer socket, the programmer reads the code and then automatically calls up the specific programming algorithm for the part. This automatic programming control is only possible with programmers which have the capability of reading the code.

The Manufacturer's Identification code, shown in Table II, specifically identifies the manufacturer and the device type. The code for the NM27C020 is "8F07", where "8F" designates that it is made by National Semiconductor, and "07" designates a 2 Megabit byte-wide part.

The code is accessed by applying 12.0V ±0.5V to address pin A9. All address and control pins are held at V<sub>IL</sub>, except A0. Address pin A0 is held at V<sub>IL</sub> for the manufacturer's code, and held at ViH from the device code. The code is read on the eight data pins, O0-O7. Proper code access is only guaranteed at 25°C ±5°C.

#### **ERASURE CHARACTERISTICS**

The erasure characteristics of the device are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å-4000Å range. After programming, opaque labels should be placed over the device window to prevent unintentional erasure. Covering the window will also prevent temporary functional failures due to the generation of photo currents.

The recommended erasure procedure for the device is exposure to shortwave ultraviolet light which has a wavelength of 2537Å. The integrated dose (i.e., UV intensity × expo-

sure time) for erasure should be a minimum of 15 Wsec/ cm<sup>2</sup>. The device should be placed within 1 inch of the lamp tubes during erasure.

An erasure system should be calibrated periodically. The distance from lamp to device should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed, or the lamp has aged, the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem.

### SYSTEM CONSIDERATION

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, ICC. has three segments that are of interest to the system designer. The standby current level, the active current level. and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent of the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7  $\mu\text{F}$  bulk electrolytic capacitor should be used between  $V_{\mbox{\footnotesize{CC}}}$  and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces.

#### **TABLE II. Manufacturer's Identification Code**

| Pins              | A0<br>(12)      | A9<br>(26) | O7<br>(21) | O6<br>(20) | O5<br>(19) | O4<br>(18) | O3<br>(17) | O2<br>(15) | O1<br>(14) | O0<br>(13) | Hex<br>Data |
|-------------------|-----------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|-------------|
| Manufacturer Code | V <sub>IL</sub> | 12V        | 1          | 0          | 0          | 0          | 1          | 1          | 1          | 1          | 8F          |
| Device Code       | $v_{IH}$        | 12V        | 0          | 0          | 0          | 0          | 0          | 1          | 1          | 1          | 07          |

Note 1: X can be VIL or VIH.

# Physical Dimensions inches (millimeters)

0.060-0.100 TYP



0.015-0.021 TYP 32-Lead EPROM Ceramic Dual-In-Line Package (JQ) Order Number NM27C020Q NS Package Number J32AQ

86°-94° TYP

\_\_\_ 0.150 MIN TYP

D.685 +0.025

J32A0 (REV. D)



### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

NS Package Number MBH32A

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor National Semiconductor Corporation 2900 Semiconductor Drive P.O. Box 58090 Santa Clara, CA 95052-8090 Tei: 1(800) 272-9959 TWX: (910) 339-9240 National Semiconductor Industriestrasse 10 D-8060 Furstenfeldbruck West Germany Tel: (0-81-41) 103-0 Telex: 527-6 Fax: (08141) 103554

National Semiconductor Japan Ltd. Sanseido Bldg. 5F 4-15 Nishi Shinjuku Shinjuku-Ku, Tokyo 160, Japan Tel: 3-3299-7001 FAX: 3-3299-7000

National Semiconductor Hong Kong Ltd. Suite 513, 5th Floor Chinachem Golden Plaza, 77 Mody Road, Tsimshatsui East, Kowloon, Hong Kong Tel: 3-7231280 Telex: 52996 NSSEA HX Fax: 3-3112536

National Semio Av. Brig. Faria Lima, 1383 6.0 Andor-Conj. 62 01451 Sao Paulo, SP, Brasil Tel: (55/11) 212-5066 Fax: (55/11) 211-1181 NSBR BR National Semiconductor (Australia) PTY, Ltd. 1st Floor, 441 St. Kilda Rd. Melbourne, 3004 Victory, Australia Tel: (03) 267-5000 Fax: 61-3-2677458