# **NMC27CP128** 131,072-Bit (16k x 8) UV Erasable CMOS PROM ### **General Description** The NMC27CP128 is a high-speed 128k UV erasable and electrically reprogrammable CMOS EPROM, ideally suited for applications where fast turnaround, pattern experimentation and low power consumption are important require- The NMC27CP128 is designed to operate with a single +5V power supply with ±10% tolerance. The NMC27CP128 is packaged in a 28-pin dual-in-line package with transparent lid. The transparent lid allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written electrically into the device by following the programming procedure. This EPROM is fabricated with National's proprietary, time proven CMOS double-poly silicon gate technology which combines high performance and high density with low power consumption and excellent reliability. ### **Features** - Clocked sense amps for fast access time down to 200 ns - Low CMOS power consumption - Active power: 55 mW max - Standby power: 0.55 mW max - Performance compatible to NSC800™ CMOS microprocessor - Single 5V power supply - Fast and reliable programming - Static operation—no clocks required - TTL, CMOS compatible inputs/outputs - TRI-STATE® output - Optimum EPROM for total CMOS systems # **Block Diagram** #### **Pin Names** | Addresses | |---------------| | Chip Enable | | Output Enable | | Outputs | | Program | | No Connect | | Block Select | | | TL/D/8805-1 # **Connection Diagram** T-46-13-29 | 27C512 | 27C256 | 27C64 | 27C32 | 27C16 | |--------|--------|-------|-------|-------| | 27512 | 27256 | 2764 | 2732 | 2716 | | A15 | Vpp | Vpp | | | | A12 | A12 | A12 | | | | A7 | A7 | A7 | A7 | A7 | | A6 | A6 | A6 | A6 | A6 | | A5 | A5 | A5 | A5 | A5 | | A4 | A4 | A4 | A4 | A4 | | A3 | A3 | А3 | АЭ | АЗ | | A2 | A2 | A2 | A2 | A2 | | A1 | A1 | A1 | A1 | A1 | | AO | A0 | A0 | A0 | AO | | 00 | 00 | 00 | 00 | 00 | | 01 | 01 | 01 | 01 | 01 | | 02 | 02 | 02 | 02 | 02 | | GND | GND | GND | GND | GND | | NMC27CP128Q<br>Dual-In-Line Package | | | | | | |-------------------------------------|-----|----|----------------|--|--| | Vpp | 1 | 28 | - Vcc | | | | A12 | 2 | 27 | - AR* | | | | A7 | 3 . | 25 | A13 | | | | A6 | 4 | 25 | A8 | | | | A5 | 5 | 24 | A8 | | | | м — | 6 | 23 | A11 | | | | A3 | 7. | 22 | — 0€ | | | | № | 8 | 21 | A10 | | | | A1 | g | 20 | — Œ/PG | | | | ۸٥ | 10 | 19 | - 07 | | | | ۰- H | 11 | 18 | O <sub>6</sub> | | | | 0, — | 12 | 17 | O <sub>5</sub> | | | | 02 — | 13 | 15 | O4 | | | | GND - | 14 | 15 | O <sub>3</sub> | | | | _ | | | [] /[]/pone | | | | 27C16 | 27C32 | 27C64 | 27C256 | 27C512 | | |------------------|--------------------|-------|----------------|--------------------|--| | 2716 | 2732 | 2764 | 27256 | 27512 | | | | | Vcc | Vcc | Vcc | | | ŀ | | PGM | A14 | A14 | | | Vcc | Vcc | NC | A13 | A13 | | | A8 | A8 | A8 | 8A | A8 | | | A9 | A9 | A9 | A9 | A9 | | | V <sub>PP</sub> | A11 | A11 | A11 | A11 | | | ŌĒ | OE/V <sub>PP</sub> | ŌĒ | ŌĒ | ŌE/V <sub>PP</sub> | | | A10 | A10 | A10 | A10 | A10 | | | CE/PGM | CE | CE | CE/PGM | CE | | | 07 | 07 | 07 | 07 | 07 | | | . O <sup>6</sup> | 06 | 06 | 06 | O <sub>6</sub> | | | 05 | 05 | 05 | 05 | 05 | | | 04 | 04 | 04 | O <sub>4</sub> | 04 | | | 03 | O <sub>3</sub> | 03 | О3 | O <sub>3</sub> | | TL/D/8805-2 \*AR held at VIH Note: Socket compatible EPROM pin configurations are shown in the blocks adjacent to the NMC27CP128 pins. Order Number NMC27CP128Q See NS Package Number J28AQ Commercial Temp Range (0°C to $\pm$ 70°C) $V_{CC} = 5V \pm 10\%$ | 10 012 1 10 0) 1 CC - 01 2 10 /6 | | | | | | |----------------------------------|------------------|--|--|--|--| | Parameter/Order Number | Access Time (ns) | | | | | | NMC27CP128Q200 | 200 | | | | | | NMC27CP128Q250 | 250 | | | | | | NMC27CP128Q300 | 300 | | | | | # Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Temperature Under Bias Storage Temperature -10°C to +80°C All Input Voltages with -65°C to +150°C All Output Voltages with Respect to Ground (Note 10) +6.5V to -0.6V Respect to Ground (Note 10) V<sub>CC</sub>+1.0V to GND-0.6V V<sub>CC</sub> Supply with Respect to Ground +7.0V to -0.6V T-46-13-29 V<sub>PP</sub> Supply Voltage with Respect to Ground During Programming +14.0V to -0.6V Power Dissipation 1.0W Lead Temperature (Soldering, 10 sec.) 300°C ## Operating Conditions (Note 7) Temperature Range NMC27CP128Q200, 250, 300 0°C to +70°C V<sub>CC</sub> Power Supply 5V ±10% ### **READ OPERATION** ### **DC Electrical Characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------|-----|---------------------|-------| | Լլ | Input Load Current | V <sub>IN</sub> = V <sub>CC</sub> or GND | | | 10 | μΑ | | lo | Output Leakage Current | $V_{OUT} = V_{CC}$ or GND, $\overline{CE} = V_{IH}$ | | | 10 | μΑ | | Ірр | V <sub>PP</sub> Current | $V_{PP} = V_{CC}$ | | | 10 | μΑ | | lcc1<br>(Note 9) | V <sub>CC</sub> Current (Active)<br>TTL Inputs | $\overline{CE}/\overline{PGM} = V_{IL}$ , $f = 5 \text{ MHz}$<br>Inputs = $V_{IH}$ or $V_{IL}$ , $f = 0 \text{ mA}$ | | 5 | 20 | mA | | I <sub>CC2</sub><br>(Note 9) | V <sub>CC</sub> Current (Active)<br>CMOS Inputs | CE/PGM = GND, f = 5 MHz<br>Inputs = V <sub>CC</sub> or GND, I/O = 0 mA | | 3 | 10 | mA | | I <sub>CCSB1</sub> | V <sub>CC</sub> Current (Standby)<br>TTL Inputs | CE/PGM = V <sub>IH</sub> | | 0.1 | 1 | mA | | ICCSB2 | V <sub>CC</sub> Current (Standby)<br>CMOS Inputs | CE/PGM = V <sub>CC</sub> | | 0.5 | 100 | μА | | Ірр | V <sub>PP</sub> Load Current | V <sub>PP</sub> = V <sub>CC</sub> | | | 10 | μА | | $V_{IL}$ | Input Low Voltage | | -0.1 | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | V <sub>CC</sub> + 1 | ٧ | | V <sub>OL1</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | | | 0.45 | V | | V <sub>OH1</sub> | Output High Voltage | I <sub>OH</sub> =400 μA | 2,4 | | | ٧ | | $V_{OL2}$ | Output Low Voltage | $I_{OL} = 0 \mu A$ | | | 0,1 | ٧ | | V <sub>OH2</sub> | Output High Voltage | I <sub>OH</sub> = 0 μA | V <sub>CC</sub> - 0.1 | | | V | ### **AC Electrical Characteristics** | | <u>}</u> | | | | | NMC27C | P128Q | | | |-----------------|--------------------------------------------------------------------------|---------------------------------------------------------|-----|-----|-----|--------|-------|-----|-------| | Symbol | Parameter | Conditions | 2 | 00 | 2 | 50 | 3 | 00 | Units | | | | | Min | Max | Min | Max | Min | Max | 1 | | tACC | Address to Output Delay | $\overline{CE}/\overline{PGM} = \overline{OE} = V_{IL}$ | ] | 200 | | 250 | | 300 | ns | | <sup>1</sup> CE | CE/PGM to Output Delay | OE = VIL | | 200 | | 250 | | 300 | ns | | toE | OE to Output Delay | CE/PGM = VIL | | 75 | | 100 | | 120 | ns | | t <sub>DF</sub> | OE High to Output Float | CE/PGM = VIL | 0 | 60 | 0 | 60 | 0 | 105 | ns | | t <sub>CF</sub> | CE High to Output Float | OE = VIL | 0 | 60 | 0 | 60 | 0 | 105 | ns | | t <sub>OH</sub> | Output Hold from Addresses,<br>CE/PGM or OE,<br>Whichever Occurred First | $\overline{CE}/\overline{PGM} = \overline{OE} = V_{IL}$ | 0 | | 0 | | 0 | | ns | NMC27CP128 T-46-13-29 # Capacitance T<sub>A</sub> = +25°C, f = 1 MHz (Note 2) | Symbol | Parameter | Conditions | Тур | Max | Units | |--------|--------------------|-----------------------|-----|-----|-------| | CIN | Input Capacitance | V <sub>IN</sub> = 0V | 6 | 12 | pF | | COUT | Output Capacitance | V <sub>OUT</sub> = 0V | 9 | 12 | pF | ### **AC Test Conditions** **Output Load** 1 TTL Gate and C<sub>L</sub> = 100 pF (Note 8) Timing Measurement Reference Level Inputs Outputs 0.8V and 2V 0.8V and 2V Input Rise and Fall Times Input Pulse Levels 0.45V to 2.4V ≤5 ns # AC Waveforms (Notes 6, 7 & 9) TL/D/8805-3 Note 1: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 2: This parameter is only sampled and is not 100% tested. Note 3: $\overrightarrow{OE}$ may be delayed up to $t_{ACC} \sim t_{OE}$ after the falling edge of $\overrightarrow{CE}$ without impacting $t_{ACC}$ Note 4: The t<sub>DF</sub> and t<sub>CF</sub> compare level is determined as follows: High to TRI-STATE, the measured V<sub>OL1</sub> (DC) - 0.10V; Low to TRI-STATE, the measured V<sub>OL1</sub> (DC) + 0.10V. Note 5: TRI-STATE may be attained using $\overline{\text{OE}}$ or $\overline{\text{CE}}$ . Note 6: The power switching characteristics of EPROMs require careful device decoupling. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between $V_{CC}$ and GND, Note 7: The outputs must be restricted to V<sub>CC</sub> + 1.0V to avoid latch-up and device damage. Note 8: 1 TTL Gate: $I_{OL} = 1.6$ mA, $I_{OH} = -400$ $\mu A$ . CL: 100 pF includes fixture capacitance. Note 9: Vpp may be connected to VCC except during programming. Note 10: Inputs and outputs can undershoot to -2.0V for 20 ns Max. Note 11: AR held at VIH. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|------------------------------------------------------------|-----------------------------------------------|------|------|------|-------| | tas | Address Setup Time | | 2 | | | μs | | t <sub>OES</sub> | OE Setup Time | | 2 | | T | μѕ | | typs | V <sub>PP</sub> Setup Time | | 2 | | | μs | | t <sub>VCS</sub> | V <sub>CC</sub> Setup Time | | 2 | | | μs | | tos | Data Setup Time | | 2 | | | μs | | t <sub>AH</sub> | Address Hold Time | | 0 | | | μs | | t <sub>DH</sub> | Data Hold Time | | 2 | | 1 | μs | | tor | Output Enable to Output Float Delay | CE = VIL | 0 | | 130 | ns | | tpw | Program Pulse Width | | 0.45 | 0.5 | 0.55 | ms | | t <sub>OE</sub> | Data Valid from OE | CE = VIL | | | 150 | ns | | Ірр | V <sub>PP</sub> Supply Current During<br>Programming Pulse | CE = V <sub>IL</sub><br>PGM = V <sub>IL</sub> | | | 30 | mA | | lcc | V <sub>CC</sub> Supply Current | | | | 10 | mA | | TA | Temperature Ambient | | 20 | 25 | 30 | °C | | Vcc | Power Supply Voltage | | 5.75 | 6.0 | 6.25 | ٧ | | Vpp | Programming Supply Voltage | | 12.2 | 13.0 | 13.3 | ٧ | | t <sub>FR</sub> | Input Rise, Fall Time | | . 5 | | | ns | | V <sub>IL</sub> | Input Low Voltage | | | 0.0 | 0,45 | ٧ | | V <sub>IH</sub> | Input High Voltage | | 2,4 | 4.0 | | V | | t <sub>IN</sub> | Input Timing Reference Voltage | | 0.8 | 1.5 | 2.0 | ٧ | | tout | Output Timing Reference Voltage | | 0.8 | 1.5 | 2.0 | V | Note 1: National's standard product warranty applies only to devices programmed to specifications described herein. Note 2: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. The EPROM must not be inserted into or removed from a board with voltage applied to Vpp or Vcc. Note 3: The maximum absolute allowable voltage which may be applied to the Vpp pin during programming is 14V. Care must be taken when switching the Vpp supply to prevent any overshoot from exceeding this 14V maximum specification. At least a 0.1 µF capacitor is required across Vpp, V<sub>CC</sub> to GND to suppress spurious voltage transients which may damage the device. Note 4: Programming and program venify are tested with the Interactive Program Algorithm, at typical power supply voltages and timings. The Min and Max Limit Parameters are Design parameters, not Tested or guaranteed. ### **Programming Waveforms** (Note 3) **NMC27CP128** ### T-46-13-29 ### **Functional Description** #### **DEVICE OPERATION** The six modes of operation of the NMC27CP128 are listed in Table I. It should be noted that all inputs for the six modes may be at TTL levels. The power supplies required are VCC and Vpp. The Vpp power supply must be at 13.0V during the three programming modes, and must be at 5V in the other three modes. The V<sub>CC</sub> power supply must be at 6V during the three programming modes, and at 5V in the other three #### **Read Mode** The NMC27CP128 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable (CE/PGM) is the power control and should be used for device selection. Output Enable (OE) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time (tACC) is equal to the delay from CE/PGM to output (tCE). Data is available at the outputs toe after the falling edge of OE, assuming that CE/PGM has been low and addresses have been stable for at least tACC - tOE. The sense amps are clocked for fast access time. VCC should therefore be maintained at operating voltage during read and verify. If V<sub>CC</sub> temporarily drops below the spec. voltage (but not to ground) an address transition must be performed after the drop to insure proper output data. #### Standby Mode The NMC27CP128 has a standby mode which reduces the active power dissipation by 99%, from 55 mW to 0.55 mW. The NMC27CP128 is placed in the standby mode by applying a CMOS high signal to the CE/PGM input. When in standby mode, the outputs are in a high impedance state, Independent of the OE input. #### **Output OR-Tying** Because NMC27CP128s are usually used in larger memory arrays, National has provided a 2-line control function that accommodates this use of multiple memory connections. The 2-line control function allows for: - a) the lowest possible memory power dissipation, and - b) complete assurance that output bus contention will not To most efficiently use these two control lines, it is recommended that CE/PGM (pin 20) be decoded and used as the primary device selecting function, while OE (pin 22) be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low power standby modes and that the output pins are active only when data is desired from a particular memory de- #### **Programming** CAUTION: Exceeding 14V on pin 1 (Vpp) will damage the NMC27CP128. Initially, and after each erasure, all bits of the NMC27CP128 are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be presented in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure. The NMC27CP128 is in the programming mode when the V<sub>PP</sub> power supply is at 13.0V and OE is at V<sub>IH</sub>. It is required that at least a 0.1 µF capacitor be placed across VPP, VCC to ground to suppress spurious voltage transients which may damage the device. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs may be TTL. When the address and data are stable, an active low TTL program pulse is applied to the CE/PGM input. A program pulse must be applied at each address location to be programmed. Any location may be programmed at any timeeither individually, sequentially, or at random. The NMC27CP128 is designed to be programmed with interactive programming, where each address is programmed with a series of 0.5 ms pulses until it verifies (up to a maximum of 20 pulses or 10 ms). Since the NMC27CP128 employs the last 131,072 bits of a 262,144 bit memory array, programming must be started at address 16,384 to provide correct data read. The NMC27CP128 must not be programmed with a DC signal applied to the CE/PGM input. Programming multiple NMC27CP128s in parallel with the same data can be easily accomplished due to the simplicity of the programming requirements. Like inputs of the paralleled NMC27CP128s may be connected together when they are programmed with the same data. A low level TTL pulse applied to the CE/PGM input programs the paralleled NMC27CP128s. The NMC27CP128 is a partial NMC27C256 and therefore is not program compatible with most 128k EPROMs. The Manufacturer's Identification Code should not be used for programming control of the NMC27CP128. TABLE I. Mode Selection | Pins<br>Mode | CE/PGM<br>(20) | OE<br>(22) | V <sub>PP</sub> (1) | V <sub>CC</sub><br>(28) | Outputs<br>(11–13, 15–19) | | |-----------------|-------------------|-----------------|---------------------|-------------------------|---------------------------|--| | Read | V <sub>IL</sub> | V <sub>IL</sub> | 5V | 5V | D <sub>OUT</sub> | | | Standby | V <sub>IH</sub> | Don't Care | 5V | 5V | Hi-Z | | | Program | Pulsed VIH to VIL | V <sub>IH</sub> | 13.0V | 6V | D <sub>IN</sub> | | | Program Verify | V <sub>IH</sub> | V <sub>IL</sub> | 13.0V | 6V | D <sub>OUT</sub> | | | Program Inhibit | V <sub>IH</sub> | V <sub>IH</sub> | 13.0V | 5V | Hi-Z | | | Output Disable | Don't Care | V <sub>IH</sub> | 5V | 5V | Hi-Z | | # Functional Description (Continued) #### Program inhibit Programming multiple NMC27CP128s in parallel with different data is also easily accomplished. Except for CE/PGM all like inputs (including $\overline{\text{OE}}$ ) of the parallel NMC27CP128 may be common. A low level $\overline{\text{CE/PGM}}$ input selects the devices to be programmed. A high level CE/PGM input inhibits the other devices from being programmed. #### **Program Verify** A verify should be performed on the programmed bits to determine whether they were correctly programmed. The verify may be performed with Vpp at 13.0V. Vpp must be at V<sub>CC</sub>, except during programming and program verify. #### **ERASURE CHARACTERISTICS** The erasure characteristics of the NMC27CP128 are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (A). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000Å-4000Å After programming, opaque labels should be placed over the NMC27CP128's window to prevent unintentional erasure. Covering the window will also prevent temporary functional failure due to the generation of photo currents. The recommended erasure procedure for the NMC27CP128 is exposure to short wave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity × exposure time) for erasure should be a minimum of 15W-sec/cm<sup>2</sup>. The NMC27CP128 should be placed within 1 inch of the lamp tubes during erasure. Some lamps have a filter on their tubes which should be removed before erasure. Table II shows the minimum NMC27CP128 erasure time for various light intensities. An erasure system should be calibrated periodically. The distance from lamp to unit should be maintained at one inch. The erasure time increases as the square of the distance. (If distance is doubled the erasure time increases by a factor of 4.) Lamps lose intensity as they age. When a lamp is changed, the distance has changed or the lamp has aged. the system should be checked to make certain full erasure is occurring. Incomplete erasure will cause symptoms that can be misleading. Programmers, components, and even system designs have been erroneously suspected when incomplete erasure was the problem. ### SYSTEM CONSIDERATION The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, ICC, has three segments that are of interest to the system designer—the standby current level, the active current level, and the transient current peaks that are produced by voltage transitions on input pins. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. The associated V<sub>CC</sub> transient voltage peaks can be suppressed by properly selected decoupling capacitors. It is recommended that at least a 0.1 µF ceramic capacitor be used on every device between $V_{\mbox{\footnotesize CC}}$ and GND. This should be a high frequency capacitor of low inherent inductance. In addition, at least a 4.7 µF bulk electrolytic capacitor should be used between $V_{\mbox{\footnotesize{CC}}}$ and GND for each eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of the PC board traces. TABLE II. Minimum NMC27CP128 Erasure Time | Light intensity<br>(Micro-Watts/cm <sup>2</sup> ) | Erasure Time<br>(Minutes) | |---------------------------------------------------|---------------------------| | 15,000 | 20 | | 10,000 | 25 | | 5,000 | 50 |