T-46-13-27 # NMC93C56/C66 2048-Bit/4096-Bit Serial Electrically Erasable Programmable Memories ## **General Description** The NMC93C56/NMC93C66 are 2048/4096 bits of CMOS electrically erasable memory divided into 128/256 16-bit registers. They are fabricated using National Semiconductor's floating-gate CMOS process for high speed and low power. They operate from a single 5V supply since Vpp is generated on-board. The serial organization allow the NMC93C56/66 to be packaged in an 8-pin DIP or 14-pin SO package to save board space. The memories feature a serial interface with the instruction, address, and write data, input on the Data-In (DI) pin. All read data and device status come out on the Data-Out (DO) pin. A low-to-high transition of shift clock (SK) shifts all data in and out. This serial interface is MICROWIRETM compatible for simple interface to standard microcontrollers and microprocessors. There are 7 instructions: Read, Erase/Write Enable, Erase, Erase All, Write, Write All, and Erase/Write Disable. The NMC93C56/66 do not require an erase cycle prior to the Write and Write All Instructions. The Erase and Erase All instructions are available to maintain complete read and programming capability with the NMOS NMC9346. All programming cycles are completely self-timed for simplified operation. The busy status is available on the DO pin to indicate the completion of a programming cycle. EEPROMs are shipped in the erased state where all bits are logical 1's. # **Compatibility with Other Devices** These memories are pin compatible to National Semiconductor's NMOS EEPROMs, NMC9306 and NMC9346 and CMOS EEPROMs NMC93C06/46. The NMC93C56/66 are both pin and function compatible with the NMC93C06/46, 256/1024-bit EEPROM with the one exception that the NMC93C56/66 require 2 additional address bits. #### **Features** - Typical active current 400 μA; Typical standby current 25 μA - Reliable CMOS floating gate technology - 5V only operation in all modes - MICROWIRE compatible serial I/O - Self-timed programming cycle - Device status signal during programming mode - Sequential register read - Over 40 years data retention - Designed for 100,000 write cycles # **Block Diagram** 2 # Connection Diagrams Dual-In-Line Package (N) See NS Package Number N08E ## Pin Names | CS | Chip Select | | | | |-----|--------------------|--|--|--| | SK | Serial Data Clock | | | | | DI | Serial Data Input | | | | | DO | Serial Data Output | | | | | GND | Ground | | | | | Vcc | Power Supply | | | | # T-46-13-27 **Top View** See NS Package Number M14A # **Ordering Information** #### Commercial Temp. Range (0°C to +70°C) | Order Number | | |---------------------|--| | NMC93C56N/NMC93C66N | | | NMC93C56M/NMC93C66M | | # Extended Temp. Range (-40°C to +85°C) | | Order Number | | |---|-----------------------|--| | | NMC93C56EN/NMC93C66EN | | | Γ | NMC93C56EM/NMC93C66EM | | ### Military Temp. Range (-55°C to +125°C) | Order Number | | |-----------------------|--| | NMC93C56MN/NMC93C66MN | | | NMC93C56MM/NMC93C66MM | | # Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Ambient Storage Temperature -65°C to +150°C All Input or Output Voltages with Respect to Ground +6.5V to -0.3V Lead Temp. (Soldering, 10 sec.) +300°C ESD Rating 2000V **Operating Conditions** Ambient Operating Temperature NMC93C56/NMC93C66 NMC93C56E/NMC93C66E 0°C to +10°C -40°C to +85°C NMC93C56M/NMC93C66M (Mil. Temp.) Positive Power Supply -55°C to +125°C 4.5V to 5.5V DC and AC Electrical Characteristics V<sub>CC</sub> = 5V ±10% (unless otherwise spe | Symbol | Parameter | Part Number | Conditions | Min | Max | Units | |------------------------------------|-------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------|----------------------------|--------------------------| | lcc1 | Operating Current<br>CMOS Input Levels | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M* | CS = V <sub>IH</sub> , SK = 1 MHz<br>SK = 0.5 MHz<br>SK = 0.5 MHz | | 2 2 2 2 | mA | | ICC2 | Operating Current<br>TTL Input Levels | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | CS = V <sub>IH</sub> , SK = 1 MHz<br>SK = 0.5 MHz<br>SK = 0.5 MHz | | 3<br>3<br>4 | mA | | lcc3 | Standby Current | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | CS = OV | | 50<br>100<br>100 | μА | | I <sub>IL</sub> | Input Leakage | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | V <sub>IN</sub> = 0V to V <sub>CC</sub> | -2.5<br>-10<br>-10 | 2.5<br>10<br>10 | μ <b>Α</b><br>μ <b>Α</b> | | OL | Output Leakage | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | V <sub>IN</sub> = 0V to V <sub>CC</sub> | -2.5<br>-10<br>-10 | 2.5<br>10<br>10 | μ <b>Α</b><br>μ <b>Α</b> | | V <sub>IL</sub><br>V <sub>IH</sub> | Input Low Voltage<br>Input High Voltage | | | -0.1<br>2 | 0.8<br>V <sub>CC</sub> + 1 | V<br>V | | V <sub>OL1</sub> | Output Low<br>Voltage | NMC93CS56/NMC93C566<br>NMC93CS56E/NMC93C566E<br>NMC93CS56M/NMC93C566M | I <sub>OL</sub> = 2.1 mA<br>I <sub>OL</sub> = 2.1 mA<br>I <sub>OL</sub> = 1.8 mA | | 0.4<br>0.4<br>0.4 | ٧ | | V <sub>OH1</sub> | Output High<br>Voltage | | l <sub>OH</sub> = 400 μA | 2.4 | 0.4 | v | | OL2<br>OH2 | Output Low Voltage<br>Output High Voltage | | l <sub>OL</sub> = 10 μA<br>l <sub>OH</sub> = -10 μA | V <sub>CC</sub> - 0,2 | 0.2 | V | | sk | SK Clock Frequency | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | | 0 | 1<br>0.5<br>0.5 | MHz | | SKH | SK High Time | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | (Note 2)<br>(Note 3)<br>(Note 3) | 250<br>500<br>500 | | ns | | SKL | SK Low Time | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | (Note 2)<br>(Note 3)<br>(Note 3) | 250<br>500<br>500 | | ns | | cs | Minimum CS<br>Low Time | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | (Note 4)<br>(Note 5)<br>(Note 5) | 250<br>500<br>500 | | ns | | css | CS Setup Time | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | Relative to SK | 50<br>100<br>100 | | ns | # T-46-13-27 | Symbol | Parameter | Part Number | Conditions | Min | Max | Units | |--------------------|---------------------------|-----------------------------------------------------------------|---------------------------------|-------------------|---------------------|-------| | t <sub>DIS</sub> . | DI Setup Time | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | Relative to SK | 100<br>200<br>200 | | ns | | t <sub>CSH</sub> | CS Hold Time | | Relative to SK | 0 | £. | ns | | <sup>†</sup> DIH | DI Hold Time | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | Relative to SK | 100<br>200<br>200 | | ns | | <sup>t</sup> PD1 | Output Delay to "1" | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | AC Test | | 500<br>1000<br>1000 | ns | | <sup>†</sup> PD0 | Output Delay to "0" | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | AC Test | | 500<br>1000<br>1000 | ns | | tsv | CS to Status Valid | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | AC Test | | 500<br>1000<br>1000 | ns | | t <sub>DF</sub> | CS to DO in<br>TRI-STATE® | NMC93C56/NMC93C66<br>NMC93C56E/NMC93C66E<br>NMC93C56M/NMC93C66M | AC Test<br>CS = V <sub>IL</sub> | | 100<br>200<br>200 | ns | | twe | Write Cycle Time | | | | 10 | ms | Note 1: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note 2: The SK frequency specification for Commercial parts specifies a minimum SK clock period of 1 $\mu$ s, therefore in an SK clock cycle t<sub>SKL</sub> + t<sub>SKL</sub> must be greater than or equal to 1 $\mu$ s, For example if t<sub>SKL</sub> = 250 ns then the minimum t<sub>SKH</sub> = 750 ns in order to meet the SK frequency specification. Note 3: The SK frequency specification for Extended Temperature and Military parts specifies a minimum SK clock period of 2 µs, therefore in an SK clock cycle tskH + tskL must be greater than or equal to 2 µs. For example, if the tskL = 500 ns then the minimum tskH = 1.5 µs in order to meet the SK frequency specification. Note 4: For Commercial parts CS must be brought low for a minimum of 250 ns (tos) between consecutive instruction cycles. Note 5: For Extended Temperature and Military parts CS must be brought low for a minimum of 500 ns (tos) between consecutive instruction cycles. Note 8: This parameter is periodically sampled and not 100% tested. ### Capacitance (Note 6) $T_A = 25^{\circ}Cf = 1 \text{ MHz}$ | Symbol | Test | Тур | Max | Units | | |--------|--------------------|-----|-----|-------|--| | COUT | Output Capacitance | | 5 | pF | | | CIN | Input Capacitance | | 5 | pF | | #### **AC Test Conditions** | 740 10 | 9. 00 | 110151 | Ulio | 8.7 | | | |-----------------------------------|---------|----------------------------------------|-------------|--------------|--|--| | Output Load<br>Input Pulse Levels | | 1 TTL Gate and C <sub>L</sub> = 100 pF | | | | | | | | | | 0.4V to 2.4V | | | | Timing Me | asureme | nt Refe | rence Level | | | | | Input | | | | 1V and 2V | | | | Output | | 1. | | 0.8V and 2V | | | ## **Functional Description** The NMC93C56 and NMC93C66 have 7 instructions as described below. Note that the MSB of any instruction is a "1" and is viewed as a start bit in the interface sequence. The next 10-bits carry the op code and the 8-bit address for register selection. #### Read (READ): The Read (READ) instruction outputs serial data on the DO pin. After a READ instruction is received, the instruction and address are decoded, followed by data transfer from the selected memory register into a 16-bit serial-out shift register. A dummy bit (logical 0) precedes the 16-bit data output string. Output data changes are initiated by a low to high transition of the SK clock. #### Erase/Write Enable (EWEN): When V<sub>CC</sub> is applied to the part, it powers up in the Erase/Write Disable (EWDS) state. Therefore, all programming modes must be preceded by an Erase/Write Enable (EWEN) instruction. Once an Erase/Write Enable instruction is executed, programming remains enabled until an Erase/Write Disable (EWDS) instruction is executed or V<sub>CC</sub> is removed from the part. #### Erase (ERASE): The ERASE instruction will program all bits in the specified register to the logical '1' state. CS is brought low following the loading of the last address bit. This falling edge of the CS pin initiates the self-timed programming cycle. The DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (tos). DO = logical '0' indicates that programming is still in progress. DO = logical '1' indicates that the register, at the address specified in the instruction, has been erased, and the part is ready for another instruction. # T-46-13-27 #### Write (WRITE): The Write (WRITE) instruction is followed by 16 bits of data to be written into the specified address. After the last bit of data is put on the data-in (DI) pin, CS must be brought low before the next rising edge of the SK clock. This falling edge of CS initiates the self-timed programming cycle. The DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (t<sub>CS</sub>). DO = logical 0 indicates that programming is still in progress. DO = logical 1 indicates that the register at the address specified in the instruction has been written with the data pattern specified in the instruction and the part is ready for another instruction. #### Erase All (ERAL): The ERAL instruction will simultaneously program all registers in the memory array and set each bit to the logical '1' state. The Erase All cycle is identical to the ERASE cycle except for the different op-code. As in the ERASE mode, the DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (tcs). #### Write All (WRAL): The (WRAL) instruction will simultaneously program all registers with the data pattern specified in the instruction. As in the WRITE mode, the DO pin indicates the READY/BUSY status of the chip if CS is brought high after a minimum of 250 ns (tcs). # Erase/Write Disable (EWDS): To protect against accidental data disturb, the Erase/Write Disable (EWDS) instruction disables all programming modes and should follow all programming operations. Execution of a READ instruction is independent of both the EWEN and EWDS instructions. ## Instruction Set for the NMC93C56 and NMC93C66 | Instruction | SB | Op Code | Address | Data | Comments | |-------------|----|---------|----------|----------------------------------------------|--------------------------------------------------------------------| | READ | 1 | . 10 | A7-A0 | | Reads data stored in memory. | | EWEN | 1 | 00 | 11XXXXXX | Write enable must precede all programming mo | | | ERASE | 1 | 11 | A7-A0 | | Erase register A7A6A5A4A3A2A1A0. | | ERAL | 1 | 00 | 10XXXXXX | | Erases all registers. | | WRITE | 1 | 01 | A7-A0 | D15-D0 | Writes register if address is unprotected. | | WRAL | 1 | 00 | 01XXXXXX | D15-D0 | Writes all registers, Valid only when Protect Register is cleared. | | EWDS | 1 | 00 | 00XXXXXX | | Disables all programming instructions. |