# GENLINX™ II GS9035 Serial Digital Reclocker ### PRELIMINARY DATA SHEET #### STANDARD FEATURES - · adjustment-free operation - auto-rate selection for 5 SMPTE data rates: 143, 177, 270, 360, 540 Mb/s - · data rate indication output - · serial data output mute when PLL is not locked - · immune to harmonic locking - operation independent of SAV/EAV sync signals - low jitter, low power - 28 pin PLCC packaging #### **UNIQUE FEATURES** - single external VCO resistor for operation with five input data rates - large input jitter tolerance: typically 0.45 UI beyond loop bandwidth - power savings mode (output serial clock disable) - system friendly: serial clock remains active when data outputs muted - · robust lock detect - operation down to 30 Mb/s or up to 622 Mb/s in certain datacom/telecom applications (contact Gennum) ### **APPLICATIONS** Clock and Data recovery and Jitter elimination for all high speed serial digital interface applications involving SMPTE 259M and other data standards #### **DEVICE DESCRIPTION** The GS9035 is a high performance clock and data recovery IC designed for serial digital data. The GS9035 receives either single-ended or differential PECL data and outputs differential PECL clock and retimed data signals. The GS9035 can operate in either auto or manual rate selection mode. In auto mode the GS9035 is ideal for multi-rate serial data protocols such as SMPTE 259M. In this mode the GS9035 automatically detects and locks onto the incoming data signal. For single rate data systems, the GS9035 can be configured to operate in manual mode. In both modes, the GS9035 requires only one external resistor to set the VCO centre frequency and provides adjustment free operation. The GS9035 has dedicated pins to indicate LOCK and data rate. In addition, an internal muting function forces the serial data outputs to a static state when input data is not present or when the PLL is not locked. The serial clock outputs can also be disabled resulting in a 10% power savings. The GS9035 is packaged in a 28 pin PLCC and operates from a single +5 or -5 Volt power supply. ### **ORDERING INFORMATION** | Part Number | Package | Temperature | |-------------|------------------|-------------| | GS9035-CPJ | 28 Pin PLCC | 0°C to 70°C | | GS9035-CTJ | 28 Pin PLCC Tape | 0°C to 70°C | #### **FUNCTIONAL BLOCK DIAGRAM** Revision Date: July 1998. Document No. 521 - 69 - 02 GENNUM CORPORATION P.O. Box 489, Stn. A, Burlington, Ontario, Canada L7R 3Y3 tel. +1 (905) 632-2996 fax. +1 (905) 632-5946 Web Site: www.gennum.com E-mail: info@gennum.com # **ABSOLUTE MAXIMUM RATINGS** | PARAMETER | VALUE | |--------------------------------------|--------------------------------------------------------| | Supply Voltage (V <sub>S</sub> ) | 5.5 V | | Input Voltage Range (any input) | $\rm V_{\rm CC}\text{+}0.5$ to $\rm V_{\rm EE}$ -0.5 V | | Operating Temperature Range | $0^{\circ}C \le T_A \le 70^{\circ}C$ | | Storage Temperature Range | -65°C ≤ T <sub>S</sub> ≤ 150°C | | Lead Temperature (soldering, 10 sec) | 260°C | | | | # **GS9035 DC ELECTRICAL CHARACTERISTICS** (V $_{\rm CC}$ = 5.0V, V $_{\rm EE}$ = 0V, T $_{\rm A}$ = 0 - 70°C unless otherwise shown). | PARAMETER | | SYMBOL | CONDITION | MIN | TYP <sup>4</sup> | MAX | UNITS | NOTES | TEST<br>LEVEL | |-----------------------------------------|-----------|-----------------|-----------------------------------|-----------------------------------------|------------------|------------------------------------------|-------|-------|---------------| | Supply Voltage | | V <sub>CC</sub> | | 4.75 | 5.0 | 5.25 | ٧ | | 1 | | Supply Current | | $I_S$ | CLK_EN = 0, T <sub>A</sub> = 25°C | - | 90 | 110 | mA | | 1 | | | | | CLK_EN = 1, T <sub>A</sub> = 25°C | - | 100 | 120 | mA | | 1 | | DDI/DDI Common Mo | ode | | | V <sub>EE</sub> +(V <sub>DIFF</sub> /2) | - | V <sub>CC</sub> - (V <sub>DIFF</sub> /2) | V | 1 | 1 | | DDI/DDI Differential In | put Drive | | | 200 | - | 2000 | mV | | 1 | | SDO/SDO, SCO/SCO<br>Output Sink Current | | | $R_{\perp} = 75\Omega$ | 8.0 | 10.66 | 13.33 | mA | | 3 | | AUTO/MAN, | High | | | 2.0 | - | - | ٧ | | | | SMPTE, SS[2:0]<br>Input Voltage | Low | | | - | - | 0.8 | V | 2 | 1 | | CLK_EN | High | | | 2.5 | - | - | ٧ | | 1 | | Input Voltage | Low | | | - | - | 0.8 | ٧ | | 1 | | LOCK Output Sink Cu | ırrent | | | 500 | - | - | μА | 3 | 1 | | SS[2:0] | High | | | 4.4 | 4.7 | - | V | 2 | 1 | | Output Voltage | Low | | | - | 0.2 | 0.4 | ٧ | | | | SS[2:0] Source Current | | | Auto Mode | 180 | 300 | - | μА | 2 | 1 | | SS[2:0] Sink Current | | | Auto Mode | 0.6 | 1 | - | mA | 2 | 1 | | SS[2:0] Source Current | | | Manual Mode | - | - | 0 | μА | 2 | 1 | | SS[2:0] Sink Current | _ | | Manual Mode | - | 0.8 | 2 | μА | 2 | 1 | ### NOTES: - 1. $\boldsymbol{V}_{\text{DIFF}}$ is the differential input signal swing. - 2. Pins SS[2:0] are outputs in AUTO mode and inputs in MANUAL mode. - 3. LOCK is an open collector output and requires an external pullup resistor. - 4. Typical values are parametric norms at 25°C. ### **TEST LEVELS** - 1. 100% tested at 25°C. - 2. Guaranteed by design. - 3. Inferred or co-related value. ### **GS9035 AC ELECTRICAL CHARACTERISTICS** $(V_{\text{CC}} = 5.0 \text{V}, \ V_{\text{EE}} = 0 \text{V}, \ T_{\text{A}} = 0 \text{ - } 70 ^{\circ}\text{C unless otherwise shown}) \ \ (R_{\text{LF}} = 1 \text{k}\Omega, \ C_{\text{LF1}} = 15 \text{nF}, \ C_{\text{LF2}} = 15 \text{pF})$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP <sup>3</sup> | МАХ | UNITS | NOTES | TEST<br>LEVEL | |--------------------------------------|--------|--------------------------------------|------|------------------|------|-------------------|-----------|---------------| | Serial Data Rate | | | 143 | - | 540 | Mb/s | | 1, 4 | | Residual Jitter | | 270 Mb/s (2 <sup>23</sup> -1) | - | 180 | - | ps <sub>p-p</sub> | See Figs. | 5, 6 | | | | 270 Mb/s (SDI Checkfield) | - | 200 | - | (6 sigma) | 1-4 | 1, 5 | | Jitter Transfer Function Peaking | | Automode 270 Mb/s | - | - | 0.1 | dB | | 2, 5 | | Input Jitter Tolerance | | 270 Mb/s Beyond Loop Bandwidth | - | 0.45 | - | UI <sub>PP</sub> | | 1, 5 | | Frequency drift when PLL loses lock | | | - | ±15 | - | % | | 2 | | Lock Time | | t <sub>switch</sub> < 0.5μs, 270Mb/s | - | 1 | - | us | | | | Synchronous Switch | | 0.5μs < t <sub>switch</sub> < 10ms | - | 1 | - | ms | 1 | 2 | | | | t <sub>switch</sub> > 10 ms | - | 4 | - | ms | | | | Lock Time Asynchronous Switch | | Loop Bandwidth = 100kHz | - | 10 | - | ms | 2 | 2 | | Carrier Loss Indication Time | | | 2 | 4 | - | μs | | 2 | | SDO to SCO Synchronization | | | -200 | 0 | 200 | ps | | 2 | | SDO/SDO, SCO/SCO Output Signal Swing | | 75Ω DC Load | 600 | 800 | 1000 | mV <sub>p-p</sub> | | 1 | | SDO/SDO, SCO/SCO Rise & Fall times | | 20% - 80%, T <sub>A</sub> = 25°C | 200 | - | 400 | ps | | 2 | | Duty Cycle Distortion | | | - | - | 35 | ps | | 2 | # NOTES: - 1. Synchronous switching refers to switching the input data from one source to another source which is at the same data rate (ie: line 10 switching for component NTSC). - 2. Asynchronous switching refers to switching the input data from one source to another source which is at a different data rate. - 3. Typical values are parametric norms at 25°C. ### **TEST LEVELS** - 1. 100% tested at 25°C. - 2. Guaranteed by design. - 3. Inferred or co-related value. - 4. SMPTE data rates 143, 177, 270, 360 and 540 Mb/s tested. - 5. Evaluated using test set up Figure 5. - 6. Q.A. sample tested. # **GS9035 PINOUT** # **GS9035 PIN DESCRIPTION** | PIN NO. | SYMBOL | TYPE | DESCRIPTION | | |-------------|------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------|--| | 2 | cosc | _ | Timing control capacitor for internal system clock. | | | 3 | LOCK | 0 | Lock indication. When HIGH, the GS9035 is locked. LOCK is an open collector output and requires an external 10k pullup resistor. | | | 4 | SMPTE | | SMPTE/10B1C or Datacomm/Telecomm rate select. | | | 5,6 | DDI/DDI | _ | Digital data input (Differential ECL/PECL). | | | 10 | AUTO/MAN | _ | Auto or Manual mode select. TTL/CMOS compatible input. | | | 12 | LF+ | _ | Loop filter component connection. | | | 13 | LFS | _ | Loop filter component connection. | | | 14 | LF- | - | Loop filter component connection. | | | 15 | RVCO_RTN | 1 | RVCO Return. | | | 16 | RVCO | _ | Frequency setting resistor. | | | 17 | CBG | 1 | Internal bandgap voltage filter capacitor. | | | 1921 | SS[2:0] | 1/0 | Data rate indication (Auto mode) or data rate select (Manual mode). TTL CMOS compatible I/O. In auto mode these pins can be left unconnected. | | | 22, 23 | SCO/SCO | 0 | Serial clock output. SCO/ $\overline{\text{SCO}}$ are differential current mode outputs and require external 75 $\Omega$ pullup resistors. | | | 24, 25 | SDO/SDO | 0 | Serial data output. SDO/ $\overline{\text{SDO}}$ are differential current mode outputs and require external 75 $\Omega$ pullup resistors. | | | 28 | CLK_EN | 1 | Clock Enable. When HIGH, the serial clock outputs are enabled. | | | 1,7,8,11,27 | V <sub>EE</sub> | 1 | Most negative power supply connection. | | | 9 | V <sub>CC1</sub> | I | Most positive power supply connection. | | | 18 | V <sub>CC2</sub> | - | Most positive power supply connection. | | | 26 | V <sub>CC3</sub> | | Most positive power supply connection. | | Fig. 1 Output Jitter (2<sup>23</sup>-1 Pattern) 30 Mb/s Fig. 3 Output Jitter (2<sup>23</sup>-1 Pattern) 270 Mb/s Fig. 2 Output Jitter (2<sup>23</sup>-1 Pattern) 143 Mb/s Fig. 4 Output Jitter (2<sup>23</sup>-1 Pattern) 540 Mb/s Fig. 5 Jitter Measurement Test Setup ### **TYPICAL SMPTE 259M CONNECTIONS** Figure 6 shows the GS9035 connected in a typical auto rate select SMPTE 259M application. Table 1 summarizes the relevant system parameters. TABLE 1 $\begin{aligned} & \text{RVCO} = 365\Omega \\ & \text{f}_{\text{H}} = 540 \text{ MHz} \\ & \text{f}_{\text{L}} = 360 \text{ MHz} \end{aligned}$ | SMPTE | SS[2:0] | Data Rate<br>(Mb/s) | Loop Bandwidth | |-------|---------|---------------------|----------------| | 1 | 000 | 143 | 860 kHz | | 1 | 001 | 177 | 1.40 MHz | | 1 | 010 | 270 | 1.7 MHz | | 1 | 011 | 360 | 3.0 MHz | | 1 | 100 | 540 | 4.0 MHz | ### **DEVICE DESCRIPTION** The GS9035 receives either a single-ended or differential PECL serial data stream at the DDI and $\overline{\rm DDI}$ inputs. It locks an internal clock to the incoming data and outputs the differential PECL retimed data signal and recovered clock on outputs SDO/ $\overline{\rm SDO}$ and SCO/ $\overline{\rm SCO}$ , respectively. The timing between the input, output, and clock signals is shown below. The GS9035 reclocker contains four main functional blocks: the Phase Locked Loop, Auto/Manual Data Rate Select, Frequency Acquisition, and Logic Circuit. ### PHASE LOCKED LOOP (PLL) The Phase Locked Loop locks the internal PLL clock to the incoming data rate. A simplified block diagram of the PLL is shown below. The main components are the VCO, the phase detector, the charge pump, and the loop filter. ### VCO The VCO is a differential low phase noise, factory trimmed design that provides increased immnunity to PCB noise and precise control of the VCO center frequency. The VCO operates between 30 and 540 Mb/s and has a pull range of $\pm\,15\%$ about the center frequency. A single low impedance external resistor, RVCO, sets the VCO center frequency (see Figure 9). The low impedance RVCO minimizes thermal noise and reduces the PLL's sensitivity to PCB noise. For a given RVCO value, the VCO can oscillate at one of two frequencies. When SMPTE = SS0 = logic 1, the VCO center frequency corresponds to the $f_{\rm L}$ curve. For all other SMPTE/SS0 combinations, the VCO center frequency corresponds to the $f_{\rm H}$ curve ( $f_{\rm H}$ is approximately 1.5 x $f_{\rm L}$ ). The recommended RVCO value for auto rate SMPTE 259M applications is 365 $\Omega$ . The VCO and an internal divider generate the PLL clock. Divider moduli of 1, 2, and 4 allow the PLL to lock to data rates from 143 Mb/s to 540 Mb/s. The divider modulus is set by the AUTO/MAN, SMPTE, and SS[2:0] pins (see Auto/Manual Data Rate Select section for further details). In addition, a manually selectable modulus 8 divider allows operation at data rates as low as 30 Mb/s. # PHASE DETECTOR The phase detector compares the phase of the PLL clock with the phase of the incoming data signal and generates error correcting timing pulses. The phase detector design provides a linear transfer function between the input phase and output timing pulses maximizing the input jitter tolerance of the PLL. # **CHARGE PUMP** The charge pump takes the phase detector output timing pulses and creates a charge packet that is proportional to the system phase error. A unique differential charge pump design insures that the output phase does not drift when data transitions are sparse. This makes the GS9035 ideal for SMPTE 259M applications where pathological signals have data transition densities of 0.05. ### LOOP FILTER The loop filter integrates the charge pump packets and produces a VCO control voltage. The loop filter is comprised of three external components which are connected to pins LF+, LFS, and LF-. The loop filter design is fully differential giving the GS9035 increased immunity to PCB board noise. The loop filter components are critical in determining the loop bandwidth and damping of the PLL. Choosing these component values is discussed in detail in the **DESIGN GUIDELINES** section. Recommended values for SMPTE259M applications are shown in Figure 6. #### FREQUENCY ACQUISITION The core PLL is able to lock if the incoming data rate and the PLL clock frequency are within the PLL capture range (which is slightly larger than the loop bandwidth). To assist the PLL to lock to data rates outside of the capture range, the GS9035 uses a frequency acquisititon circuit. The frequency acquisition circuit sweeps the VCO control voltage such that the VCO frequency changes from -10% to +10% of the center frequency. Figure 10 shows a typical sweep waveform. $T_{\text{cycle}} = t_{\text{swp}} + t_{\text{sys}}$ Fig. 10 The VCO frequency starts at point A and sweeps up attempting to lock. If lock is not established during the up sweep, the VCO is then swept down. The system is designed such that the probability of locking within one cycle period is greater than 0.999. If the system does not lock within one cycle period, it will attempt to lock in the subsequent cycle. In manual mode, the divider modulus is fixed for all cycles. In auto mode, each subsequent cycle is based on a different divider moduli as determined by the internal 3-bit counter. The average sweep time, $t_{swp}$ , is determined by the loop filter component, $C_{l,E1}$ , and the charge pump current, $I_{CP}$ : $$t_{swp} = \frac{4}{3} \frac{C_{LF1}}{I_{CP}}$$ [seconds] The nominal sweep time is approximately 121 $\mu$ s when C = 15nF and I = 165 $\mu$ A (RVCO = 365 $\Omega$ ). An internal system clock determines $t_{sys}$ (see the Logic Circuit section). ### LOGIC CIRCUIT The GS9035 is controlled by a finite state logic circuit which is clocked by an asynchronous system clock. That is, the system clock is completely independent of the incoming data rate. The system clock runs at low frequencies, relative to the incoming data rate, and thus reduces interference to the PLL. The period of the system clock is set by the COSC capacitor and is: $$t_{sys} = 9.6 \times 10^4 \times COSC$$ [seconds] The recommended value for $t_{sys}$ is $450\mu s$ (COSC = 4.7nF) ### **AUTO/MANUAL DATA RATE SELECT** The GS9035 can operate in either auto or manual data rate select mode. The mode of operation is selected by a single input pin (AUTO/MAN). Auto Mode (AUTO/ $\overline{MAN} = 1$ ) In automode, the GS9035 uses a 3-bit counter to automatically cycle through five (SMPTE=1) or three (SMPTE=0) different divider moduli as it attempts to acquire lock. In this mode, the SS[2:0] pins are outputs and indicate the current value of the divider moduli according to the table below. Note that for SMPTE = 0 and divider moduli of 2 and 4, the PLL can correctly lock for two values of SS[2:0]. TABLE 2 | AUTO/ $\overline{MAN}$ = 1 (AUTO MODE)<br>$f_H$ , $f_L$ = VCO center frequency as per Figure 9 | | | | | | | |------------------------------------------------------------------------------------------------|---------|-------------------|---------------------------------|--|--|--| | SMPTE | SS[2:0] | Divider<br>Moduli | PLL<br>Clock | | | | | 1 | 000 | 4 | f <sub></sub> /4 | | | | | 1 | 001 | 2 | f <sub>.</sub> /2 | | | | | 1 | 010 | 2 | f <sub></sub> /2 | | | | | 1 | 011 | 1 | f∟ | | | | | 1 | 100 | 1 | $f_{\scriptscriptstyle{arphi}}$ | | | | | 1 | 101 | | | | | | | 1 | 110 | | | | | | | 1 | 111 | | | | | | | 0 | 000 | 4 | f <sub></sub> /4 | | | | | 0 | 001 | 4 | f <sub></sub> /4 | | | | | 0 | 010 | 2 | f <sub>⊬</sub> /2 | | | | | 0 | 011 | 2 | f <sub>⊬</sub> /2 | | | | | 0 | 100 | 1 | f <sub>H</sub> | | | | | 0 | 101 | | | | | | | 0 | 110 | | | | | | | 0 | 111 | | | | | | Manual Mode (AUTO/ $\overline{MAN} = 0$ ) In manual mode, the GS9035 divider moduli is fixed. In this mode, the SS[2:0] pins are inputs and set the divider moduli according to Table 3. TABLE 3 | AUTO/ $\overline{\text{MAN}}$ = 0 (MANUAL MODE)<br>f <sub>H</sub> , f <sub>L</sub> = VCO center frequency as per Figure 9 | | | | | | |---------------------------------------------------------------------------------------------------------------------------|---------|---------|-------------------|--|--| | SMPTE | SS[2:0] | Divider | PLL | | | | | | Moduli | Clock | | | | 1 | 000 | 4 | f <sub>⊢</sub> /4 | | | | 1 | 001 | 2 | f <sub>L</sub> /2 | | | | 1 | 010 | 2 | f <sub></sub> /2 | | | | 1 | 011 | 1 | $f_{\llcorner}$ | | | | 1 | 100 | 1 | f <sub>H</sub> | | | | 1 | 101 | 8 | f <sub>,</sub> /8 | | | | 1 | 110 | 8 | f <sub></sub> /8 | | | | 1 | 111 | | | | | | 0 | 000 | 4 | f <sub>.</sub> /4 | | | | 0 | 001 | 4 | f <sub>.</sub> /4 | | | | 0 | 010 | 2 | f <sub></sub> /2 | | | | 0 | 011 | 2 | f <sub>.</sub> /2 | | | | 0 | 100 | 1 | f <sub>H</sub> | | | | 0 | 101 | 1 | f <sub>⊢</sub> | | | | 0 | 110 | 8 | f <sub>⊬</sub> /8 | | | | 0 | 111 | | | | | #### LOCKING The GS9035 indicates lock when three conditions are satisfied: - input data is detected - the incoming data signal and the PLL clock are phase locked - the system is not locked to a harmonic The GS9035 defines the presence of input data when at least one data transition occurs every $1\mu s$ . The GS9035 assumes that it is NOT locked to a harmonic if the pattern '101' or '010' (in the reclocked data stream) occurs at least once every $t_{sys}/3$ seconds. Using the recommended component values, this corresponds to approximately 150 $\mu$ s. (In an harmonically locked system, all bit cells are double clocked and the above patterns become '110011' and '001100', respectively.) ### **LOCK TIME** The lock time of the GS9035 depends on whether the input data is switching synchronously or asynchronously. Synchronous switching refers to the case where the input data is changed from one source to another source which is at the **same** data rate (but different phase). Asynchronous switching refers to the case where the input data to the GS9035 is changed from one source to another source which is at a **different** data rate. When input data to the GS9035 is removed, the GS9035 latches the current state of the counter (divider modulus). Therefore, when data is reapplied, the GS9035 begins the lock procedure at the previous locked data rate. As a result, in synchronous switching applications, the GS9035 locks very quickly. The nominal lock time depends on the switching time and is summarized in the table below: TABLE 4 | Switching Time | Lock Time | |-----------------------|-----------------------------------------| | < 0.5µs | 10μs | | 0.5 <b>µ</b> s - 10ms | 2t <sub>sys</sub> | | > 10ms | 2T <sub>cycle</sub> + 2t <sub>sys</sub> | In asynchronous switching applications (including power up) the lock time is determined by the frequency acquisition circuit as described above. In manual mode, the frequency acquisition circuit may have to sweep over an entire cycle (depending on initial conditions) to acquire lock resulting in a maximum lock time of $2T_{\rm cycle} + 2t_{\rm sys}$ . In auto tune mode, the maximum lock time is $6T_{\rm cycle} + 2t_{\rm sys}$ since the frequency acquisition circuit may have to cycle through 5 possible counter states (depending on initial conditions) to acquire lock. The nominal value of $T_{\rm cycle}$ for the GS9035 operating in a typical SMPTE 259M application is approximately 1.3ms. The GS9035 has a dedicated LOCK output (pin 3) indicating when the device is locked. It should be noted that in synchronous switching applications where the switching time is less than $0.5\mu s$ , the LOCK output will NOT be de-asserted and the data outputs will NOT be muted. ### **OUTPUT DATA MUTING** The GS9035 internally mutes the SDO and SDO outputs when the device is not locked. When muted, SDO/SDO are latched providing a logic state to the subsequent circuit and avoiding a condition where noise could be amplified and appear as data. The output data muting timing is shown in Figure 11. Fig. 11 ### **CLOCK ENABLE** When CLK\_EN is high, the GS9035 SCO/ $\overline{\text{SCO}}$ outputs are enabled. When CLK\_EN is low, the SCO/ $\overline{\text{SCO}}$ outputs are tristated and float to V<sub>CC</sub>. Disabling the clock outputs results in a power savings of 10%. It is recommended that the CLK\_EN input be hard wired to the desired state. For applications which do not require the clock output, CLK\_EN should be connected to Ground and the SCO/ $\overline{\text{SCO}}$ outputs should be connected to V<sub>CC</sub>. #### STRESSFUL DATA PATTERNS All PLL's are susceptible to stressful data patterns which can introduce bit errors in the data stream. PLL's are most sensitive to patterns which have long run lengths of 0's or 1's (low data transition densities for a long period of time). The GS9035 has been designed to operate with low data transition densities such as the SMPTE 259M pathological signal (data transition density = 0.05). ### PLL DESIGN GUIDELINES The performance of the GS9035 is primarily determined by the PLL. Thus, it is important that the system designer is familiar with the basic PLL design equations. A model of the GS9035 PLL is shown below. The main components are the phase detector, the VCO, and the external loop filter components. 521 - 69 - 02 The transfer function of the PLL is defined as $\mathcal{O}_{\circ}/\mathcal{O}_{|}$ and can be approximated as: $$\begin{split} \frac{\cancel{\varnothing}_{0}}{\cancel{\varnothing}_{i}} &= \frac{sC_{LF1}\,R_{LF}+1}{\left[s(C_{LF1}\,R_{LF}-\frac{L}{R_{LF}})+1\right]} & \frac{1}{\left[s^{2}C_{LF2}L+s\,\frac{L}{R_{LF}}+1\right]} & \text{Eqn. 1} \\ \text{where:} & L &= \frac{N}{DI_{CP}K_{f}} \end{split}$$ N is the divider modulus D is the data density (=0.5 for NRZ data) I<sub>CP</sub> is the charge pump current in Amps $K_f$ is the VCO gain in Hz/V This response has 1 zero (w\_Z) and three poles ( $\rm w_{P1}, \ w_{BW}, \ w_{P2})$ where: $$w_Z = \frac{1}{C_{LF1}R_{LF}}$$ $$w_{P1} = \frac{1}{C_{LF1}R_{LF} - L}$$ $$w_{BW} = \frac{R_{LF}}{L}$$ $$w_{P2} = \frac{1}{C_{LF2}R_{LF}}$$ The bode plot for this transfer function is plotted in Figure 13. Fig. 13 10 The 3dB bandwidth of the transfer function is approximately: $$\frac{\text{W3dB} = \frac{\text{WBW}}{\sqrt{\frac{1-2}{W_{P2}} + \frac{(W_{BW}/W_{P2})^2}{1-2\frac{W_{BW}}{W_{P2}}}}} \approx \frac{W_{BW}}{0.78}$$ ### Transfer Function Peaking There are two causes of peaking in the PLL transfer function given by Equation 1. The first is the quadratic: $$s^2 C_{LF2}L + s \frac{L}{R_{LF}} + 1$$ and Q = $$R_{LF} \sqrt{\frac{C_{LF2}}{L}}$$ This response is critically damped for Q = 0.5. Thus, to avoid peaking: $$R_{LF} \sqrt{\frac{C_{LF2}}{L}} < \frac{1}{2}$$ or $$\frac{1}{R_{LF} C_{LF2}} \quad \frac{L}{R_{LF}} > 4$$ Therefore, $$W_{P2} > 4 W_{BW}$$ However, it is desirable to keep $w_{p_2}$ as low as possible to reduce the high frequency content on the loop filter. The second is the zero-pole combination: $$\frac{sC_{LF1} R_{LF} + 1}{s(C_{LF1} R_{LF} - \frac{L}{R_{LF}}) + 1} = \frac{\frac{s}{w_Z} + 1}{\frac{s}{w_{P1}} + 1}$$ This causes lift in the transfer function given by: 20 LOG $$\frac{w_{P1}}{w_Z} = 20 LOG \frac{1}{1 - \frac{w_Z}{w_{BW}}}$$ To keep peaking to less than 0.05dB: $$w_7 < 0.0057 w_{BW}$$ ### SELECTION OF LOOP FILTER COMPONENTS Based on the above analysis, the loop filter components should be selected for a given PLL bandwidth, $\boldsymbol{f}_{\text{3dB}},$ as follows: 1. Calculate L = $$\frac{2N}{I_{CP}K_f}$$ where: - $I_{\mbox{\footnotesize{CP}}}$ is the charge pump current and is a function of the RVCO resistor and is obtained from Figure 14. - $K_{\star}$ = 90MHz/V for VCO frequencies corresponding to the $f_1$ curve $-K_f = 140MHz/V$ for VCO frequencies corresponding to the $f_{\rm H}\,{\rm curve}$ - N is the divider modulus $(f_{\perp}, f_{\perp})$ and N can be obtained from Table 2 or Table 3) 2. Choose $R_{I,F} = 2(3.14) f_{3dB}(0.78)L$ 3. Choose $$C_{LF1} = 174 L / (R_{LF})^2$$ 4. Choose $$C_{LF2} = L/4(R_{LF})^2$$ Fig. 14 ### SPICE SIMULATIONS More detailed analysis of the GS9035 PLL can be done using SPICE. A SPICE model of the PLL is shown below: NOTE: Phii, Phio, LF, and 1 are node names in the SPICE netlist. Fig. 15 The model consists of a voltage controlled current source (G1), the loop filter components (R<sub>LF</sub>, C<sub>LF1</sub>, and C<sub>LF2</sub>), a voltage controlled voltage source (E1), and a voltage source (V1). R2 is necessary to create a DC path to ground for Node 1. V1 is used to generate the input phase waveform. G1 compares the input and output phase waveforms and generates the charge pump current, $\mathbf{I}_{\mathrm{CP}}.$ The loop filter components integrate the charge pump current to establish the loop filter voltage. E1 creates the output phase waveform (Phio) by multiplying the loop filter voltage by the value of the Laplace transform $(2\pi K_f/Ns)$ . The netlist for the model is given below. The .PARAM statements are used to set values for $I_{CP}$ , $K_f$ , N, and D. $I_{CP}$ is determined by the RVCO resistor and is obtained from Figure 14. SPICE NETLIST \* GS9035 PLL Model .PARAM ICP = 165E-6 KF= 90E+6 D = 0.5.PARAM N = 1 .PARAM PI = 3.14V(Phio) = 0 .ac dec 30 1k 10meg RLF 1 LF 1000 CLF1 1015n CLF2 0 LF 15p E\_LAPLACE1 Phio 0 LAPLACE {V(LF)} {(2\*PI\*KF)/(N\*s)} 0 LF VALUE{D \* ICP/(2\*pi)\*V(Phii, Phio)} V1 2 0 DC 0V AC 1V R2 0 1 1g .END ### I/O DESCRIPTION # High Speed Inputs (DDI/DDI) DDI/DDI are high impedance inputs which accept differential or single-ended input drive. Two conditions must be observed when interfacing to these inputs: - 1) Input signal amplitudes are between 200 and 2000mV - 2) The common mode input voltage range is as specified in the DC Characteristics table. Commonly used interface examples are shown in Figures 16 through to Figure 17. Figure 16 illustrates the simplest interface to the GS9035. In this example, the driving device generates the PECL level signals (800mV amplitudes) having a common mode input range between 0.4 and 4.6V. This scheme is recommended when the trace lengths are less than 1 in. The value of the resistors and the DC connection ( $V_{CC}$ or Ground), depends on the output driver circuitry of the previous device. Fig. 16 When trace lengths become greater than 1 in, controlled impedance traces should be used. The recommended interface is shown in Figure 17. In this case, a parallel resistor $(\ensuremath{\mathsf{R}_{\mathsf{LOAD}}}\xspace)$ is placed near the GS9035 inputs to terminate the controlled impedance trace. The value of $R_{\text{LOAD}}$ should be 2 times the value of the characteristic impedance of the trace. In addition, series resistors, $\boldsymbol{R}_{\text{SOURCE}}$ , can be placed near the driving chip to serve as source terminations. They should be equal to the value of the trace impedance. Assuming 800mV outputswings at the driver, $R_{LOAD} = 100\Omega$ , $R_{SOUBCE} = 50\Omega$ and $Z_{\Omega} = 50\Omega$ . Figure 18 shows the recommended interface when the GS9035 is driven single-endedly. In this case, the input must be accoupled and a matching resistor ( $Z_{\Omega}$ ) must be used. # High Speed Outputs (SDO/SDO and SCO/SCO) SDO/SDO and SCO/SCO are current mode outputs that require external pullups (see Figure 19). The output signal swings are 800mV when 75 $\Omega$ resistors are used. A diode can be placed between $V_{\rm CC}$ and the pullups to shift the signal levels down by approximately 0.7 volts. When the output traces are longer than 1 in, controlled impedance traces should be used. The pullup resistors should be placed at the end of the output traces as they terminate the trace in its characteristic impedance (75 $\Omega$ ). Fig. 20 28 Pin PLCC # CAUTION ELECTROSTATIC SENSITIVE DEVICES DO NOT OPEN PACKAGES OR HANDLE EXCEPT AT A STATIC-FREE WORKSTATION #### DOCUMENT IDENTIFICATION: PRELIMINARY DATA SHEET The product is in a preproduction phase and specifications are subject to change without notice. GENNUM CORPORATION MAILING ADDRESS: P.O. Box 489, Stn. A, Burlington, Ontario, Canada L7R 3Y3 Tel. +1 (905) 632-2996 Fax +1 (905) 632-2814 SHIPPING ADDRESS: 970 Fraser Drive, Burlington, Ontario, Canada L7L 5P5 REVISION NOTES: Change to Features GENNUM JAPAN CORPORATION C-101, Miyamae Village, 2-10-42 Miyamae, Suginami-ku, Tokyo 168-0081, Japan Tel. +81 (3) 3334-7700 Fax: +81 (3) 3247-8839 GENNUM UK LIMITED Centaur House, Ancells Business Park, Ancells Road, Fleet, Hampshire, UK GU13 8UJ Tel. +44 (1252) 761 039 Fax +44 (1252) 761 114 Gennum Corporation assumes no responsibility for the use of any circuits described herein and makes no representations that they are free from patent infringement. © Copyright April 1997 Gennum Corporation. All rights reserved. Printed in Canada.