**Preferred Device** # Power MOSFET 2.0 Amps, 60 Volts, Logic Level # N-Channel SOT-223 Designed for low voltage, high speed switching applications in power supplies, converters and power motor controls and bridge circuits. #### **Applications** - Power Supplies - Converters - Power Motor Controls - Bridge Circuits ### **MAXIMUM RATINGS** (T<sub>C</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|---------------------|----------------| | Drain-to-Source Voltage | V <sub>DSS</sub> | 60 | Vdc | | Drain-to-Gate Voltage ( $R_{GS} = 1.0 \text{ M}\Omega$ ) | $V_{DGR}$ | 60 | Vdc | | Gate–to–Source Voltage – Continuous – Non–repetitive (t <sub>p</sub> ≤ 10 ms) | V <sub>GS</sub> | ± 15<br>± 20 | Vdc<br>Vpk | | | I <sub>D</sub><br>I <sub>D</sub><br>I <sub>DM</sub> | 2.0<br>1.2<br>6.0 | Adc<br>Apk | | Total Power Dissipation @ T <sub>A</sub> = 25°C (Note 1) Total Power Dissipation @ T <sub>A</sub> = 25°C (Note 2) Derate above 25°C | P <sub>D</sub> | 2.1<br>1.3<br>0.014 | W<br>W<br>W/°C | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>175 | °C | | Single Pulse Drain–to–Source Avalanche Energy – Starting $T_J = 25^{\circ}C$ ( $V_{DD} = 25 \text{ Vdc}, V_{GS} = 5.0 \text{ Vdc},$ $I_{L(pk)} = 3.6 \text{ A}, L = 10 \text{ mH}, V_{DS} = 60 \text{ Vdc})$ | E <sub>AS</sub> | 65 | mJ | | Thermal Resistance - Junction to Ambient (Note 1) - Junction to Ambient (Note 2) | R <sub>θJA</sub><br>R <sub>θJA</sub> | 72.3<br>114 | °C/W | | Maximum Lead Temperature for Soldering Purposes, 1/8" from case for 10 seconds | TL | 260 | °C | - When surface mounted to an FR4 board using 1" pad size, 1 oz. (Cu. Area 0.995 in<sup>2</sup>). - When surface mounted to an FR4 board using minimum recommended pad size, 2–2.4 oz. (Cu. Area 0.272 in<sup>2</sup>). # ON Semiconductor® http://onsemi.com # 2.0 AMPERES 60 VOLTS $R_{DS(on)} = 175 \text{ m}\Omega$ #### N-Channel #### MARKING DIAGRAM SOT-223 CASE 318E STYLE 3 5L175 = Device Code L = Location Code WW = Work Week ## **PIN ASSIGNMENT** ### **ORDERING INFORMATION** | Device | Package | Shipping | |-----------------|---------|------------------| | NTF3055L175T1 | SOT-223 | 1000 Tape & Reel | | NTF3055L175T3 | SOT-223 | 4000 Tape & Reel | | NTF3055L175T3LF | SOT-223 | 4000 Tape & Reel | # **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise noted) | Charac | teristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------|--------------|-----------|--------------| | OFF CHARACTERISTICS | | | | | | | | Drain-to-Source Breakdown Voltage $(V_{GS} = 0 \text{ Vdc}, I_D = 250 \mu\text{Adc})$<br>Temperature Coefficient (Positive) | (Note 3) | V <sub>(BR)DSS</sub> | 60<br>- | 72.8<br>74.4 | _<br>_ | Vdc<br>mV/°C | | Zero Gate Voltage Drain Current $(V_{DS} = 60 \text{ Vdc}, V_{GS} = 0 \text{ Vdc})$ $(V_{DS} = 60 \text{ Vdc}, V_{GS} = 0 \text{ Vdc}, T_J =$ | 150°C) | I <sub>DSS</sub> | _<br>_ | -<br>- | 1.0<br>10 | μAdc | | Gate-Body Leakage Current (V <sub>G</sub> | <sub>S</sub> = ± 15 Vdc, V <sub>DS</sub> = 0 Vdc) | I <sub>GSS</sub> | - | - | ± 100 | nAdc | | ON CHARACTERISTICS (Note 3) | | | | | | | | Gate Threshold Voltage (Note 3) $(V_{DS} = V_{GS}, I_D = 250 \mu \text{Adc})$ Threshold Temperature Coefficient (N | Negative) | V <sub>GS(th)</sub> | 1.0 | 1.7<br>4.2 | 2.0 | Vdc<br>mV/°C | | Static Drain-to-Source On-Resistan ( $V_{GS} = 5.0 \text{ Vdc}$ , $I_D = 1.0 \text{ Adc}$ ) | ce (Note 3) | R <sub>DS(on)</sub> | - | 155 | 175 | mΩ | | Static Drain-to-Source On-Resistan ( $V_{GS} = 5.0 \text{ Vdc}$ , $I_D = 2.0 \text{ Adc}$ ) ( $V_{GS} = 5.0 \text{ Vdc}$ , $I_D = 1.0 \text{ Adc}$ , $T_J = 1.0 \text{ Adc}$ ) | , | V <sub>DS(on)</sub> | _ | 0.32<br>0.57 | 0.42<br>- | Vdc | | Forward Transconductance (Note 3) | (V <sub>DS</sub> = 8.0 Vdc, I <sub>D</sub> = 1.5 Adc) | 9 <sub>fs</sub> | - | 3.2 | - | Mhos | | DYNAMIC CHARACTERISTICS | | | 1 | • | | • | | Input Capacitance | | C <sub>iss</sub> | - | 194 | 270 | pF | | Output Capacitance | $(V_{DS} = 25 \text{ Vdc}, V_{GS} = 0 \text{ V},$<br>f = 1.0 MHz) | C <sub>oss</sub> | - | 70 | 100 | | | Transfer Capacitance | , | C <sub>rss</sub> | _ | 29 | 40 | | | SWITCHING CHARACTERISTICS | <b>S</b> (Note 4) | | | | | | | Turn-On Delay Time | | t <sub>d(on)</sub> | - | 10.2 | 20 | ns | | Rise Time | $(V_{DD} = 30 \text{ Vdc}, I_D = 2.0 \text{ Adc},$ | t <sub>r</sub> | _ | 21 | 40 | | | Turn-Off Delay Time | $V_{GS} = 5.0 \text{ Vdc},$<br>$R_G = 9.1 \Omega) \text{ (Note 3)}$ | t <sub>d(off)</sub> | - | 14.3 | 30 | | | Fall Time | | t <sub>f</sub> | - | 15.3 | 30 | | | Gate Charge | | Q <sub>T</sub> | - | 5.1 | 10 | nC | | | $(V_{DS} = 48 \text{ Vdc}, I_D = 2.0 \text{ Adc}, V_{GS} = 5.0 \text{ Vdc}) \text{ (Note 3)}$ | $Q_1$ | 1 | 1.4 | _ | | | | | $Q_2$ | _ | 2.5 | _ | | | SOURCE-DRAIN DIODE CHARA | CTERISTICS | | | | | | | Forward On-Voltage | $(I_S = 2.0 \text{ Adc}, V_{GS} = 0 \text{ Vdc})$<br>$(I_S = 2.0 \text{ Adc}, V_{GS} = 0 \text{ Vdc},$<br>$T_J = 150^{\circ}\text{C}) \text{ (Note 3)}$ | V <sub>SD</sub> | _<br>_ | 0.84<br>0.68 | 1.0 | Vdc | | Reverse Recovery Time | | t <sub>rr</sub> | _ | 28.3 | - | ns | | | $(I_S = 2.0 \text{ Adc}, V_{GS} = 0 \text{ Vdc},$ | ta | - | 15.6 | - | | | | $dI_S/dt = 100 \text{ A/}\mu\text{s}) \text{ (Note 3)}$ | t <sub>b</sub> | - | 12.7 | _ | 1 | | Reverse Recovery Stored Charge | | Q <sub>RR</sub> | _ | 0.027 | - | μC | Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2.0%. Switching characteristics are independent of operating junction temperatures. Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance versus Gate-to-Source Voltage Figure 4. On-Resistance versus Drain Current and Gate Voltage Figure 5. On-Resistance Variation with **Temperature** Figure 6. Drain-to-Source Leakage Current versus Voltage Figure 7. Capacitance Variation Figure 8. Gate-to-Source and Drain-to-Source Voltage versus Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage versus Current Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 12. Maximum Avalanche Energy versus Starting Junction Temperature Figure 13. Thermal Response # **PACKAGE DIMENSIONS** **SOT-223 (TO-261)** CASE 318E-04 ISSUE K - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. | | INCHES | | MILLIMETERS | | |-----|--------|--------|-------------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.249 | 0.263 | 6.30 | 6.70 | | В | 0.130 | 0.145 | 3.30 | 3.70 | | С | 0.060 | 0.068 | 1.50 | 1.75 | | D | 0.024 | 0.035 | 0.60 | 0.89 | | F | 0.115 | 0.126 | 2.90 | 3.20 | | G | 0.087 | 0.094 | 2.20 | 2.40 | | Н | 0.0008 | 0.0040 | 0.020 | 0.100 | | J | 0.009 | 0.014 | 0.24 | 0.35 | | K | 0.060 | 0.078 | 1.50 | 2.00 | | L | 0.033 | 0.041 | 0.85 | 1.05 | | M | 0 ° | 10 ° | 0 ° | 10 ° | | S | 0.264 | 0.287 | 6.70 | 7.30 | - STYLE 3: PIN 1. GATE 2. DRAIN 3. SOURCE 4. DRAIN # **Notes** ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### PUBLICATION ORDERING INFORMATION #### Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada **JAPAN**: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2700 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.