# **Universal Disk Controller** #### PIN CONFIGURATION **FEATURES Programmable Disk Drive Interface** and Formats ☐ Seagate (ST506) or user definable D ROATA Vcc 🗖 40 Hard Disk Formats S'S STB DMACLI S', RST NC DIP ECCTM INT 🗖 EARLY ☐ IBM Compatible Single or Double RCLK [ 3 38 LATE Density Floppy Disk Formats Controls 8", 5.25", and 3.5" drives □ WDATA C/D d 4 37 CLK SO 39 38 37 36 35 34 33 32 31 30 29 ACK [ 5 36 Controls tape drives for tape backup DS | R/W | CLK E 40 WDATA E 41 D DB7 35 of disks 27 D DB6 STB 34 ☐ Full CRC generation and checking LATE C 42 26 DB₅ аво □ 8 33 DMACLK Internal or External Error detection EARLY D 25 □ vss 43 AB1 d 32 **□** S1 Programmable user-transparent 24 DB4 44 □ RST AB2 10 31 Error correction 23 J NC NC [ АВЗ □ 30 DIP DECCTM 11 Vcc | INT | Programmable automatic retry option 22 D DB 2 AB4 ☐ 29 12 Б <sub>DВ₂</sub> 21 3 Programmable internal write DMAR AB5 □ 13 28 RCLK [ 20 D DB precompensation logic AB6 ☐ WGATE 27 C/D 19 P DB 14 Read/Write commands with RDGATE АВ7 □ 15 26 ACK [ 18 automatic seek 7 8 9 10 11 12 13 14 15 16 17 CS □ 25 □ DB7 Multiple sector read/write transfers □ DB6 DB0 17 24 Sector interleave capability □ DB5 □ Vss □ DB4 DB1 🗖 18 23 Internal address mark generation DB2 22 and detection PACKAGE: 44-pin PLCC DB3 20 21 Programmable track step rates Supports both buffered and PACKAGE: 40-pin DIP unbuffered seeks Polling command allows overlapping seeks User readable Interrupt, Chip Flexible System Interface Powerful, high level command set Status, and Drive Status registers ☐ Built-in DMA controller capable of Controls up to 4 drives with Programmable Interrupt Mask addressing up to 16 MBytes up to 16 heads per drive TTL compatible up to 2048 cylinders per drive ☐ Supports either private or virtual buffer Standard 40 pin DIP package up to 256 sectors per track Single +5 volt supply memory addressing schemes GENERAL DESCRIPTION The HDC 9224 Universal Disk Controller (UDC) is a 40 pin, n-channel MOS/LSI device capable of interfacing up to 4 Winchester-type hard disks and/or industry standard floppy disks to a processor. The chip is programmable to support both the Seagate (ST506) and user defined hard disk formats, as well as IBM compatible 8", 5.25" and 3.5" single and double density formats. A powerful and sophisticated command set reduces the software overhead required to implement a combined hard disk/floppy disk controller. These commands include: Drive Select Step out 1 cylinder Restore Drive Read Physical Sectors Write Logical Sectors Chip Reset Poll Drives for Ready Tape Back-up Seek to cylinder and read ID Step in 1 cylinder Read Logical Sectors Read Entire Track Write Physical Sectors Deselect Drive Set Register Pointer Format current track The HDC 9224 can use both private memory or shared memory buffers with the chip's internal DMA controller pro- viding up to 24 bit addresses over an 8 bit data bus. This enables the HDC 9224 to address up to 16 megabytes of memory, and allows the hardware designer tremendous flexibility in system design. Several techniques of error detection and correction are implemented on the HDC 9224. One user selected method allows the chip to detect and transparently correct a read error in the data-stream, without external logic. Another technique allows the designer complete control over the ECC algorithm, by using external logic or system software to detect and correct the error. As a further aid in error handling, the HDC 9224 allows the user to specify the number of read retries to be attempted before an error is reported to the host processor by the HDC 9224. The HDC 9224 features a versatile track format command which allows formatting with interleaved sectors. The chip needs only 3 or 4 bytes of external memory space per sector (depending on format selected). This feature allows the designer to optimize sector interleaving for optimum throughput. ## **DESCRIPTION OF PIN FUNCTIONS** | PIN NO. | NAME | SYMBOL | DESCRIPTION | |----------------------------------|--------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Power | V <sub>cc</sub> | + 5 volt power supply pin | | 22 | Ground | V <sub>ss</sub> | System ground | | 16 | Chip Select | CS | This signal (when active) selects the HDC 9224 for communications with the host processor. This signal is normally derived by decoding the high order address bits. It is active low. | | 17,18<br>19,20<br>21,23<br>24,25 | Data Bus 7-0 | DB7-0 | All system processor reads and writes, (including status reads, initialization, disk parameters, and commands) are 8 bit transfers which utilize these lines. When the UDC is accessing memory, data is input or output on these lines. Data on these lines is valid only when DATA STROBE (DS) is active low. | | 8-15 | Aux Bus 7-0 | AB7-0 | These 8 pins are used to output drive control signals and DMA Address information. Additionally, these pins are used to input drive status information. | | 4 | Command/Data | C/D | During processor to UDC communications, this input is used to indicate whether a command or data transfer will follow. If this pin is low, data may be written to, or read from, the internal data registers. If this pin is high, the processor may write commands or read command results from the UDC. | | 7 Read/Write R/W | | R/W | When the processor is communicating to the UDC, a high on this input line indicates a (processor) request for a UDC read operation, and a low indicates a (processor) request for a write operation. R/W C/D Operation | | | | | 0 1 Write to command reg. 1 0 Read from register file 1 1 Read Interrupt Status Register During UDC initiated operations, this pin becomes an output, and is used to indicate a read operation (logic 1) or write operation (logic 0) to external memories. | | PIN NO. | NAME | SYMBOL | DESCRIPTION | | |---------|-----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 6 | Data Strobe | DS | This active low pin functions as both an input and output. When the processor is writing to the UDC, the trailing edge of an active (low) signal applied to this pin indicates that the data on DB7-0 is valid, and the data is latched into the appropriate UDC register on the rising edge. | | | | | | When the processor is reading from the UDC, the trailing edge of an active (low) signal applied to this pin is used to clock out the desired UDC register on to DB7-0. During UDC initiated DMA operations, the UDC drives this pin low to either read or write data from memory. On DMA read cycles, data is clocked in on the trailing edge. On DMA write operations, the data on DB7-0 is valid anytime this pin is active (low). | | | | | | When this pin is high (logic 1), DB7-0 return to a high impedance state. | | | 2 | Interrupt | INT | This active high output is used by the UDC whenever it wants to interrupt the processor. The interrupt pin is reset to its inactive (low) state when the UDC interrupt status register is read. | | | 30 | DMA In Progress | DIP | This active high output becomes active whenever the UDC is actually performing a DMA operation. | | | 28 | DMA Request | DMAR | This active high output becomes active whenever the UDC requires the system bus to perform a memory cycle, and ACK is inactive. During hard disk operations, it remains active until the sector transfer is complete. | | | | | | During floppy disk operations, it is active for 1 byte transfer time. The UDC shows that is has released the system bus by resetting this signal to its inactive (low) state. | | | 5 | Acknowledge | ACK | This active high signal from the processor tells the UDC that the processor has released the system bus and the UDC may access system memory. | | | 37 | Write Data | WDATA | This pin is used to output serial data from the UDC to the drive, in either FM or MFM format. In both cases, data is output with the most significant bit first. | | | 38 | Late | LATE | This output (when active high) indicates that the current flux transition appearing on WDATA is to be written late. | | | 39 | Early | EARLY | This output (when active high) indicates that the current flux transition appearing on WDATA is to be written early. | | | 27 | Write Gate | WGATE | This output (when active high) indicates the drive should allow a write operation. | | | 40 | Read Data | RDATA | This input pin contains the serial bit stream read from the drive, in either FM or MFM format. Media flux reversals are indicated by a negative transition. | | | 3 | Read Clock | RCLK | This input is generated by the external data separator. Its frequency should self-<br>adjust to the variations in bit width in the data stream from the drive. This clock<br>supplies a window to indicate half-bit-cell boundaries. | | | 26 | Read Gate | RDGATE | This output pin is used to enable the external data separator, compensate for write to read recovery time of the drive, and filter out the write splice in gaps 2 and 3. The timing of this signal is dependent upon the type of drive (hard or floppy) being used. RDGATE is inactive at all times except when the UDC is actually performing a read operation or an internal ECC operation. | | | 29 | ECC Time | ECCTM | When the UDC is used in external ECC mode, this output pin becomes active (low) during the time the UDC is reading the ECC bytes from memory or external ECC chip, when executing a WRITE command. It is also active during internal ECC correction operations, and for either one (write) or two (read) byte times after DIP (pin 30) becomes inactive following a sector transfer. This shows the system processor when it should service the UDC buffer. | | | 32,35 | Select 1,0 | S1,S0 | These active high outputs are used by external logic to select either the source or destination for data transfers occurring via AB7-0. The following table defines the specific transfer being called for by the UDC. (Note that S1-0 are valid only when STB is active low.) | | | | | | STB S1 S0 AB7-0 Activity | | | | | | 1 X X S1,S0 Invalid 0 0 0 UDC inputs Drive Status Signals 0 0 1 UDC outputs DMA address bytes 0 1 0 UDC outputs OUTPUT 1 signals | | ## **OVERVIEW OF UDC REGISTERS** The HDC 9224 has three types of internal, processor addressable registers; Read/Write, Read Only, and Write Only. These registers are addressed by an internal register pointer that is set by the SET REGISTER POINTER command. All register data is passed to and from the UDC via the data bus (DB7-0). The internal register pointer is automatically incremented with each register access until it points to the DATA Register. This insures that all subsequent register accesses will address the DATA register. ## PROCESSOR ACESSIBLE REGISTERS | REGISTER ADDR | WRITE | READ | |---------------|-------------------|-------------------| | 0 | DMA7-0 | DMA7-0 | | 1 | DMA15-8 | DMA15-8 | | 2 | DMA23-16 | DMA23-16 | | 3 | Desired Sector | Desired Sector | | 4 | Desired Head | Current Head | | 5 | Desired Cylinder | Current Cylinder | | 6 | Sector Count | Temporary Storage | | 7 | Retry Count | Temporary Storage | | 8 | Mode | Chip Status | | 9 | Interrupt/Command | Drive Status | | | Terminator | Data | | A | Data/Delay | Data Ctatus | | COMMAND | Current Command | Interrupt Status | Three internal registers (OUTPUT 1, OUTPUT 2, and INPUT DRIVE STATUS) which are not directly addressable by the processor are accessed by the UDC. The information contained in these registers is used in disk interfacing and is input or output on UDC Pins AB7-0. The following table describes these registers and the signals they output or input on AB7-0. ## **UDC ADDRESSABLE REGISTERS** | DRIVE STATUS REGISTE | R (input) Select Pins S1 = 0, S0 = 0 | |----------------------|--------------------------------------| | AB7—ECC Error | AB6—Index Pulse | | AB5—Seek Complete | AB4—Track 00 | | AB3—User Defined | AB2—Write Protect | | AB1—Drive Ready | AB0—Write Fault | | OUTPUT 1 (Output) AB7—Drive Select 3 AB5—Drive Select 1 AB3—Programmable Outputs (see text) AB1—Programmable Outputs | Select Pins S1 = 1, S0 = 0<br>AB6 — Drive Select 2<br>AB4 — Drive Select 0<br>AB2 — Programmable Outputs<br>AB0 — Programmable Outputs | |----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------| |----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------| | OUTPUT 2 (Output) | Select Pins S1 = 1, S0 = 1 | |--------------------------|----------------------------| | AB7—Drive Select 3 | AB6—Reduce Write Current | | AB5—Step Direction | AB4—Step Pulse | | AB3—Desired Head (Bit 3) | AB2—Desired Head (Bit 2) | | AB1—Desired Head (Bit 1) | AB0—Desired Head (Bit 0) | Additionally, several registers (DMA7-0, DMA15-8, DMA23-16, DESIRED SECTOR, DESIRED CYLINDER, SECTOR COUNT, and RETRY COUNT) serve an alternate purpose. These registers are used by the FORMAT TRACK command to hold parameters. This alternate register utilization is described in detail under the FORMAT TRACK command. ## **DESCRIPTION OF UDC REGISTERS** ## DMA 7-0 (R/W Register; Address 0) This 8-bit read/write register is loaded with the low order byte (MSB in bit 7) of the DMA buffer memory starting address. ## DMA 15-8 (R/W Register; Address 1) This 8-bit read/write register is loaded with the middle order byte (MSB in bit 7) of the DMA buffer memory starting address. ## DMA 23-16 (R/W Register; Address 2) This 8 bit read/write register is loaded with the high order byte (MSB in bit 7) of the DMA buffer memory starting address. Prior to the data transfer portion of a read or write command, the UDC writes the contents of the DMA registers to an external counter. This transfer (from the registers to the external counter) is accomplished by the UDC with 3 separate outputs on AB7-0, with the contents of DMA 24-16 being transfered first. (In memory areas that require less than 24 bit addressing, the higher order bits are overwritten. The external counter must be incremented with the UDC's DS signal after each byte transfer. If, during read operations, an error is detected during the data transfer, a retry will occur (if so programmed), and the three DMA registers will re-initialize the external counter to the original starting address. During multiple sector read/write operations, the DMA address contained in the DMA registers will be incremented by the size of the sector selected at each sector boundary. This ensures that during read operations the address contained in the DMA registers always corresponds to the proper memory starting address of the sector currently being read. ## DESIRED SECTOR REGISTER (R/W Register; Address 3) This 8-bit read/write register is loaded with the starting sector number of a multiple sector read/write operation. Except for the last sector of the operation, this register is incremented after each sector is written or read without error. If the UDC terminates a command because of an error, this register will normally contain the bad sector number, and may be read by the processor. ## **DESIRED HEAD REGISTER** (Write Register; Address 4) This 8-bit write only register is loaded with the 4-bit head number, and the upper 3 bits of the desired cylinder number. BIT 7 ALWAYS 0 BITS 6-4 MSBs of the Desired Cylinder number BITS 3-0 Desired Head Number. The desired head number is output on AB3-0 during OUTPUT 2 times. # DESIRED CYLINDER REGISTER (Write Register; Address 5) This 8-bit write only register is loaded with the 8 low order bits of the desired cylinder (MSB in Bit 7). Combined with the 3 high order bits loaded into the DESIRED HEAD REGISTER, these 11 bits form the desired cylinder number, which is checked by read and write operations during the Check ID portion of the command. ## SECTOR COUNT REGISTER (Write Register; Address 6) This 8-bit write only register is loaded with the number of sectors to be operated on by the read or write command. This allows multiple sectors on the same cylinder to be either written or read. ## **RETRY COUNT REGISTER** (Write Register; Address 7) This 8-bit write only register is loaded with the number of times the UDC should retry to read a data field before reporting an error. Additionally, this register is loaded with the user programmable output signals that the UDC outputs on AB0-3 during OUTPUT 1 times. The retry count is loaded (in 1's complement format) into the 4 most significant bits of this register. The user programmable output signals are loaded into the 4 least significant bits of the register. BITS 7-4 Desired Retry Count (in 1's complement format) BITS 3-0 User Programmable Output Signals ## MODE REGISTER (Write Register; Address 8) This 8-bit write only register defines the operating mode of the UDC as follows: BIT 7 (DRIVE DATA TYPE) This bit determines how the UDC decodes data from the drive. BIT 7 = (1): UDC configured for hard disk use. (Level transitions) BIT 7 = (0): UDC configured for floppy use. (Pulse inputs) BITS 6,5 (CRC/ECC Enable Code) These bits determine the error detection/correction code generated and checked by the UDC. | | DB6 | DB5 | CODE GENERATED/CHECKED | | |---|-----|-----|----------------------------------------|--| | ſ | 0 | 0 | CRC | | | | 0 | 1 | External ECC | | | | 1 | 0 | Internal 32 bit ECC without correction | | | | 1 | 1 | Internal 32 bit ECC with correction | | With internal ECC selected the UDC will transfer 4 extra bytes during reads and writes. Normal CRC checking is still done on all ID fields. With external ECC selected the UDC will flag an ECC error via BIT 7 of the DRIVE STATUS REGISTER. Normal CRC checking is still done on all ID fields. If neither internal or external ECC is selected, then the UDC will perform CRC checks on both data and ID fields. | DRIVE TYPE | | E | 5.25" HARD DISK | 8" FLOPPY | 5.25" FLOPPY | |------------|-------------|-----|-----------------|-----------|--------------------| | DB2 | DB1 | DB0 | STEP RATE | STEP RATE | STEP RATE | | 1 | 1 | 1 | 12.8 ms | 128 ms | 256 ms | | i | i | Ò | 6.4 ms | 64 ms | 128 ms | | i | Ó | ĭ | 3.2 ms | 32 ms | 64 ms <sup>-</sup> | | i | ŏ | Ò | 1.6 ms | 16 ms | 32 ms | | ń | ĭ | ľ | 0.8 ms | 8 ms | 16 ms | | ň | i | Ó | 0.4 ms | 4 ms | 8 ms | | ŏ | Ò | Ĭ | 0.2 ms | 2 ms | 4 ms | | ŏ | ň | Ó | 17.6 us * | 176 us * | 352 us * | | ŏ | ŏ | ŏ | 21.8 us ** | 218 us ** | 436 us ** | | | Pulse Width | ): | 11.2 us | 112 us | 224 us | (DOUBLE ALL OF THE ABOVE TIMES FOR SINGLE DENSITY (FM) OPERATIONS.) BIT 4 (Single or Double Density) This bit determines whether the UDC will perform its operations in either single or double density. BIT 4 = (1) Single Density (FM) Format BIT 4 = (0) Double Density (MFM) Format \*\*This rate applies for RESTORE commands only BIT 3 (ALWAYS 0) BITS 2,1,0 (Step Rate Select) These bits are programmed to select the desired drive step rate. Note that all step rates are determined by the type of drive and density selected, and are scaled from the CLK input. The UDC can output extremely rapid step rate pulses if these bits are set to 000. This is useful when the UDC is controlling drives which support buffered seeks. For other speeds, please refer to the table above. ## INTERRUPT/COMAND TERMINATION REGISTER (Write Register; Address 9) This 8-bit write only register allows the programmer to mask out a number of conditions that would cause termination of a command. (Such termination occurs when the DONE bit in the INTERRUPT STATUS register is set.) One bit in this register also controls the generation of interrupts when either the DONE bit or the READY CHANGE bit in the INTERRUPT STATUS register go active. BIT 7 (CRC PRESET) Setting this bit to "1" will cause the CRC register to present to 1 for CRC generation and checking. Setting this bit to "0" will cause the CRC register to preset to 0 for CRC generation and checking. ID field CRC and data field CRC or ECC are generated and tested from the first A1 HEX byte in the ID field. This bit should always be set to "0" by the user. Failure to do this may result in unreliable operation. BIT 5 (INT ON DONE) If this bit is set (to "1"), an interrupt will occur when the DONE bit in the INTERRUPT STATUS register is set. If this bit is reset (to "0"), no interrupt will be generated for this condition. BIT 4 (DELETED DATA MARK) If this bit is set (to "1"), the DONE bit in the INTERRUPT STATUS register will be set when the DELETED DATA MARK bit in the CHIP STATUS register goes active, and the command will terminate when the current sector operation is completed. BIT 3 (USER DEFINED) If this bit is set (to "1"), the DONE bit in the INTERRUPT STATUS register will be set when the USER DEFINED status bit in the DRIVE STATUS register goes active, and the command will terminate when the current sector operation is completed. BIT 2 (WRITE PROTECT) If this bit is set to (to "1"), the write or write format command in progress will terminate and the DONE bit in the INTERRUPT STATUS register will be set when the WRITE PROTECT bit in the DRIVE STATUS register goes active. BIT 1 (READY CHANGE) If this bit is set (to "1"), an interrupt will occur when the READY CHANGE bit in the INTERRUPT STATUS register is set. If this bit is reset (to "0"), no interrupt will be generated for this condition. The user should note that as a drive is selected or deselected, it is possible for the ready line from the drive to change state, and care should be taken in the design of the interrupt handler. BIT 0 (WRITE FAULT) If this bit is set (to "1"), the write or write format command in progress will terminate and the DONE bit in the INTER-RUPT STATUS register will be set when the WRITE FAULT status bit in the DRIVE STATUS register is set. The command in progress will terminate when the current sector operation is completed. ## DATA/DELAY REGISTER (R/W Register; Address This 8-bit read /write register serves a dual purpose. During UDC writes, data is placed in this register for recording to the disk. During UDC reads, recovered data is fetched from this register for storage into memory. All transfers occur via DB7-0, under DMA control. Additionally, this register is loaded with the HEAD LOAD TIMER COUNT when the Drive Select command is issued. (Note that the actual amount of head load time is this value, times a value predetermined by the UDC, based on the type of drive selected. For more information, please see the Drive Select command description.) #### **COMMAND REGISTER** (Write Register) This 8-bit write only register is used to pass commands to the UDC. Valid commands are given to the UDC by setting $C/\overline{D}$ high and $R/\overline{W}$ active high, while strobing $\overline{DS}$ active (low). ### **CURRENT HEAD REGISTER** Read Register: Address 4) This 8-bit read only register is updated from the disk when a valid ID field sync mark is found while executing a read ID field command sequence. This register contains the actual head number, bad sector flag, and the 3 most significant bits of the cylinder number, as specified during formatting. BIT 7 = (1) Last sector read had BAD SECTOR bit set BIT 7 = (0) Last sector read had BAD SECTOR bit reset. BITS 6-4 Three most significant bits of the current cylinder. (Most significant bit in Bit 6.) BITS 3-0 Current Head Number (MSB in bit 3). ### **CURRENT CYLINDER REGISTER** (Read Register; Address 5) This 8-bit read only register is updated from the disk when a valid ID field sync mark is found while executing a read ID field command sequence. This register will contain the 8 least significant bits of the cylinder ID number, as specified during formatting. (The 3 most significant bits of the 11 bit cylinder ID number are contained as part of the CURRENT HEAD REGISTER.) ### **INTERRUPT STATUS REGISTER** (Read Register) This 8-bit read only register contains status information associated with interrupt conditions and errors that occur during disk operation. This register is read by setting $C/\overline{D}$ high, and $R/\overline{W}$ high. When the Interrupt Status register is read, the INT output signal from the UDC will be reset (to an inactive low level). BIT 7 (INTERRUPT PENDING) A "1" indicates that either DONE bit or READY CHANGE bit has gone active. The user may disable these interrupts by setting the appropriate bits in the INTERRUPT/COM-MAND TERMINATION, REGISTER. This bit is reset (to "0") by reading the Interrupt Status register. ## BIT 6 (DMA REQUEST) A "1" indicates that the UDC requires a data transfer either to or from its data register. This bit is reset (to "0") by the data transfer. ## BIT 5 (DONE) A "1" indicates that the current command is completed. This bit is reset (to "0") when a new command is issued. ## BIT 4,3 (COMMAND TERMINATION CODE) (Valid only when DONE is set) These two bits indicate the command termination conditions: | BIT 4 | BIT 3 | CONDITIONS | |-------|-------|----------------------------------------| | 0 | 0 | Successful command termination | | 0 | 1 | Execution error in READ ID<br>Sequence | | 1 | 0 | Execution error in SEEK Sequence | | 1 | 1 | Execution error in DATA field | More detailed command termination error information is obtained by reading the Chip Status register. ## **BIT 2 (READY CHANGE)** A "1" indicates that the "ready" signal from the drive has experienced a low-to-high or high-to-low transition. (This shows that the drive has either become ready or become not ready.) This bit is reset (to "0") by reading the Interrupt Status register. BIT 1 (OVERRUN/UNDERRUN) A "1" indicates that a overrun or underrun condition has occured during a read or write command. These conditions occur when the UDC does not receive an acknowledge (to a DMA request) by the time a byte is ready for transfer to or from the processor. This bit can only be reset (to "0") with a RESET command or a high on the RESET pin. ## BIT 0 (BAD SECTOR) A "1" indicates that a bad sector (as indicated from the MSB of the head ID byte in the ID field) has been encountered. This bit is reset when a new command is issued, or a good sector is read. ## CHIP STATUS REGISTER (Read Register; Address 8) This 8-bit read only register supplies additional chip status information. The information in this register is only valid between the time that the DONE bit is set in the INTER-RUPT STATUS register and the time when the next command is issued to the UDC. ## BIT 7 (RETRY REQUIRED) If a retry was attempted by the UDC during the execution of any read or write command, this bit is set (to "1"). ## BIT 6 (ECC CORRECTION ATTEMPTED) If the internal ECC circuitry has attempted to correct a bad sector, this bit is set (to "1"). ## BIT 5 (CRC/ECC ERROR) If the UDC detects a CRC error or an ECC error, this bit is set (to "1"). ## BIT 4 (DELETED DATA MARK) If the UDC reads a deleted data mark in the ID field, this bit is set (to "1"), otherwise it is reset (to "0"). ## BIT 3 (SYNC ERROR) If the UDC does not find a sync mark when it is attempting to read either an ID or data field, then this bit is set (to "1" The command being executed will terminate when this bit is set. ## BIT 2 (COMPARE ERROR) If the information contained in the DESIRED HEAD and DESIRED CYLINDER registers does not match that contained in an ID field on the disk, this bit is set (to "1"). The command being executed will terminate when this bit is set. ## BIT 1,0 (PRESENT DRIVE SELECTED) These two binary encoded bits represent the drive currently selected and correspond to the Drive Select bits set in the Output 1 and Output 2 latches. | BIT 1 | BIT 0 | DRIVE SELECTED | |-------|-------|----------------| | 0 | 0 | 0 | | 1 | 0 | 2 3 | ## **DRIVE STATUS REGISTER** ## (Read Register; Address 9) This 8-bit read only register contains status information generated by the drives, external ECC Chip (if any), and a user definable input to the UDC from the drive. To save pins on the UDC, the 8 status lines are input on AB7-0 and are latched in this internal register. The UDC will update this register whenever it is not using AB7-0 to output DMA counter values, OUTPUT 1, or OUTPUT 2 data. When configured as described below, the UDC will input drive status signals and interpret them as follows. In all cases, a logic "1" is considered the active input. ## BIT 7 (ECC ERROR) This bit is set (to "1") when the ECC ERROR signal is generated by an external ECC chip. This signal is input to the UDC on AB7. ## BIT 6 (INDEX) This bit is set (to "1") when the INDEX signal from the selected drive is active. Typically, index pulses from the drives are active for 10us-100us for each disk revolution. This signal is input to the UDC on AB6. BIT 5 (SEEK COMPLETE) This bit is set (to "1") when the SEEK COMPLETE signal from the selected drive is active. This bit will go active when the heads of the selected drive have settled over the desired track (at the completion of a seek). When a drive supplies this signal, reading and writing should not be attempted until SEEK COMPLETE is set (to "1"). This signal is input on AB5. For floppy disk operation, where the drives normally do not provide this signal, a retriggerable one shot could be used to generate a SEEK COMPLETE signal (if desired). ## BIT 4 (TRACK 00) This bit is set (to "1") when the TRACK 00 signal from the selected drive is active. This indicates that the heads on the selected drive are positioned over track 0. This signal is input on AB4. ## BIT 3 (USER DEFINED) This bit is set (to "1") when the USER DEFINED signal is active. This signal is input on AB3. ## BIT 2 (WRITE PROTECT) This bit is set (to "1") when the WRITE PROTECT signal from the selected drive is active. When set, this bit indicates that the disk in the selected drive is write protected. This signal is input on AB2. ## BIT 1 (READY) This bit is set (to "1") when the READY signal from the selected drive is active. When set, this bit indicates that the drive is ready to execute commands. This signal is input on ## BIT 0 (WRITE FAULT) This bit is set (to "1") when the WRITE FAULT signal from the selected drive is active. This signal, when active, indicates that a condition exists at the drive that would cause improper writing on the disk. This signal is input to the UDC on ABO. ## **TEMPORARY STORAGE REGISTERS** The UDC contains two temporary storage registers, used by the UDC for internal operations. The host processor should not attempt to read or modify these registers, as unpredictable results may occur. ## UDC COMMAND OVERVIEW The HDC 9224 has 16 high-level commands that provide the user with a high degree of flexibility and control. All of the commands for the UDC can be thought of as falling into one of two basic groups. The first group handles the "housekeeping" required by the drives and the UDC itself. These commands are: STEP OUT 1 CYLINDER SET REGISTER POINTER STEP IN 1 CYLINDER DRIVE SELECT DESELECT DRIVES RESTORE DRIVE POLL DRIVES The second group comprises the "READ/WRITE" functions required in a magnetic disk subsystem. These commands are: TAPE BACKUP (READ/ SEEK/READ ID FORMAT TRACK WRITE) READ TRACK READ SECTORS LOGICAL READ SECTORS PHYSICAL WRITE SECTORS LOGICAL An internal status byte, which contains the BAD SECTOR, DELETED DATA and OVER/UNDER RUN bits, along with the current state of the READY, WRITE PROTECT, WRITE FAULT, and USER DEFINED lines, is checked at various times during command execution. This internal status byte is examined before the execution of all READ/WRITE commands, and is also checked just prior to the completion of all commands (except for RESET, where its values would be meaningless.) This byte is also checked by the UDC between sector operations during the execution of READ LOGICAL, READ PHYSICAL, WRITE LOGICAL and WRITE PHYSICAL commands. The UDC makes decisions regarding command termination and interrupt generation based on the contents of this status byte, and the state of the bits in the INTERRUPT/COMMAND TERMINATION register. (Note that "write protect" and "write fault" status may cause command termination only during write and format operations.) All commands (except RESET) terminate with the DONE bit in the INTERRUPT STATUS register being set. This bit may also be considered to be an inverted "busy" line, as the UDC resets it upon receipt of a valid command. During all READ/WRITE group commands (except FOR-MAT TRACK and BACKUP), the UDC utilizes some common command execution sequences. Prior to entering each sequence the UDC sets the COMMAND TERMINATION bits (in the INTERRUPT STATUS register) to a known state. If a command fails to execute properly, these bits may then be used to determine where the command aborted. The sequences common to the READ/WRITE group commands are as follows: 1. READ ID FIELD (Command Termination Code = 0-1) First, the UDC attempts to find an ID Field Sync mark. If no sync mark is found within 33,792 byte times (byte time = time to read one byte from the type of drive selected), the SYNC ERROR bit (in the CHIP STATUS register) is set (to "1"), and the command is terminated. During this phase, the UDC will raise and drop RDGATE up to 256 times (as it attempts to read each sector on the cylinder). After the ID Field is found, the UDC reads it and updates it CURRENT HEAD and CURRENT CYL-INDER registers. This information was written to the disk during formatting. Next, the UDC checks the CRC of the ID field which was read. If it is incorrect, the UDC sets (to "1") the CRC ERROR status bit (in the CHIP STATUS register) and terminates the command. If the CRC is correct, the UDC then calculates the direction and number of step pulses required to move the head from the current cylinder to the cylinder specified in the DESIRED HEAD REGISTER. These pulses, and the direction bit are output during the OUTPUT 2 times. If a command should terminate while in the sequence, the COMMAND TERMINATION bits will be set to 0-1. VERIFY (Command Termination Code = 1-0) After the UDC has read the ID Field, it attempts to verify that it has found the correct cylinder. To do this, the UDC tries to find an ID Field sync mark on the selected disk. If the UDC is unable to find an ID Field sync mark within 33,792 byte times, the SYNC ERROR bit (in the CHIP STATUS register) is set to "1", and the command is terminated. The UDC, after finding the ID Field sync mark, then reads the ID field and compares the information on the disk to the information contained in the DESIRED CYLINDER, DESIRED HEAD and DESIRED SECTOR registers. The UDC will hunt for sync marks and read ID fields until the desired sector is found. If the desired sector is not located within 33,792 byte times, then the COMPARE ERROR bit (in the CHIP STATUS register) is set to "1", and the command is terminated. After the correct sector is found, the UDC checks the CRC for the sector ID Field. If this is found to be incorrect, the UDC sets to "1" the CRC/ECC ERROR bit in the CHIP STATUS register, and the command is terminated. (When the UDC is executing a READ PHYSICAL or WRITE PHYSICAL command, ID Fields are checked only until the first sector to be transfered is found. No ID Field checking is performed on subsequent sectors, although CRC checking is done.) If a command should terminate while in this sequence, the COMMAND TERMINATION bits will be set to 1-0. 3. DATA TRANSFER (Command Termination Code = 1-1) If a READ PHYSICAL or READ LOGICAL command is being executed, the UDC will try to find a data sync mark (FBhex or F8hex) on the disk. If the sync mark found is F8h, then the UDC will set the DELETED DATA MARK bit in the CHIP STATUS register. After a data sync mark is found, the UDC then updates its CURRENT HEAD and CURRENT CYLINDER registers from the information found on the disk and initiates a DMA request. If the host processor does not respond to the request within 1 byte time, then the UDC will set to "1" the OVER/UNDERRUN status bit in the INTERRUPT STATUS register, and the command will terminate. Using DMA, the UDC transfers a sector's worth of data, and then reads the ECC and/or CRC bytes. If a CRC error or uncorrectable ECC error is detected, the UDC will decrement the RETRY REGISTER, set the RETRY REQUIRED status bit (in the CHIP STATUS register), and return to the VERIFY sequence. If the UDC cannot read the sector, and the count in the ENTRY COUNT register has expired, then the CRC/ ECC Error bit (in the CHIP STATUS register) is set, and the command terminates. During a multi-sector transfer, the UDC updates the DMA registers after all sector operations, including the last one, and the SECTOR COUNT register is decremented. If the SECTOR COUNT register equals 0, then the command is terminated. If the SECTOR COUNT register is not equal to 0, then the UDC will increment the DESIRED SECTOR register, re-initialize the RETRY COUNT register (to its original value) and return to the VERIFY sequence. If a command should terminate while in this sequence. the command termination bits will be set to 1-1. ## COMMAND DESCRIPTION ### (Hex Value = 00) RESET This command causes the UDC to return to a known state. This command allows the system software to reset the chip, and has the same effect as RST input becoming active. ## **DESELECT DRIVE** (Hex Value = 01) This command causes all of the drive select bits (Drive Select 0-3) in the OUTPUT 1 and OUTPUT 2 registers to become inactive. #### **RESTORE DRIVE** (Hex Values = 02, 03) This command will cause the HDC 9224 to output step pulses to the selected drive, so as to move the head back to Track 00. Before each step pulse, the UDC first checks the TRK00 and READY bits in the DRIVE STATUS register. If TRK00 is active (high) or READY is inactive (low), then the UDC will terminate the command. The UDC will output up to 4096 step pulses. If the drive does not respond with an active (high) TRK00 signal within this period, the UDC will terminate the command with the DONE bit set (to "1") and the COMMAND TERMINATION CODE bits set to 1-0. (These bits are contained in the INTER-RUPT STATUS register.) This command takes two forms: | COMMAND BYTE | RESULT | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 02 | The command will terminate, and an inter-<br>rupt generated after the UDC has issued the<br>step pulses. | | 03 | The command will terminate, and an inter-<br>rupt generated after the drive has provided<br>a SEEK COMPLETE signal to the UDC.<br>(This is useful in systems with "buffered<br>seek" drives.) | This command uses the step rate value loaded into the MODE register. ### STEP IN 1 CYLINDER (Hex Values = 04, 05) This command will cause the HDC 9224 to issue one step pulse towards the inner most track. This command is generally used during track formatting, and takes two forms: | COMMAND BYTE | RESULT | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 04 | The command will terminate, and an inter-<br>rupt generated after the UDC issues the<br>step pulse. | | 05 | The command will not terminate until the UDC recognizes the SEEK COMPLETE signal from the selected drive. Upon recognition of SEEK COMPLETE the UDC will generate an interrupt. | This command uses the step rate value programmed into the MODE register. ## STEP OUT 1 CYLINDER (Hex Values = 06, 07)This command will cause the HDC 9224 to issue one step pulse towards the outer most track (Track 00). This command is generally used during track formatting, and takes two forms: | COMMAND BYTE | RESULT | |--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 06 | This command will terminate, and an inter-<br>rupt generated after the UDC issues the<br>step pulse. | | 07 | This command will not terminate until the UDC recognizes the SEEK COMPLETE signal from the selected drive. Upon recognition of the SEEK COMPLETE, the UDC will generate an interrupt. | This command uses the step rate value programmed into the MODE Register. POLL DRIVES (Hex Values = 10 thru 1F) This command polls the drives for a SEEK COMPLETE signal allowing the user to perform simultaneous seeks on up to four drives. Polling is enabled by setting (to 1) the appropriate bit in the command word: bit 0 for drive 0 thru to bit 3 for drive 3. This command executes as follows: The UDC will output a drive select for the first drive in the polling sequence and look for a SEEK COM-PLETE status input from the polled drive. If the polled drive has not completed a seek, then this line remains low (logic 0), and the UDC selects the next drive in the polling sequence. This continues until the UDC detects a SEEK COMPLETE signal from a drive, which causes the DONE bit in the Interrupt Status register to be set. and the command terminates. The UDC will continue to select the drive that produced the SEEK COMPLETE signal, allowing the user to read the DRIVE STATUS register to determine which drive caused the command termination. The POLL DRIVES command must be preceded by DESELECT. ### **DRIVE SELECT** (Hex Values = 20 thru 3F) This command will cause one of (up to) four drives to be selected for operation. Any previously selected drive is deselected by this command. Bits 0 and 1 in the command word indicate (in binary form) which of the (up to) four drives has been selected. | COMMA | ND WORD | DRIVE | |-------|---------|--------------------| | DB1 | DB0 | SELECTED | | 0 | 0 | Drive 0 | | 0 | 1 | Drive 1<br>Drive 2 | | i | 1 | Drive 3 | Decoded drive select signals are then placed on the data bus (via AB7-AB4) during OUTPUT 1 times and should be latched externally. Since the HDC 9224 can interface both hard disks and floppy disks to a processor, the Drive Select command needs to also specify the type of drive being selected. Bits 2 and 3 in the command word are used to pass this information to the chip, and take the following form: | COMMAND WORD | | TYPE | |--------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DB3 | DB2 | OF DRIVE | | 0 | 0 | Hard disk with ST506 (Seagate) compatible format—256 byte data field and 3 byte ID field per sector. No internal clock prescaling performed. | | 0 | 1 | Hard disk with user defineable for-<br>mat. This format allows a data field<br>length of 128, 256, 512, 1024, 2048,<br>4096, 8192, or 16384 bytes with 4<br>byte ID field per sector. No internal<br>clock pre-scaling is performed. | | 1 | 0 | 8 inch floppy disk, with standard 4 byte ID field. An internal divider creates a 1 MHz clock to be compatible with standard disk data rates. | | 1 | 1 | 5.25 inch floppy disk, with standard 4<br>byte ID field. An internal divider cre-<br>ates a 500 KHz clock to be compat-<br>ible with standard disk data rates. | NOTE: Microfloppy system designers should determine whether the drive they have chosen to use in the system is compatible with 8" floppy drives or 5.25" floppy drives, and use the appropriate values from the table above. Note that eight inch Winchester-type drives require an 8.696 MHz system clock. All other drives require a 10 MHz system clock. It is not possible for the UDC to derive internally the clocks required for floppy disk operation from the 8.696 MHz clock required by 8 inch Winchester drives. To insure compatibility with various drives, the HDC 9224 features a programmable head load timer. Head load delay may be inhibited by resetting the Delay Bit (Bit 4) in the Drive Select command word to 0. If Bit 4 is set (to 1), then the head load delay timer is configured with the value in the DATA/DELAY register (Register A), multiplied by value shown below: | DRIVE AND<br>FORMAT SELECTED | | D TIMER INCREMENT<br>1 = Delay Enabled) | |---------------------------------------------------------|----------|-----------------------------------------------------------------------------| | 5.25" HARD DISK | 200 usec | | | (Double Density)<br>5.25" HARD DISK<br>(Single Density) | 400 usec | | | 8" FLOPPY | 2 msec | (The HEAD LOAD TIMER is set to a value | | (Double Density)<br>8" FLOPPY<br>(Single Density) | 4 msec | equal to this increment<br>times the number in the<br>DATA/DELAY register.) | | 5.25" FLOPPY | 4 msec | DAIA DELAI Tegistei.) | | (Double Density)<br>5.25" FLOPPY<br>(Single Density | 8 msec | | The Drive Select command also optimizes certain characteristics of the HDC 9224 for the type of drive selected. ## IF HARD DISK SELECTED: - -DMA mechanism works in burst mode and the bus is held for the entire sector transfer. - -The RDGATE and WRGATE output signals follow the timing relationships shown in Figures 12A and 12B. - -The GAP lengths are as shown in Table 1. IF FLOPPY DISK SELECTED: - -DMA mechanism transfers an 8-bit byte, and releases the bus. - -The RDGATE and WRGATE output signals follow the timing relationships shown in Figures 12A and 12B. - -The GAP lengths are as shown in Table 1. - The CLK input clock is prescaled (internally) to create an internal clock compatible with the floppy disk data rates. SET REGISTER POINTER (Hex Values = 40 to 4A) This command causes the register pointer to point to a register. The desired register number is loaded into the 4 least significant bits of the command word. (MSB in BIT 3). The register pointer is incremented by the UDC on each register access, until it points to the DATA register. This reduces the number of times the user must set the register pointer during read and write operation. Care should be taken to ensure that only valid register values are loaded into the command word. (Valid register numbers are 0 thru OAH.) SEEK/READ ID (Hex Values = 50 to 57) This command will cause the UDC to read the first sector ID field found from the currently selected drive, head, and cylinder. The MODE register should contain the correct value for step rate and density options. After reading the ID field the UDC will examine the command word and execute the specified options. Bits 2 thru 0 in the command word are used to specify the following options: - BIT 2 = 1 STEP ENABLE. The UDC will execute the step sequence, and position the head on the track specified by the DESIRED CYLINDER register. - BIT 2 = 0 STEP DISABLE. No step pulses will be issued by the UDC. - BIT 1 = 1 WAIT FOR COMPLETE. The UDC will proceed to the verify sequence only after the drive has issued a SEEK COMPLETE signal. - BIT 1 = 0 DO NOT WAIT FOR COMPLETE. The UDC will proceed to the verify sequence after the last step pulse has been issued. - BIT 0 = 1 VERIFY ID. The UDC will execute the VERIFY sequence after operations selected by the previous options have finished. - BIT 0 = 0 DISABLE VERIFY ID. The UDC will not enter the VERIFY sequence. Instead, the command will terminate The order in which these options execute is: STEP, COM-PLETE, VERIFY ID. Any combination of these option bits may be specified in the command word. READ SECTORS PHYSICAL (Hex Values = 58 and 59) This command will cause the UDC to read up to a full track from the disk. The user specifies the MODE, DESIRED CYLINDER, DESIRED HEAD, and DESIRED SECTOR along with the SECTOR COUNT. The UDC will find the requested cylinder and sector and set up to begin the data transfer. (If using drives which support buffered seeks, BITS 2-0 in the MODE SELECT register should be set to 0-0-0. This will cause the UDC to wait for a SEEK COMPLETE signal from the drive prior to entering the verify sequence.) If a BAD SECTOR bit is read (from the sector ID field) the UDC will set the COMMAND TERMINATION bits (in the INTERRUPT STATUS register) to 1-0, and set the DONE bit (in the INTERRUPT STATUS register) to 1, and terminate the command. After each sector is successfully read, the SECTOR COUNT register is decremented. If the SECTOR COUNT register is not yet equal to 0 the process is repeated for the next physical sector on the track. This command also will terminate if the Index pulse is received from the drive. (Note that after the first sector is found, no further comparison is made against sector numbers found on the disk as the DESIRED SECTOR register value may not correspond to the next physical sector on the disk because of sector interleaving.) This command takes two forms allowing the user to specify the desired transfer option. The options are specified by Bit 0 in the command word, and are: - BIT 0 = 1 TRANSFER ENABLE. The UDC will transfer the data fields to (external) memory, using DMA. - BIT 0 = 0 TRANSFER DISABLE. The UDC will NOT transfer any data to (external) memory, but all error detection circuitry will be enabled and errors reported. This is useful in detecting bad sectors and tracks on the disk. Before executing this command, the user must set the RETRY COUNT to 0. This is done by loading the high order nybble in the RETRY COUNT register to "1111" (zero in 1's complement format). Failure to do this will result in unpredictable performance because the DESIRED SECTOR register value may not correspond to the next physical sector on the disk. READ TRACK (Hex Values = 5A and 5B) When this command is issued, the UDC will read the data from the entire track on which the selected drive is currently sitting: The UDC will begin reading when it detects the leading edge of an index mark signal from the drive, and terminate reading when it detects the next leading edge of an index mark signal. Sync detect is performed for the ID field, but no error checking is done on the data field. This command allows the user to specify a data transfer option, using Bit 0 in the command word. These options are: - BIT 0 = 1 TRANSFER ALL DATA. The UDC will transfer the ID field and data fields to (external) memory. - BIT 0 = 0 TRANSFER ONLY IDs. The UDC will transfer only ID fields to the (external) memory. This is useful during tape backup operations. READ SECTORS LOGICAL (Hex Values = 5C to 5F) When this command is issued, the UDC will read up to a full track from the selected drive. Prior to reading the data from the disk, the UDC will use the information in the MODE, DESIRED CYLINDER, DESIRED SECTOR and DESIRED HEAD registers to locate the correct track, sector and drive surface (using the previously described VERIFY sequence). (If using drives which support buffered seeks, BITS 2-0 in the MODE SELECT register should be set to 0-0-0. This will cause the UDC to wait for a SEEK COMPLETE signal from the drive prior to entering the verify sequence.) Before the command is issued, the system processor must also load the desired values into the MODE, SECTOR COUNT, RETRY COUNT and the three DMA registers. When reading multiple sectors, the read command must be configured with ECC correction disabled. If a hard error is detected, the sector count must be set to one, retry count to zero, and ECC correction enabled. The sector can then be read and corrected. After the error has been corrected, ECC correction can be disabled, retry can be re-enabled, and the remainder of the data can be read. After the desired track and sector is found and verified, the DATA TRANSFER sequence begins. After each successful sector transfer, the UDC increments the DESIRED SECTOR register (except after the last sector is transferred), decrements the SECTOR COUNT register, and reenters the VERIFY sequence. This process continues until the SECTOR COUNT register is equal to 0 (or an error occurs). This command has four options, which are specified by Bit 1 and Bit 0 of the command word. The four options are: - BIT 1 = 1 BAD SECTOR BYPASS. If, during the read, the UDC finds a sector with the BAD SECTOR bit set (from the sector ID field on the disk), the sector be skipped, the sector count will not be decremented, and the sector number will not be changed. - BIT 1 = 0 BAD SECTOR TERMINATE. If, during a read, the UDC finds a sector with the BAD SECTOR bit set, the UDC will set the COMMAND TERMINATION CODE to 1-0, set the BAD SECTOR status bit and the DONE status bit, and terminate the command (with an interrupt, if enabled). All of the above named status bits are contained in the INTERRUPT STATUS register. - BIT 0 = 1 TRANSFER ENABLED. The UDC will transfer data from the disk to the system. The DMA REQUEST status bit (in the INTERRUPT STATUS register) will be set when the UDC requires servicing. BIT 0 = 0 TRANSFER DISABLED. The UDC will not transfer data read from the disk, but all error checking circuitry will be enabled. ## FORMAT TRACK (Hex Values 60 to 7F) This command causes the UDC to format the current cylinder from the leading edge of one index mark to the leading edge of the next index mark. The format chosen is dependent on the Drive Select command. During execution of the FORMAT TRACK command, the UDC will fetch all required ID field data from external memory, and write it to the disk, along with format constants supplied automatically by the UDC. This reduces the number of bytes required to format a sector to 3 or 4, depending on the format chosen. Before the FORMAT TRACK command can be given, the system processor must: Generate an ID Field table for the track in UDC memory area. This ID Field Table consists of: CYLINDER BYTE HEAD BYTE SECTOR NUMBER BYTE SECTOR SIZE/ECC SIZE BYTE (not required for ST-506 formats) repeated for each sector on the track. The UDC can format a track with interleaved sectors by staggering the sector numbers. For example, to format a 32 sector track, with a sector interleave factor of 4, the system processor would set up the ID Field table sector numbers as follows: 0,8,16,24,1,9,17,25,2,10,18,26,3,11,19, 27...7,15,23,31. (Note that when formatting in ST506 mode, only three bytes are required for each sector, while four bytes are needed for IBM or user defineable formats. Also note that sector numbers start with zero (0) on ST506 compatible format, and start with one (1) on IBM formatted floppy diskettes.) Load the UDC DMA registers with the starting address of the external memory buffer containing the ID Field data just created. Issue the DRIVE SELECT command, which moves the DMA registers to the CURRENT HEAD, CURRENT CYLINDER, and a TEMPORARY REGISTER. (This is necessary because the UDC will now re-use the DMA registers to hold format parameters). When formatting multiple cylinders, the system processor does not need to re-issue DRIVE SELECT between cylinders as the STEP IN and STEP OUT commands preserve the DMA addresses and format parameters. It is necessary, however, to update the ID Field table, described in #1, above. - 4. Load the DESIRED HEAD register with the proper value. - Load the following values (in the format shown) into the registers indicated below: | PARAMETER | FORMAT | REGISTER | |-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------| | GAP 0 Size<br>GAP 1 Size<br>GAP 2 Size<br>GAP 3 Size<br>Sync Size<br>Sector Count<br>Sector Size<br>Mult. | two's complement format<br>two's complement format<br>two's complement format<br>two's complement format<br>one's complement format<br>one's complement format<br>one's complement format | DMA 7-0<br>DMA 15-8<br>DMA 23-16<br>Desired Sector<br>Desired Cylinder<br>Sector Count<br>Retry Count | ## **FORMAT PARAMETERS TABLE** When using ST506/PC (fixed length) hard disk format, the values for GAP 0 and GAP 1 must both be set to the same number, and loaded into the appropriate DMA The Sector Size Multiple programs the UDC to format with a sector size that is a multiple of 128 data field bytes. For example, to format a track with a sector data field size of 512 bytes, then the Sector Size Multiple would be set to FB hex, which is "4" in one's complement notation. In ST506/PC format, the sector size is fixed at 512 bytes. In IBM floppy disk format, the sector sizes allowed are 128, 256, 512, or 1024 bytes. With user defineable hard disk formats, allowed sector sizes are 128, 256, 512, 1024, 2048, 4096, 8192, or 16384 bytes. - Load the MODE register to specify the step rate, single or double density option, and CRC/ECC options. - 7. Step to the desired track. For the first track, this is normally done by issuing a RESTORE DRIVE command, to return the heads to Cylinder 000, then use the STEP IN 1 or STEP OUT 1 commands to move the head to subsequent cylinders on the disk. - Issue the FORMAT TRACK command. All data fields on the disk will be filled with E5 hex. In double density recording (MFM) all gaps will be filled with 4E hex, while in single density (FM) all gaps will be filled with FF hex. This format is compatible for IBM specifications for floppy disks. - 9. To Format additional tracks, it is only necessary to update the ID Field table (step 1) and repeat steps 7 and 8. Do NOT modify the DESIRED HEAD register when format ting additional tracks with the same head. If it is necessary to change the DESIRED HEAD register, the system processor must repeat all steps described above. The FORMAT TRACK command allows the user to specify several options. These options are specified by setting the appropriate low order bits in the command word. The bit mapping for these options are: - BIT 4 = 1 Write Deleted Data Mark. During the format process, the UDC will write the deleted data mark (F8 hex) for the data address field. - BIT 4 = 0 Write Normal Data Mark. During the format process, the UDC will write the normal data field address mark (FB hex). - BIT 3 = 1 Write with Reduced Current. When this bit is set, the Reduced Write Current Output will go high (active) during the Output 2 time slot. - BIT 3 = 0 Write with Normal Current. When this bit is reset, the Reduced Write Current Output wil remain low (inactive) during the Output 2 time slot. Bits 2, 1, and 0 are used to select the Write Precompensation value to be used during the format of disks. The following table specifies these values: ## SECTOR SIZE FIELD BITS | DB2 | DB1 | DB0 | IBM FD FORMAT | HD FORMAT | |-----|-----|-----|-------------------|---------------------| | 0 | 0 | 0 | 128 bytes/sector | 128 bytes/sector | | Ō | ō | 1 | 256 bytes/sector | 256 bytes/sector | | 0 | 1 | 0 | 512 bytes/sector | 512 bytes/sector | | 0 | 1 | 1 | 1024 bytes/sector | 1024 bytes/sector | | 1 | 0 | 0 | not used | 2048 bytes/sector | | 1 | 0 | 1 | not used | 4096 bytes/sector | | 1 | 1 | 0 | not used | 8192 bytes/sector | | 1 | 1 | 1 | not used | 16,384 bytes/sector | ## FORMAT ECC TYPE FIELD | - | | | | _ | | | | | |---|---------------------------|-----|-----|-----|-----------------------------------|--|--|--| | ĺ | DB7 | DB6 | DB5 | DB4 | HD FORMAT | | | | | Ì | 0 | 0 | 0 | | 4 ECC bytes generated/checked | | | | | 1 | 1 | 1 | 1 | | 5 ECC bytes generated/checked (1) | | | | | ١ | 1 | 1 | 1 | | 6 ECC bytes generated/checked (1) | | | | | | 1 | 1 | 0 | | 7 ECC bytes generated/checked (1) | | | | | Ì | note 1: WITH EXTERNAL ECC | | | | | | | | ## IBM FLOPPY DISK FORMAT: | ID FIELD | DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 | |----------------------------------|----------------------------------------------------------------------| | CYLINDER HEAD SECTOR SECTOR SIZE | track number<br>side number<br>sector number sector size<br>(2 bits) | ## HARD DISK FORMAT: ST506 PC FORMAT (512 BYTES) | I IAI ID DIOIT I | Of 1141) (1:010001 01 01 1111 11 (01==-1==) | |------------------|----------------------------------------------------------------------------------------------------------------------------| | ID FIELD | DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 | | CYLINDER<br>HEAD | cylinder number (8 LSB's) bad cyl # cyl # cyl # hd # hd # hd # hd # sector bit 10 bit 9 bit 8 bit 3 bit 2 bit 1 bit 0 flag | | SECTOR | sector number | # HARD DISK FORMAT: (USER SELECTABLE SECTOR SIZE) | SECTION SI | -C) | |------------------|----------------------------------------------------------------------------------------------------------------------| | ID FIELD | DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 | | CYLINDER<br>HEAD | cylinder number (8 LSB's) bad cyl #cyl #cyl #hd #hd #hd #hd # sector bit 10 bit 9 bit 8 bit 3 bit 2 bit 1 bit 0 flag | | SECTOR | sector number | | SECTOR S | ZE ECC type X sector size<br>(3 bits) | | BIT 2 | BIT 1 | BIT 0 | Precompensation<br>(For Floppy Disks) | |-------|-------|-------|----------------------------------------| | 0 | 1 | 0 | None, enable EARLY and LATE<br>Outputs | | 1 | lo | 1 | 600 nsec, Minifloppy only | | 0 | 1 1 | 1 | 500 nsec, Minifloppy only | | 1 | 1 | 1 | 400 nsec, Minifloppy only | | 1 | 1 | 0 | 300 nsec | | 1 | 0 | 0 | 200 nsec | | 0 | 0 | 1 | 100 nsec | | Ó | 0 | 0 | None, suppress EARLY and | | | | | LATE Outputs | # WRITE SECTORS LOGICAL (Hex Values A0 thru BF, E0 thru FF) This command will cause the UDC to write logically consecutive sectors on the disk. Before issuing this command, the system processor must load the following UDC registers: DESIRED SECTOR DESIRED HEAD DMA 7-0 DMA 23-16 BETRY COUNT DESIRED CYLINDER SECTOR COUNT DMA 15-8 MODE Since retries during a write command are not valid, the high order nybble of the RETRY register should be set to 0, in 1's complement format (1111). Before writing data to the selected disk drive, the UDC will read the current ID field, step to the desired cylinder and verify that it has located the correct cylinder and sector. (These steps were described previously under "UDC Command Overview"). After the "Verify" sequence is done, the "data transfer" sequence begins. The UDC will first write either a Data Mark (FB hex) or Deleted Data Mark (F8 hex) on the disk, as selected by the user (see below). Then the UDC will transfer a sector's worth of data (using DMA) from the memory area specified by the DMA registers. After writing out the sector, CRC or ECC bytes will be written as specified by the MODE register. Next, the SECTOR COUNT register is decremented, and if not yet equal to 0, the operation continues for the next logical sector. This command allows the user to specify several options. These options are specified by bits in the command word and are as follows: - BIT 6 = 1 BAD SECTOR BYPASS. The UDC will bypass the sectors with the BAD SECTOR FLAG set in the ID field. - BIT 6 = 0 BAD SECTOR TERMINATION. The UDC will terminate the command when it locates a sector with the BAD SECTOR FLAG flag set in the ID field. In addition, the COMMAND TERMINATION CODE Status bits will be set to 1-0, the BAD SECTOR status bit will be set, the DONE status bit will be set, and if not masked, an interrupt will be generated. - BIT 5 = 1 WRITE LOGICAL COMMAND BIT (Always set to "1" for Write logical command). - BIT 4 = 1 DELETED DATA MARK. Data will be written with a Deleted Data Mark (F8 hex) in the ID field. - BIT 4 = 0 NORMAL DATA MARK. Data will be written with a Normal Data Mark (FB hex) in the ID field. - BIT 3 = 1 REDUCED WRITE CURRENT. Setting this bit will cause the UDC's Reduced Write Current output to go high. - BIT 3 = 0 NORMAL WRITE CURRENT. Resetting this bit will cause the UDC's Reduced Write Current output to go low. Bits 2, 1, and 0 are used to select the Write Precompensation value to be used during writes to disks. The table below specifies these values. | BIT 2 | BIT 1 | BIT 0 | Precompensation<br>(For Floppy Disks) | |-------|-------|-------|------------------------------------------| | 0 | 1 | 0 | None, enable EARLY and LATE<br>Outputs | | 1 | 0 | 1 | 600 nsec, Minifloppy only | | 0 | 1 | 1 | 500 nsec, Minifloppy only | | 1 | 1 | 1 | 400 nsec, Minifloppy only | | 1 | 1 | 0 | 300 nsec | | 1 | 0 | 0 | 200 nsec | | 0 | 0 | 1 | 100 nsec | | 0 | 0 | 0 | None, suppress EARLY and<br>LATE Outputs | NOTE: For hard disks, precompensation is handled with an external delay line, which is connected to the EARLY and LATE Outputs of the UDC. These lines toggle in response to the data pattern being written to the disk. ## WRITE SECTORS PHYSICAL (Hex Values 80 thru 9F, C0 thru DF) This command will cause the UDC to write physically consecutive sectors on the disk. Before issuing this command, the system processor must load the following UDC registers: DESIRED SECTOR DESIRED HEAD DMA 7-0 DMA 23-16 RETRY COUNT DESIRED CYLINDER SECTOR COUNT DMA 15-8 MODE Since retries during a write command are not valid, the high order nybble of the RETRY register should be set to 0, in 1's complement format (1111). Before writing data to the selected disk drive, the UDC will read the current ID field, step to the desired cylinder and verify that it has located the correct cylinder and sector. (These steps were described previously under "UDC Command Overview"). After the "Verify" sequence is done, the "data transfer" sequence begins. The UDC will first write either a Data Mark (FB hex) or Deleted Data Mark (F8 hex) on the disk, as selected by the user (see below). Then the UDC will transfer a sector's worth of data (using DMA) from the memory area specified by the DMA registers. After writing out the sector, CRC or ECC bytes will be written as specified by the MODE register. Next, the SECTOR COUNT register is decremented, and if not yet equal to 0, the operation continues for the next physical sector. This command allows the user to specify several options. These options are specified by bits in the command word and are as follows: - BIT 6 = 1 BAD SECTOR BYPASS. The UDC will bypass the sectors with the BAD SECTOR FLAG set in the ID field. - BIT 6 = 0 BAD SECTOR TERMINATION. The UDC will terminate the command when it locates a sector with the BAD SECTOR FLAG flat set in the ID field. In addition, the COMMAND TERMINATION CODE Status bits will be set to 1-0, the BAD SECTOR status bit will be set, the DONE status bit will be set, and if not masked, an interrupt will be generated. - BIT 5 = 0 WRITE PHYSICAL COMMAND BIT (Reset to "0" for Write Physical Command). - BIT 4 = 1 DELETED DATA MARK. Data will be written with a Deleted Data Mark (F8 hex) in the ID field. - BIT 4 = 0 NORMAL DATA MARK. Data will be written with a Normal Data Mark (FB hex) in the ID field. - BIT 3 = 1 REDUCED WRITE CURRENT. Setting this bit will cause the UDC's Reduced Write Current output to go high. - BIT 3 = 0 NORMAL WRITE CURRENT. Resetting this bit will cause the UDC's Reduced Write Current output to go low. Bits 2, 1, and 0 are used to select the Write Precompensation value to be used during writes to floppy disks. The table below specifies these values. | BIT 2 | BIT 1 | BIT 0 | Precompensation<br>(For Floppy Disks) | |-------|-------|-------|----------------------------------------| | 0 | 1 | 0 | None, enable EARLY and LATE<br>Outputs | | 1 | 0 | 1 | 600 nsec, Minifloppy only | | 0 | 1 | 1 | 500 nsec, Minifloppy only | | 1 1 | 1 | 1 | 400 nsec, Minifloppy only | | 1 | 1 | 0 | 300 nsec | | 1 1 | 0 | 0 | 200 nsec | | 0 | 0 | 1 | 100 nsec | | 0 | 0 | 0 | None, suppress EARLY and LATE Outputs | NOTE: for hard disks, precompensation is handled with an external delay line, which is connected to the EARLY and LATE Outputs of the UDC. These lines toggle in response to the data pattern being written to the disk. ## TAPE BACK-UP (Hex Values = 08 to 0F) The TAPE BACK-UP command set provides the system with the capability of transferring data to and from a tape drive in continuous blocks. TAPE BACK-UP utilizes the UDC's DMA, data conversion, error detection/correction and sector count circuitry. Because of the mechanical and electronic differences between tape drives and disk drives, some of the register bits described earlier in this data sheet change functions when the UDC is executing the TAPE BACKUP COMMAND. In many cases, the CLK input to the UDC will also need to be changed to compensate for the slower data rate from tape drives. ## TAPE BACKUP REGISTER DESCRIPTION The following bits in the UDC's register file assume the functions listed below when executing the BACK-UP command and should be programmed accordingly. The following tables describe the differences in register usage when the UDC is executing the TAPE BACKUP command. (Complete TAPE BACKUP register bit maps are located in rear of the data sheet.) ## MODE REGISTER Bit 2 = 1 16 byte sync detect delay enable = 0 16 byte sync detect delay disabled Bit 1 = 1 TAPE BACKUP Write Enable (writing) = 0 TAPE BACKUP Write Disable (reading) Bit 0 = 1 Tape mark enable (short block) = 0 Tape mark disable (short block) ## RETRY COUNT REGISTER Bits 7-4 Retry should be disabled, by setting these bits to "1". (Retry Disabled) Bits 3-0 program outputs (user controlled). Bit 3 is typically used for write enable to the tape drive. Bits 0 and 1 are typically used for tape driven motion control as per drive manufacturer's specification. | ſ | DESIRE | D CYL | INDER | | | | | | | |---|----------|------------------------|-------|-----|-----------------------------------|--|--|--|--| | | Bits 7-4 | ts 7-4 ECC Type Field: | | | | | | | | | l | DB7 | DB6 | DB5 | DB4 | ECC TYPE | | | | | | | 0 | 0 | 0 | 0 | 4 ECC bytes generated/<br>checked | | | | | | | 1 | 1 | 1 | 1 | 5 ECC bytes generated/<br>checked | | | | | | | 1 | 1 | 1 | 0 | 6 ECC bytes generated/<br>checked | | | | | | | 1 | 1 | 0 | 1 | 7 ECC bytes generated/<br>checked | | | | | note: 5, 6, 7 byte ECCs are generated and checked by hardware external to the UDC. | DESIRED CYLINDER | | | | | | | | | | | | |------------------|---------|------------------|-----|-----------------|--|--|--|--|--|--|--| | Bit 3 Always 1 | | | | | | | | | | | | | Bits 2-0 | Data Bl | Data Block Size: | | | | | | | | | | | | DB2 | DB1 | DBO | DATA BLOCK SIZE | | | | | | | | | | 0 | 0 | 0 | 128 bytes | | | | | | | | | | Õ | ٠0 | 1 | 256 bytes | | | | | | | | | | 0 | 1 | 0 | 512 bytes | | | | | | | | | | 0 | 1 | 1 | 1024 bytes | | | | | | | | | | 1 | 0 | 0 | 2048 bytes | | | | | | | | | | 1 | 0 | 1 | 4096 bytes | | | | | | | | | | 1 | 1 | 0 | 8192 bytes | | | | | | | | | | 1 | 1 | 1 | 16,384 bytes | | | | | | | | Remember that the UDC internal ECC code can correct up to a 4K byte long Data Block, but that the larger the Data Block the greater the probability of a miscorrection. Also, when executing the TAPE BACKUP command, the DRIVE SELECT command is altered slightly, as illustrated below: | ſ | DRIVE SELECT COMMAND | | | | | | | | | |---|----------------------|---|---|---|---------------------------|---|----------------|---|---| | | Bit # | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Drive<br>Select | 0 | 0 | 1 | Ramp Up/Down delay enable | 1 | CLK<br>divisor | 1 | 1 | | DB2 | CLOCK DIVISOR FOR TAPE | |-----|---------------------------------------------------------| | 0 | CLK is divided by 10 (similar to 8" floppy divisor). | | 1 | CLK is divided by 20 (similar to 5.25" floppy divisor). | These bits, in conjunction with Bits 4 and 7 of the MODE register, will allow selection of both FM and MFM recording on tape, with a tape format that resembles IBM compatible floppy disk formats. Setting the Drive Type bits to 1,0 or 1,1 will also cause the UDC to take on the following characteristics: - -DMA mechanism transfers a byte (8 bits) and relinquishes the bus. - -The RDGATE and WRGATE output signals have timing characteristics as shown in Figures 12A and 12B of the UDC spec. - -The gap lengths are as illustrated in Table 1 or the UDC spec. - -Tape format parameters will be as per Table 1 of the UDC spec. ## **COMMAND EXECUTION OVERVIEW** The tape backup command allows the user a convenient method of backing up either floppy or hard disks to tape. The UDC may be interfaced to either cartridge or cassette type tape drives, working in either streaming or start/stop mode. Read and Write functions of TAPE BACKUP share a common command byte. The three LSB's of the MODE register are also used by the TAPE BACKUP command to specify user options, and to select between tape read or tape write mode. Two kinds of blocks may be specified when reading or writing dependent on the state of the TAPE MARK ENABLE bit in the MODE register: DATA BLOCK. The length of the data block (also called a long block) is equal to: 2<sup>n\*</sup> 128 bytes where n is an integer between 0 and 7 inclusive. The desired length of the data block (2<sup>n</sup>) is programmed into the desired cylinder register. 2. TAPE MARK. The minimum length of the tape mark (also called a short block) is 3 bytes. The maximum length of the tape mark is 257 bytes. The desired length is programmed into the sec- tor count register. Multiple data block transfers are accomplished by programming the 1's complement of the desired number of data blocks to be transferred into the sector count register. The three LSB's of the MODE register function as part of the BACK-UP command word. The WRITE ENABLE bit determines whether loading the BACK-UP command into the UDC will initiate execution of a BACK-UP READ or BACK-UP WRITE sequence. The TAPE MARK ENABLE bit determines whether the UDC will write a short or long block of data on the tape and the DELAY ENABLE bit determines whether or not the RDGATE signal is stretched when it coincides with a sync mark when reading the tape. The remaining bits in the command word are as follows: | COMMAND | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |----------------------|-----|-----|-----|-----|-----|-----|------|----------------| | BACK-UP<br>(READING) | 0 | 0 | 0 | 0 | 1 | 0 | 0 | xfer<br>enable | | BACK-UP<br>(WRITING) | 0 | 0 | 0 | 0 | 1 | pre | comp | value | ## **BACK-UP READ** When reading a short block, only CRC is checked. When reading a long block, CRC or ECC will be checked, depending on the CRC/ECC bits in the Mode register. Bit 0 = 1 Data transfer enabled, error checking enabled = 0 Data transfer disabled, error checking enabled ## **BACK-UP WRITE** When writing, the precompensation value is derived from the CLK frequency as follows: | Bit 2 | Bit 1 | Bit 0 | Precompensation | |-------|--------|---------|-------------------------------| | 0 | 1 | 0 | None, enable EARLY and LATE | | 1 | 0 | 1 | 6 CLK cycle periods | | 0 | 1 | 1 | 5 CLK cycle periods | | 1 | 1 | 1 | 4 CLK cýcle periods | | 1 | 1 | 0 | 3 CLK cycle periods | | 1 | 0 | 0 | 2 CLK cycle periods | | 0 | 0 | 1 | 1 CLK cýcle period | | 0 | 0 | 0 | None, suppress EARLY and LATE | | PRECO | MPENSA | TION SI | ELECT FOR BACK-UP COMMAND | ## TAPE BACKUP SYSTEM CONFIGURATION NOTES (A schematic showing a typical system implementation using the TAPE BACKUP feature is contained in Schematic Diagram 2.) - Proper operation of the TAPE BACKUP command requires that the tape drive be addressed as DRIVE #3 by the UDC. - 2. During the UDC's OUTPUT 2 period external circuitry must enable a separate latch to receive the user defined IO bits and tape track number bits. This latch should use the DRIVE SELECT 3 signal (output during the OUTPUT 2 period) so that the contents of the latch may only be changed when the tape drive is selected. Four additional drive control signals may be loaded into the four LSB's of the RETRY COUNT register. These additional outputs are latched externally during OUT-PUT 1 times for use by the tape drive. These outputs would normally be used to control tape drive Write Enable logic (bit 3) and tape motion (bits 0 and 1), and tape motor on and off (bit 2). 3. It is important to consider the time required for a tape drive to come up to operating speed when using the TAPE BACKUP command. Also, to insure adequate spacing between tape blocks, a delay is frequently required before stopping tape motion. The UDC has a programmable Ramp Up and Ramp Down timer to allow for easier implementation. The desired delay is programmed into the DATA/DELAY register before issuing the DRIVE SELECT "3" command. | CLOCK<br>DIVISOR<br>BIT | DENSITY BIT<br>MODE<br>REGISTER<br>BIT 4 | TIME IN SECONDS PER<br>DELAY REGISTER COUNT | |-------------------------|------------------------------------------|---------------------------------------------| | 1 | 1 (Single) | 1 CLK Cycle * 80000 | | 1 | 0 (Double) | 1 CLK Cycle * 40000 | | 0 | 1 (Single) | 1 CLK Cýcle * 40000 | | 0 | 0 (Doublé) | 1 CLK Cýcle * 20000 | The UDC will issue a normal interrupt (with the command termination code set to 0-0) when the RAMP UP or RAMP DOWN timer has expired. 4. BACK-UP WRITE. The user will first request the UDC to perform a disk READ TRACK command, with the TRANSFER ENABLE bit in the command word reset. This will cause the UDC to transfer only the ID field information to memory. The TAPE BACKUP command will then be issued causing the UDC to write this ID information to the tape as a tape mark (typically 96 bytes for a drive formatted with a 3 byte/sector ID field or 128 bytes for a drive formatted with a four byte/sector ID field. The data fields should then be transferred to the tape in a similar manner. The UDC may be used with either "Streaming" or "Start/Stop" type tape drives. This is illustrated by the following examples: ## A. START/STOP TAPE DRIVE: typically transfers ½ or 1 disk track at a time as illustrated by the following flow chart: When controlling a start/stop tape drive, the UDC will write the data "block by block". The system will issue a Drive Select command to the UDC with the Tape Motion, Motor On and Write Enable bits set to start and write data to the tape. The UDC will interrupt the system after the completion of the Ramp Up Delay indicating that the tape drive is up to speed. This interrupt is distinguished by the Command Termination Code of 0-0 (normal completion of command). The System then outputs the Write command (for a long or short block) and waits for the command termination interrupt. The UDC will write the Sync mark and tape mark or data block on the tape. When the System receives the interrupt indicating completion of the Write command, it will issue another drive select command with the Motor On and Write Enable bits set to stop the drive. The UDC will interrupt the system after completion of the Ramp Down Delay indicating that the tape has stopped moving. The UDC will turn the Write Gate signal on when it is writing data and off when it is not, without regard to the tape motion. The Write Gate signal is used to generate "gaps" on the tape between the data blocks. This is done by externally forcing the two Data outputs with the Write Gate signal such that the Data + signal is high and the Data - signal is low when the UDC is not writing data to the tape (Write Gate is off): ## B. STREAMING TAPE DRIVE: typically transfers 1 sector at a time as illustrated by the following flow chart: Control of a streaming tape drive is similar to that of a start/stop drive. The tape is started at the beginning of the data transfer and stopped after the last block is written to the tape. The tape is not stopped in between blocks. The UDC will however turn the Write Gate signal on when it is writing data and off when it is not so that gaps will be written (with external hardware) on the tape between the data blocks. BACK-UP READ. The data is read from the tape (in either start/stop or streamer mode) and buffered in memory. The disk track is then reconstructed from the data. The start/stop drive typically has a track (or half a track) of disk data stored as a block. It is therefore expedient to read in the data "block by block". When reading data from a streamer drive use can be made of the SECTOR COUNT register and a track's worth of data blocks may be read from the tape before generating the track on the disk. Tape motion control is similar to that described above except that the Write Enable Bit is off to inhibit writing to the tape. The UDC reads the tape until it detects a sync mark. After detecting a sync mark the UDC will transfer the data found on the tape to memory. The search count is used when reading the tape. It specifies a maximum number of blocks of 128 bytes between adjacent data blocks. If the search count expires before sync is detected, the command is terminated. For example, if a search count of two is specified by loading the Desired Sector register with FD (hex), the UDC will search for 256 byte times before terminating the command. This will prevent the UDC from accidentally skipping a block. The search count is typically about the size of one block length. In the following figure, TM1 and TM2 are two tape marks and DB1, DB2, DB3 etc. are their associated Data Blocks: 7. 16 BYTE DELAY. Provision is made to shift the RDGATE pulse in the event that it coincides with the data block sync mark. If a tape cannot be read (sync is never detected) the tape can be re-read with the 16 byte delay enabled. - 8. The DRIVE STATUS bits may be used by the tape drive if they are enabled (on the drive) by DRIVE SELECT 3. The ready change interrupt is especially handy for detecting start of tape (SOT) and end of tape (EOT) as a UDC command can be terminated by a change in state of the READY input. - 9. The DATA FORMAT is as follows: PRE TMSYNC TAPE MARK POST GAP PRE DBSYNC DATA BLOCK POST GAP The Tape Mark sync mark (TMSYNC) is composed of three bytes of A1 (Hex) followed by one byte of FE (Hex). The Data Block sync mark (DBSYNC) is composed of three bytes of A1 (Hex) followed by one byte of FB (Hex). A1 (Hex) is encoded with the standard missing clock pattern. The sync mark is preceded by a "preamble" consist- ing of bytes of 00 as per figure 2 of the UDC spec (this is required to synchronize the data separator when reading the tape). The Tape Mark and Data Block (including CRC or ECC bytes) are followed by a "postamble" consisting of one byte of 00. Note that the postamble is not included in the Floppy Disk formats. The GAP sizes are dependent on the type of drive (start/stop or streamer) and the specific mechanical tape drive specifications. 10. Use can be made of the Sector Count register when doing a "file" (versus a "mirror image") backup on a start/stop tape drive. Instead of transferring the entire disk track to the tape in one long block, the data is moved file by file. If, for example, it is desired to back up a file consisting of five 256 byte long Hard Disk sectors, a 2048 byte long Data Block would have to be used for an image backup the Data Block size is specified as 2<sup>n</sup> \* 128 restricting blocks to 128, 256, 512 etc.). This would result in a lot of wasted space on the tape. If file backup is used and the Sector Count is set to five, 256 byte long Data Blocks can be used. Gaps will be generated on the tape corresponding to the time required to get the data from the disk drive (corresponding to DMA delays and the disk interleave factor). The tape will not be stopped until the entire file is transferred. When using sector count, the UDC internal programming will create inter-block gaps of about 30 to 32 bytes on the tape in both single (FM) and double (MFM) density modes. ## SYSTEM CONFIGURATION NOTES A simplified UDC schematic is shown in Schematic 1. The following notes may be helpful in implementation of the UDC. 1. In systems using a private memory area, it is important to know when the buffer needs servicing from the host processor. A second interrupt signal (INT2) signals the processor that servicing is needed. INT2 is generated by externally ANDING the ECCTM signal with STB1 signal. (The STB1 signal is active when the UDC is outputing the DMA address data, and occurs when STB is active (low), S0 is active (high) and S1 is inactive (low)). This "interrupt" occurs only when the UDC needs the system processor to either read from or write to the buffer memory. When reading from the disk, the system processor should empty the memory buffer each time this signal becomes active. (If an ECC error is detected, and error correction is enabled, this signal will not become active until the UDC has attempted to correct the error.) When writing data to the disk, the system processor must fill the buffer each time this signal becomes active. - 2. The DIP (DMA in Progress) signal is used to isolate the buffer memory from the main system memory. If 74LS244 and 74LS245 address buffers are used in the memory addressing circuits, then this signal should be used to enable or disable the address buffers, as required. This eliminates the possibility of memory contention problems. - 3. Write precompensation (for floppy disks) is handled internally by the UDC. For hard disks, the LATE and EARLY signals are connected to a multiplexer which, in turn is connected to a 24 ns delay line. The EARLY and LATE signals will toggle in response to the data pattern being written. This will allow the data being written to the shifted ± 12 ns from the nominal 12 ns delay specified by hard disk manufacturers. - The interface to the hard disk drive data inputs and outputs requires RS-422 data tranceivers. Other disk drive interface circuits (including floppy disk data inputs and outputs) may be 74LS series devices. 5. Since the UDC uses its Aux Bus for multiple functions, the system designer must be able to determine which function is occuring on the Aux Bus at any given time. The S0 and S1 signals, when combined with STB signal are decoded (using a 74LS138 or equivalent) to provide STB0-3 signals. These generated signals and their respective functions are: STB0 Drive Status Input Time Slot STB1 External DMA Address Counters Time Slot STB2 Output 1 Time Slot STB3 Output 2 Time Slot - The clocks required by the UDC are not TTL-level compatible. Pullup resistors (typically 390 ohms) should be used with Schottky drivers to insure that the clock signals reach the proper Input (high) level, with acceptable rise and fall times. - 7. The UDC features a built-in DMA controller that requires connection to external counters. These counters are configured so that they are incremented after each byte is transferred. (The UDC's internal DMA circuits transfer the starting memory address for each read or write operation.) 74LS161 Counters are typically used in this area. - The DMACLK input should be tied to the master system clock, through a bus buffer. It is important to remember that three DMACLK periods are required for each DMA transfer. - The system design may be simplified, and costs reduced, by using the FDC 9216B Floppy Disk Data Separator, to separate raw data from the floppy disk drive into RDATA and RCLK. # ERROR CHECKING AND CORRECTION CIRCUIT (ECC) OPERATING PRINCIPLES The UDC will automatically detect and correct errors in the data read from the disk. Error checking may be done using industry standard CRC or ECC encoding. Error correction may be done using either internal or external ECC encoding. This section will explain ECC operation, as implemented on the UDC. The UDC contains two 16-bit registers used by the CRC/ECC circuits. CRC logic uses only one of these registers, while the logic for ECC uses both registers, implementing a full 32-bit algorithm. These registers may be preset to either one or zero, using the CRC PRESET bit in the INTERRUPT/COMMAND TERMINATION register. (This allows compatibility with existing disk controllers and external ECC chips.) Both ECC and CRC are calculated beginning with the sync mark of the address (CRC) or data (ECC) field. ## **CRC/ECC GENERATION** The UDC uses the following industry standard polynomials in computing the CRC and ECC check bytes: CRC: $$x^{16} + x^{12} + x^5 + 1$$ ECC: $$x^{32} + x^{23} + x^{21} + x^{11} + x^2 + 1$$ As the UDC writes data to the disk drive, it first passes this data thru the CRC (and, if enabled, ECC) registers. After all data has been written, the remaining two (CRC) or four (ECC) bytes remaining in these registers are written to the appropriate address or data field. ## **CRC/ECC CHECKING** When CRC or ECC checking is initiated, the internal CRC/ECC registers are set to either zero or one, as required by the CRC PRESET bit in the INTERRUPT/COMMAND TERMINATION REGISTER. Data read from the disk is simultaneously shifted thru the CRC/ECC registers, and transferred to external memory. After the CRC or ECC check bytes have been shifted thru the CRC/ECC registers, the remainder in these registers should be zero, else an error has occurred in the address or data block. If CRC or ECC (without correction) is enabled, automatic retry (if enabled) or command termination will occur. If internal ECC with automatic correction is enabled, the correction algorithm will be executed. If the internal ECC algorithm is unable to correct the error (in one attempt), then automatic retry (if enabled) or command termination will occur. ## **ECC CORRECTION** Error Correction consists of three distinct parts: 1. The CRC/ECC registers are normalized by shifting zeros thru the register. This sets up a data block which is 42,987 bits long, which corresponds to the "natural message length" of the generation polynomial. The actual number of zeros shifted through the registers depends on the difference between the natural message length of the generator polynomial and the actual length of the data block being checked. The longest data block that can be corrected (using the internal ECC algorithm) is 4K bytes. 2. The data input to the CRC/ECC registers is then disabled and the DMA counters are re-initialized to the starting address for this data block. The contents of the CRC/ECC registers are then "ring-shifted" until 21 consecutive zeros are detected. The remaining bits in the CRC/ECC registers compose the error syndrome. As the CRC/ECC registers are shifted, the UDC generates DS signals, causing the external DMA counters to be incremented. When the 21 consecutive zeros are detected, the DMA counters are pointing to the corrupt data. If the error syndrome is not found within the data block the error is judged to be uncorrectable and the correction algorithm is terminated. (The data block is the length of the data field in the sector and the 4 ECC bytes. A format with a sector size of 256 bytes would have a data block size of 260 bytes.) 3. When the error syndrome is detected, the UDC will enable its ECCTM output, read the next byte from memory, exclusive-or it with the first byte of the three byte error syndrome, disable the ECCTM output and write the corrected byte back to memory. The correction process is then repeated for the next two bytes in memory. When using internal ECC (with correction enabled), the ECCTM output is used by the external DMA counters to inhibit the counters from incrementing their addresses when correcting the erroneous bytes. When using external ECC, the ECCTM output goes active (low) when the UDC is requesting the ECC Check Bytes from the external ECC chip prior to writing them to the disk. After a correction is completed, the UDC will then attempt to read the next sector on the disk (if the SECTOR COUNT register is still greater than zero). Anytime ECC correction has been attempted, (even if unsuccessful), the CORRECTION ATTEMPTED bit in the CHIP STATUS register will be set. The maximum time required for one ECC Correction Cycle (using the internal algorithm) is: 1) (Natural Message Length [Bits])+ 4 = ECC Cycle Time (in Byte times) 2) Maximum ECC Time = ECC Cycle Time + 30 byte times Since the internal algorithm has a natural message length of 42,987 bits the ECC Cycle time is 5,377 byte times. Since a period of about 30 byte times must be allowed for the readmodify-write operations, the Maximum ECC Time equals 5,407 byte times. One byte time equals the amount of time required to read one byte for the type of drive selected. For Hard Disks, this is about 1 microsecond. This equates to approximately 1 revolution (maximum) for either 8" floppy disk (running in double density) or 5.25" hard disk. During the entire operation, the RDGATE signal is kept active. ## **MAXIMUM GUARANTEED RATINGS\*** | Operating Temperature Range | 0 to +70 C | |-----------------------------------------------------|-----------------| | Storage Temperature Range | -55 C to +150 C | | Lead Temperature (soldering, 10 sec.) | + 325 C | | Positive Voltage on any Pin, with respect to ground | +8 V | | Negative Voltage on any Pin, with respect to ground | -0.3 V | <sup>\*</sup>Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied. NOTE: When powering this device from laboratory or system power supplies, it is important that the Absolute Maximum Ratings not be exceeded or device failure can result. Some power supplies exhibit voltage spikes or "glitches" on their outputs when the AC power is switched off. In addition, voltage transients on the AC power line may appear on the DC output. If this possibility exists it is suggested that a clamp circuit be used. ## DC ELECTRICAL CHARACTERISTICS Ta = 0 C to +70 C, Vcc = 5.0V $\pm$ 5% | DC I | ELECTRICAL CHARACTE | <b>RISTICS</b> Ta | =0 C to - | ⊦ 70 C, Vcc | =5.0V ± | 5% PRELIMINAR Some parametric limits and specification COMMENTS COMMENTS | |---------------------------------------------------------|--------------------------------------|-------------------|-----------|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | PARAMETER | MIN | TYP | MAX | UNIT | COMMENTS the street of str | | V <sub>IL</sub><br>V <sub>IH1</sub><br>V <sub>IH2</sub> | Input Voltage<br>Low<br>High<br>High | 2.0<br>4.2 | | 0.8 | V<br>V | all inputs except CLK and DMACLK<br>CLK and DMACLK input | | V <sub>OL1</sub><br>V <sub>O'H1</sub> | Output Voltage<br>Low<br>High | 2.4 | | 0.4 | V | all outputs except WDATA, Early and Late. (Drive 1 TTL load into 50 pf) $I_{OL1} = 1.6 \text{ mA}$ $I_{OH1} = 40 \mu A$ | | $V_{OL2}$ | Low<br>High | 2.7 | | 0.5 | V | WDATA, EARLY and LATE outputs. (Will drive 1 Schottky load into 15 pf.) $I_{OH2} = 2mA$ | | V <sub>OL3</sub> | Low<br>High | 2.4 | | 0.4 | V | $\begin{array}{c c} \text{DMAR and INT} & \text{I}_{\text{OL3}} = 0.4 \text{ mA} \\ \text{DMAR and INT} & \text{I}_{\text{OH3}} = 20 \mu \text{A} \end{array}$ | | I <sub>L</sub> | Input Leakage Current (Clock) | | | ±10<br>-600 | uΑ<br>μΑ | 0.4V to 3.5V<br>0V | | C <sub>IN</sub> | Input Capacitance | | | 25 | pf | | | icc | Power Supply Current | | | 200 | ma | | ## AC ELECTRICAL CHARACTERISTICS Ta = 0 C to +70 C. $Vcc = 5.0V \pm 5\%$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | COMMENTS | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------|-----|----------------|----------------------------------|----------| | PROCESSOR WRITE CYCLE C/D, R/W, CS Setup time to DS↓ C/D, R/W, CS Hold time to DS↑ DS Pulse Width DS Pulse High Time Data Bus In Setup time to DS↑ Data Bus In Hold time to DS↑ | T <sub>DSB</sub> T <sub>DSB</sub> T <sub>DSL</sub> T <sub>DSH</sub> T <sub>DIB</sub> T <sub>DIA</sub> | 110<br>0<br>150<br>850<br>100<br>0 | | | ns<br>ns<br>ns<br>ns<br>ns | FIGURE 3 | | PROCESSOR READ CYCLE Data Access time from DS↓ Data Hold time from DS↑ | T <sub>DOB</sub> | 75<br>10 | | | ns<br>ns | FIGURE 3 | | UDC TO MEMORY TIMING (BUS MASTER) (based on 10 Mhz DMACLK Input) Write Setup time to DS↓ Write Data Strobe Width Write Hold time from DS↑ Data Strobe Falling Edge Data Strobe Rising Edge Write Data Valid before DS↑ Write Data Hold time after DS↑ Memory Access Time | Twb<br>Twds<br>Twa<br>Tdsf<br>Tdsr<br>Twdb<br>Twda<br>Twda | 110<br>180<br>110 | 200 | 15<br>20<br>90 | ns<br>ns<br>ns<br>ns<br>ns<br>ns | FIGURE 4 | | PARAMETER | SYMBOL | MIN | TYP | MAX | UNIT | COMMENTS | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|--------------------------------------|-----|------------|----------------------------------|-----------| | Read Setup time to DS↓ Read Hold time after DS↑ Read Data Strobe Pulse Width Read Data Setup time to DS↑ Read Data Hold time from DS↑ DMACLK↑ to DS↑ DMACLK↑ to DS↑ | TRB TRA TRDS TROB TRDA TODD TDDA | 110<br>110<br>180<br>50<br>0 | | 100<br>100 | ns<br>ns<br>ns<br>ns<br>ns | FIGURE 4 | | S0, S1, AND STB TIMING STB Width S0, S1 Hold time after STB↑ Data In Setup time to STB↑ Data In Hold time after STB↑ S0, S1 Setup time to STB↓ Aux Bus Setup time to STB↓ Aux Bus Hold time after STB↑ | Tsw<br>Tsp<br>Tpis<br>Toih<br>Tsst1<br>Tsst2<br>Tsst3 | 800<br>100<br>700<br>0<br>100<br>100 | | 100 | ns<br>ns<br>ns<br>ns<br>ns<br>ns | FIGURE 7 | | INPUT CLOCK TIMING (10 MHz Input) Clock Rise Time Clock Fall Time Clock Cycle High Time Clock Cycle Low Time Clock Cycle Low Time | T <sub>RT</sub><br>T <sub>RF</sub><br>T <sub>CH</sub><br>T <sub>CL</sub><br>T <sub>CYC</sub> | 40<br>40<br>95 | 100 | 10<br>10 | ns<br>ns<br>ns<br>ns | FIGURE 2 | | PRECOMPENSATION TIMING Early, Late Setup time (Before WDATA†) Early, Late Hold Time (after WDATA↓) | T <sub>PB</sub> | 0<br>50 | | | ns<br>ns | FIGURE 9 | | FLOPPY INPUT DATA TIMING<br>Window Setup time to RDCLK<br>Window Hold time from RDDATA↑ | T <sub>FRB</sub> | 50<br>50 | | | ns<br>ns | FIGURE 10 | | HARD DISK INPUT DATA TIMING Data Setup time to RCLK↓ Data Hold time after RCLK↓ Clock Setup time to RCLK↑ Clock Hold time from RCLK↑ | T <sub>HRB</sub> T <sub>HRA</sub> T <sub>HCB</sub> T <sub>HCA</sub> | 60<br>10<br>60<br>10 | | | ns<br>ns<br>ns<br>ns | FIGURE 10 | | ECCTIM TIMING<br>ECCTM Setup to DS↓<br>ECCTM Hold after DS↑ | T <sub>EDS</sub> | 50<br>100 | | | ns | FIGURE 10 | | RESET TIMING<br>RST Pulse Width | | 1 | | | μs | | | | STANDARD | FORMAT PARAMETERS | | |-------------------|------------------|---------------------------------------------------------------------|--------------------| | PARAMETER | HARD DISK*** | SINGLE DEN. FLOPPY | DOUBLE DEN. FLOPPY | | GAP Ø * | 16 | 40 | 80 | | GAP 1 * | 16 | 26 | 50 | | GAP 2 * | 3 | 11 | 22 | | GAP3* | 18** | 27 | 54 | | SYNC SIZE * | 13 | 6 | 12 | | SECTOR COUNT * | user selectable | user selectable | user selectable | | SECT. SIZE MULT * | user selectable | user selectable | user selectable | | RDG 1 | 16 | 73 | NA | | RDG 2 | 6 | 13 | 24 | | RDG 3 | 25 | 27 | 24 | | WDG 2 | 5 | 11 | 23 | | WDG 3 | 3 | 11 | 3 | | | * = GAP 3 VARIES | USED BY FORMAT COMM<br>S WITH SECTOR SIZE<br>APPLY TO 512 BYTES/SEC | | ## REGISTER BIT DEFINITIONS | | | | REGISTER | BIT DEFINITION | 42 | | | | |---------------------------------------------|--------------------------------------|-------------------------------------------------------------|-------------------------------|---------------------------------|--------------------------------|----------------------------|-------------------------|------------------------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DMA 7-0<br>(REGISTER 0) | (MSB) | | | W ORDER BYTE<br>MEMORY STAR | | ER | | (LSB) | | DMA 15-8<br>(REGISTER 1) | (MSB) | | | DLE ORDER BYT<br>MEMORY STAR | | FER | | (LSB) | | DMA 23-16<br>(REGISTER 2) | (MSB) | (MSB) HIGH ORDER BYTE OF DMA BUFFER MEMORY STARTING ADDRESS | | | | | | | | DESIRED SECTOR<br>(REGISTER 3) | (MSB) | | | DESIRED SEC | TOR NUMBER | | | (LSB) | | DESIRED HEAD<br>(REGISTER 4) | ALWAYS<br>Ø | | H ORDER BITS<br>SIRED CYLINDS | | DES<br>(MSB) | IRED HEAD NUI | MBER | (LSB) | | DESIRED CYLINDER<br>(REGISTER 5) | (MSB) | | LOW | ORDER BITS OF | DESIRED CYLI | NDER | | (LSB) | | SECTOR COUNT<br>(REGISTER 6) | (MSB) | (MSB) NUMBER OF SECTORS TO BE OPERATED ON BY COMMAND | | | | | | (LSB) | | RETRY COUNT<br>(REGISTER 7) | RE | TRY COUNT (1'S | S COMPLEMEN | T) | | PROGRAMMA | BLE OUTPUTS | | | MODE<br>(REGISTER 8) | HARD<br>DISK | CRC/ECC | ENABLE | SINGLE<br>DENSITY | ALWAYS<br>Ø | STEP | RATE | SELECT | | INTERRUPT/<br>COMMAND TERM.<br>(REGISTER 9) | CRC PRESET 1 = Set to 1 0 = Set to 0 | ALWAYS<br>Ø | INTERRUPT<br>ON<br>DONE | FLAG<br>DELETED<br>DATA<br>MARK | USER<br>DEFINED<br>FLAG | FLAG<br>WRITE<br>PROTECT | FLAG<br>READY<br>CHANGE | FLAG<br>WRITE<br>FAULT | | DATA/DELAY<br>(REGISTER A) | (MSB) | F | IEAD LOAD DEL<br>DATA IS LO | AY MULTIPLE IS<br>ADED TO OR RE | S LOADED INTO<br>EAD FROM THIS | THIS REGISTER | R | (LSB) | | CURRENT HEAD<br>(READ REGISTER 4) | BAD<br>SECTOR<br>FLAG | | H ORDER BITS<br>RRENT CYLIND | | CUR<br>(MSB) | RENT HEAD NU | IMBER | (LSB) | | CURRENT CYLINDER<br>(READ REGISTER 5) | (MSB) | | LOW ORDE | ER BITS OF CUR | RENT CYLINDE | R NUMBER | | (LSB) | | CHIP STATUS<br>(READ REGISTER 8) | RETRY<br>REQUIRED | ECC<br>CORRECTION<br>ATTEMPTED | CRC/ECC<br>ERROR | DELETED<br>DATA<br>MARK READ | SYNC<br>ERROR | COMPARE<br>ERROR | PRESENT DRI | VE SELECTED | | DRIVE STATUS<br>(READ REGISTER 9) | ECC<br>ERROR | INDEX | SEEK<br>COMPLETE | TRACK<br>ØØ | USER<br>DEFINED<br>ACTIVE | WRITE<br>PROTECT<br>ACTIVE | DRIVE<br>READY | WRITE<br>FAULT | | INTERRUPT<br>STATUS<br>(COMMAND READ) | INTERRUPT<br>PENDING | DMA<br>REQUEST | DONE | | ERMINATION<br>DDE | READY<br>CHANGE | OVERRUN/<br>UNDERRUN | BAD<br>SECTOR | **TABLE 2: REGISTER BIT MAPS** ## UDC WRITE REGISTERS (APPLIES DURING TAPE BACKUP ONLY) | REGISTER | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |-----------------------------------------------------|-----------------------------------------|-----------------------------------------|-------------------------|------------------------------|----------------------------|--------------------------|-------------------------------|------------------------| | DMA 7-0<br>(REGISTER 0) | (MSB) | | DMA BEGIN | INING ADDRESS | BUTE (LOW O | RDER BITS) | | (LSB) | | DMA 15-8<br>(REGISTER 1) | (MSB) | | DMA BEGINN | IING ADDRESS | BYTE (MIDDLE | ORDER BITS) | | (LSB) | | DMA 23-16<br>(REGISTER 2) | (MSB) DMA BEGINNING ADD | | | | ESS BYTE (HIGH ORDER BITS) | | | (LSB) | | DESIRED<br>SECTOR<br>(REGISTER 3) | (MSB) | | MAXIMUM S | SEARCH COUN | T (IN 1'S COMPL | LEMENT) (1) | | (LSB) | | DESIRED<br>HEAD<br>(REGISTER 4) | 0 | 0 | 0 | 0 | TRK #<br>BIT 3 | TRK #<br>BIT 2 | TRK #<br>BIT 1 | TRK #<br>BIT 0 | | DESIRED<br>CYLINDER<br>(REGISTER 5) | | ECC | TYPE | | ALWAYS<br>1 | DATA BLOCK SIZE | | | | SECTOR COUNT<br>(REGISTER 6) | | TAPE MARK E<br>(IN 2'S COMPL<br>(MODULO | EMENT +1) | 0 | R | (IN 1'S CO | OCK COUNT<br>MPLEMENT)<br>(3) | | | RETRY COUNT<br>(REGISTER 7) | 1 | 1 | 1 | 1 | | USER DEFIN | ED OUTPUTS | | | MODE<br>(REGISTER 8) | ALWAYS CRC/ECC "0" ENABLE FOR TAPE CODE | | | SINGLE/<br>DOUBLE<br>DENSITY | ALWAYS<br>0 | SYNC<br>DELAY<br>ENABLE | WRITE<br>ENABLE | TAPE<br>MARK<br>ENABLE | | INTERRUPT/<br>COMMAND<br>TERMINATOR<br>(REGISTER 9) | CRC<br>PRESET | ALWAYS | INTERRUPT<br>ON<br>DONE | ALWAYS<br>1 | USER<br>DEFINED | FLAG<br>WRITE<br>PROTECT | FLAG<br>READY<br>CHANGE | FLAG<br>WRITE<br>FAULT | NOTES: (1) The maximum search count is composed of: 130 byte inner loop (RDGATE high 128, 2 byte times) times the number programmed (maximum of 33,150 byte times (2) Tape mark operation (3) Data block operation **TABLE 3: TAPE BACKUP REGISTER BIT MAPS** # UDC READ REGISTERS (APPLIES TAPE BACKUP ONLY) | REGISTER | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |---------------------------------------|---------------------------------------------------|--------------------------------|------------------|-----------------|--------------------------|------------------|-----------------------|----------------| | DMA 7-0<br>(REGISTER 0) | (MSB) DMA BEGINNING ADDRESS BYTE (LOW ORDER BITS) | | | | | | | | | DMA 15-8<br>(REGISTER 1) | (MSB) | | DMA BEGINN | ING ADDRESS | BYTE (MIDDLE | ORDER BITS) | | (LSB) | | DMA 23-16<br>(REGISTER 2) | (MSB) | | DMA BEGIN | NING ADDRESS | BYTE (HIGH O | RDER BITS) | | (LSB) | | DESIRED<br>SECTOR<br>(REGISTER 3) | (MSB) | | MAXIMUN | I SEARCH COU | NT (IN 1'S COM | PLEMENT) | | (LSB) | | CURRENT<br>HEAD<br>(REGISTER 4) | х | x | X | х | х | х | х | х | | CURRENT<br>CYLINDER<br>(REGISTER 5) | х | x | х | х | x | х | х | х | | CHIP<br>STATUS<br>(REGISTER 8) | х | ECC<br>CORRECTION<br>ATTEMPTED | CRC/ECC<br>ERROR | × | × | х | PRES<br>DR<br>SELE | IVE | | DRIVE<br>STATUS<br>(REGISTER 9) | USER<br>DEFINED | USER<br>DEFINED | SEEK<br>COMP | USER<br>DEFINED | USER<br>DEFINED | WRITE<br>PROTECT | READY | WRITE<br>FAULT | | DATA<br>(REGISTER A) | READ DATA | | | | | | | | | INTERRUPT<br>STATUS<br>(COMMAND READ) | INT<br>PENDING | DMA<br>REG | DONE | TERMI | MAND<br>NATION<br>DE (1) | READY<br>CHANGE | OVER/<br>UNDER<br>RUN | х | NOTES: (1) Command termination bits set to: 11 for data transfer error 10 for sync error 00 for successful termination X Don't care **TABLE 4: TAPE BACKUP REGISTER BIT MAPS** ## COMMAND BIT DEFINITIONS | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | Ø | |--------------------------|---|---------------------------------------------------------------|---|---------------------------------------------------------|------------------------------------|------------------------------------|------------------------------------------------------------|--------------------------------------------| | RESET | 0 | 0 | 0 | 0 | Ø | 0 | 0 | 0 | | | , | | | | | | | | | DESELECT<br>DRIVES | 0 | Ø | Ø | 0 | Ø | 0 | ø | 1 | | | | | | | 1 | L | | 1 | | RESTORE<br>DRIVE | Ø | ø | Ø | Ø | Ø | Ø | 1 | 1 = Buffered<br>Seek<br>Ø = Normal<br>Seek | | STEP IN<br>1 CYLINDER | Ø | Ø | 0 | 0 | 0 | 1 | Ø | 1 = Buffered<br>Seek<br>0 = Normal<br>Seek | | STEP OUT<br>1 CYLINDER | Ø | 0 | 0 | 0 | 0 | 1 | 1 | 1 = Buffered<br>Seek<br>Ø = Normal<br>Seek | | POLL<br>DRIVES | 0 | 0 | 0 | 1 | 1 = Poll Drive 3<br>0 = Don't Poll | 1 = Poll Drive 2<br>Ø = Don't Poll | 1 = Poll Drive 1<br>0 = Don't Poll | 1 = Poll Drive 0<br>0 = Don't Poll | | SELECT<br>DRIVE | 0 | o | 1 | 1 = Head Load<br>Delay Enabled<br>0 = Delay<br>Disabled | TYPE OF | DRIVE | DRIVE UNI | T SELECTED | | SET REGISTER<br>POINTER | 0 | 1 | Ø | 0 | REGIS | STER | NUM | MBER | | SEEK/READ ID | Ø | 1 | Ø | 1 | 0 | Step<br>Enable | Wait<br>For<br>Complete | Verify<br>ID | | READ SECTORS<br>PHYSICAL | 0 | 1 | 0 | 1 | 1 | 0 | 0 | Enable<br>Transfer | | READ<br>TRACK | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 = Transfer All<br>0 = Transfer ID | | READ SECTORS<br>LOGICAL | 0 | 1 | Ø | 1 | 1 | 1 | 1 = Bad Sector<br>Bypass<br>0 = Bad<br>Sector<br>Terminate | Enable<br>Transfer | | FORMAT<br>TRACK | Ø | 1 | 1 | Write<br>Deleted<br>Data | Write With<br>Reduced<br>Current | PR | ECOMPENSATI<br>VALUE | ON | | WRITE SECTORS PHYSICAL | 1 | 1 = Bad Sector<br>Bypass<br>Ø = Bad Sector<br>Termination | Ø | Write<br>Deleted<br>Data | Write With<br>Reduced<br>Current | PR | ECOMPENSATI<br>VALUE | ON | | WRITE SECTORS LOGICAL | 1 | 1 = Bad<br>Sector<br>Bypass<br>0 = Bad<br>Sector<br>Terminate | 1 | Write<br>Deleted<br>Data | Write With<br>Reduced<br>Current | PRI | ECOMPENSATI<br>VALUE | ON | | TAPE<br>BACKUP | 0 | 0 | 0 | 0 | 1 | WRITE: | PRECOMPENS | ATION VALUE | TABLE 5: COMMAND WORD BIT MAPS 622 ## SECTOR SIZE FIELD BITS | DB2 | DB1 | DB0 | IBM FD FORMAT | HD FORMAT | |-----|-----|-----|-------------------|---------------------| | 0 | 0 | 0 | 128 bytes/sector | 128 bytes/sector | | 0 | 0 | 1 | 256 bytes/sector | 256 bytes/sector | | 0 | 1 | 0 | 512 bytes/sector | 512 bytes/sector | | 0 | 1 | 1 | 1024 bytes/sector | 1024 bytes/sector | | 1 | 0 | 0 | not used | 2048 bytes/sector | | 1 | 0 | 1 | not used | 4096 bytes/sector | | 1 | 1 | 0 | not used | 8192 bytes/sector | | 1 | 1 | 1 | not used | 16,384 bytes/sector | ## FORMAT ECC TYPE FIELD | DB7 | DB6 | DB5 | DB4 | HD FORMAT | |--------|--------|-------|-----|-----------------------------------| | 0 | 0 | 0 | 0 | 4 ECC bytes generated/checked | | 1 | 1 | 1 | 1 | 5 ECC bytes generated/checked (1) | | 1 | 1 | 1 | 0 | 6 ECC bytes generated/checked (1) | | 1 | 1 | 0 | | 7 ECC bytes generated/checked (1) | | note 1 | : WITI | H EXT | ERN | AL ECC | ## IBM FLOPPY DISK FORMAT: | ID,FIELD | DB7 DB6 DB5 DB4 DB3 DB | 2 DB1 DB0 | |-------------------------------------------|----------------------------------------------|-------------------------| | CYLINDER<br>HEAD<br>SECTOR<br>SECTOR SIZE | track number<br>side number<br>sector number | sector size<br>(2 bits) | ## HARD DISK FORMAT: ST506 PC FORMAT (512 BYTES) | ID FIELD | DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 | |------------------|----------------------------------------------------------------------------------------------------------------------------| | CYLINDER<br>HEAD | cylinder number (8 LSB's) bad cyl # cyl # cyl # hd # hd # hd # hd # sector bit 10 bit 9 bit 8 bit 3 bit 2 bit 1 bit 0 flag | | SECTOR | sector number | ## HARD DISK FORMAT: (USER SELECTABLE SECTOR SIZE) | ID FIELD | DB7 DB6 DB5 DB4 DB3 DB2 DB | 1 DB0 | |-------------|-------------------------------------------|---------| | CYLINDER | cylinder number (8 LSB's) | | | HEAD | bad cyl #cyl #cyl #hd #hd #hd | # hd # | | | sector bit 10 bit 9 bit 8 bit 3 bit 2 bit | 1 bit 0 | | | flag | | | SECTOR | sector number | | | SECTOR SIZE | ECC type X sector | | | | (3 b | its) | ## DISK FORMATS TABLE 6 For additional information, please consult the following: Technical Note 6-2 (9224 Overview) Technical Note 6-5 (Programmer's Reference Manual) HDC 9225 Data Sheet HDC 9226 Data Sheet HDC 9224 Programmer's Quick Reference Card Circuit diagrams utilizing SMC products are included as a means of illustrating typical semiconductor applica-tions; consequently complete information sufficient for construction purposes is not necessarily given. The information has been carefully checked and is believed to be entirely reliable. However, no responsibility is assumed for inaccuracies. Furthermore, such information does not convey to the purchaser of the semiconductor devices described any license under the patent rights of SMC or others. SMC reserves the right to make changes at any time in order to improve design and supply the best product possible.