256 k High Speed SRAM (256-kword × 1-bit) # **HITACHI** #### **Features** • Single 5 V supply and high density 24-pin package • High speed Access time: 25/35/45 ns (max) • Low power — Operation: 300 mW (typ)— Standby: 100 μW (typ)30 μW (typ) (L-version) Completely static memory required, no clock or timing strobe required · Equal access and cycle time • Directly TTL compatible, all inputs and outputs • Battery backup operation capability (L-version) ### **Ordering Information** | Type No. | Access Time | Package | |---------------|-------------|--------------------------------------| | HM6207HP-25 | 25 ns | 300-mil 24-pin plastic DIP (DP-24NC) | | HM6207HP-35 | 35 ns | | | HM6207HP-45 | 45 ns | | | HM6207HLP-25 | 25 ns | _ | | HM6207HLP-35 | 35 ns | | | HM6207HLP-45 | 45 ns | | | HM6207HJP-25 | 25 ns | 300-mil 24-pin SOJ (CP-24D) | | HM6207HJP-35 | 35 ns | | | HM6207HJP-45 | 45 ns | | | HM6207HLJP-25 | 25 ns | _ | | HM6207HLJP-35 | 35 ns | | | HM6207HLJP-45 | 45 ns | | # **Pin Arrangement** # **Pin Description** | Pin Name | Function | |-----------------|--------------| | A0-AI7 | Address | | Din | Data input | | Dout | Data output | | CS | Chip select | | WE | Write enable | | V <sub>cc</sub> | Power supply | | V <sub>ss</sub> | Ground | ## **Block Diagram** #### **Function Table** | CS | $\overline{WE}$ | Mode | V <sub>cc</sub> Current | I/O Pin | Ref. Cycle | |----|-----------------|--------------|-------------------------|---------|-------------| | Н | × | Not selected | $I_{SB}, I_{SB1}$ | High-Z | _ | | L | Н | Read | I <sub>cc</sub> | Dout | Read cycle | | L | L | Write | I <sub>cc</sub> | High-Z | Write cycle | Note: $\times$ = Don't care. # **Absolute Maximum Ratings** | Parameter | Symbol | Value | Unit | | |------------------------------------------------|----------------|---------------------|------|--| | Voltage on any pin relative to V <sub>ss</sub> | Vin | $-0.5^{*1}$ to +7.0 | V | | | Power dissipation | P <sub>T</sub> | 1.0 | W | | | Operating temperature range | Topr | 0 to +70 | °C | | | Storage temperature range | Tstg | -55 to +125 | °C | | | Storage temperature range under bias | Tbias | -10 to +85 | °C | | Note: 1. Vin min = -2.5 V for pulse width < 10 ns. ### **Recommended DC Operating Conditions** (Ta = 0 to +70°C) | Parameter | Symbol | Min | Тур | Max | Unit | | |------------------------------|-----------------|--------------------|-----|-----|------|--| | Supply voltage | V <sub>cc</sub> | 4.5 | 5.0 | 5.5 | V | | | | $V_{ss}$ | 0 | 0 | 0 | V | | | Input high (logic 1) voltage | V <sub>IH</sub> | 2.2 | _ | 6.0 | V | | | Input low (logic 0) voltage | V <sub>IL</sub> | -0.5 <sup>*1</sup> | _ | 0.8 | V | | Note: 1. $V_{ii}$ min = -2.0 V for pulse width $\leq$ 10 ns. # DC Characteristics (Ta = 0 to +70°C, $V_{cc}$ = 5 V ±10%, $V_{ss}$ = 0 V) | | | HM62 | M6207H-25 HM6207H-35/45 | | HM6207H-35/45 | | HM6207H-35/45 | | 25 HM6207H-35/45 | | HM6207H-35/45 | | HM6207H-35/45 | | | |----------------------------------|------------------|------|-------------------------|------|---------------|-------------------|---------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|---------------|--|---------------|--|--| | Parameter | Symbol | Min | Typ <sup>*1</sup> | Max | Min | Typ <sup>⁴¹</sup> | Max | Unit | <b>Test Conditions</b> | | | | | | | | Input leakage current | l <sub>u</sub> | _ | _ | 2.0 | _ | _ | 2.0 | μΑ | $V_{cc} = Max,$<br>$Vin = V_{ss} \text{ to } V_{cc}$ | | | | | | | | Output leakage current | I <sub>LO</sub> | _ | _ | 10.0 | _ | _ | 10.0 | μΑ | $\overline{\text{CS}} = \text{V}_{\text{IH}},$ $\text{V}_{\text{I/O}} = \text{V}_{\text{SS}} \text{ to V}_{\text{CC}}$ | | | | | | | | Operating power supply current | I <sub>cc</sub> | _ | 60 | 120 | _ | 50 | 100 | mA | $\overline{\text{CS}} = \text{V}_{\text{IL}}, \text{I}_{\text{I/O}} = 0 \text{ mA},$<br>min cycle, duty = 100% | | | | | | | | | I <sub>CC1</sub> | _ | 40 | 80 | _ | 40 | 80 | mA | $\overline{\text{CS}} = \text{V}_{\text{IL}}, \text{I}_{\text{I/O}} = 0 \text{ mA},$<br>t cycle = 50 ns,<br>duty = 100% | | | | | | | | Standby power supply current | I <sub>SB</sub> | _ | 20 | 40 | _ | 15 | 30 | mΑ | $\overline{\text{CS}} = V_{\text{IH}}$ , min cycle | | | | | | | | Standby power supply current (1) | I <sub>SB1</sub> | _ | 0.02 | 2.0 | _ | 0.02 | 2.0 | mA | $\overline{\text{CS}} \ge \text{V}_{\text{cc}} - 0.2 \text{ V},$<br>$0 \text{ V} \le \text{Vin} < 0.2, \text{ or}$<br>$\text{Vin} \ge \text{V}_{\text{cc}} - 0.2 \text{ V}$ | | | | | | | | | L-<br>Version | _ | 0.006 | 0.1 | _ | 0.006 | 0.1 | | | | | | | | | | Output low voltage | V <sub>OL</sub> | _ | _ | 0.4 | _ | _ | 0.4 | V | I <sub>OL</sub> = 8 mA | | | | | | | | Output high voltage | V <sub>OH</sub> | 2.4 | _ | _ | 2.4 | _ | | V | $I_{OH} = -4.0 \text{ mA}$ | | | | | | | Note: 1. Typical values are at $V_{cc} = 5.0 \text{ V}$ , Ta = +25°C and not guaranteed. # **Capacitance** (Ta = $25^{\circ}$ C, f = 1 MHz)<sup>\*1</sup> | Parameter | Symbol | Min | Max | Unit | Test Conditions | |--------------------|--------|-----|-----|------|-----------------| | Input capacitance | Cin | _ | 6 | pF | Vin = 0 V | | Output capacitance | Cout | _ | 10 | pF | Vout = 0 V | Note: 1. This parameter is sampled and is not 100% tested. # AC Characteristics (Ta = 0 to +70°C, $V_{cc}$ = 5 V $\pm$ 10% unless otherwise noted) #### **Test Conditions** • Input pulse levels: V<sub>ss</sub> to 3.0 V • Input and output timing reference levels: 1.5 V • Input rise and fall time: 5 ns • Output load: See figures #### **Read Cycle** | | | HM6207H-25 | | HM6207H-35 | | HM6207H-45 | | 5 | |--------------------------------------|--------------------|------------|-----|------------|-----|------------|-----|------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | | Read cycle time | t <sub>RC</sub> | 25 | _ | 35 | | 45 | | ns | | Address access time | t <sub>AA</sub> | _ | 25 | _ | 35 | _ | 45 | ns | | Chip select access time | t <sub>ACS</sub> | _ | 25 | _ | 35 | _ | 45 | ns | | Output hold from address change | t <sub>oh</sub> | 5 | _ | 5 | _ | 5 | _ | ns | | Chip selection to output in low-Z | t <sub>LZ</sub> *1 | 5 | _ | 5 | _ | 5 | | ns | | Chip deselection to output in high-Z | t <sub>HZ</sub> *1 | 0 | 15 | 0 | 20 | 0 | 20 | ns | Note: 1. Transition is measured ± 200 mV from steady-state voltage with Load (B). These parameters are sampled and not 100% tested. #### Read Timing Waveform (1) ### Read Timing Waveform (2) ### Write Cycle | | | HM6207H-25 | | HM62 | 07H-35 | HM6207H-45 | | | |-----------------------------------|--------------------|------------|-----|------|--------|------------|-----|------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Unit | | Write cycle time | t <sub>wc</sub> | 25 | _ | 35 | _ | 45 | _ | ns | | Chip selection to end of write | t <sub>cw</sub> | 20 | _ | 30 | _ | 40 | _ | ns | | Address valid to end of write | t <sub>AW</sub> | 20 | _ | 30 | _ | 40 | _ | ns | | Address setup time | t <sub>AS</sub> | 0 | _ | 0 | _ | 0 | _ | ns | | Write pulse width | t <sub>wP</sub> | 20 | _ | 25 | | 25 | _ | ns | | Write recovery time | t <sub>wr</sub> | 3 | _ | 3 | | 3 | _ | ns | | Data valid to end of write | t <sub>DW</sub> | 15 | _ | 20 | | 20 | _ | ns | | Data hold time | t <sub>DH</sub> | 0 | _ | 0 | | 0 | _ | ns | | Write enabled to output in high-Z | t <sub>wz</sub> *1 | 0 | 15 | 0 | 20 | 0 | 25 | ns | | Output active from end of write | t <sub>ow</sub> *1 | 0 | _ | 0 | _ | 0 | _ | ns | Note: 1. Transition is measured ± 200 mV from high-impedance voltage with Load (B). This parameter is sampled and is not 100% tested. #### Write Timing Waveform (1) (WE Controlled) #### Write Timing Waveform (2) (CE Controlled) - 3. If the CS low transition occurs simultaneously with the WE low transition, the output buffers remain in a high impedance state. - 4. Dout has the same phase as write data in this write cycle, if $t_{WR}$ is long enough. # **Low V**<sub>cc</sub> **Data Retention Characteristics** (Ta = 0 to +70°C) These characteristics are guaranteed for the L-version only. | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions | |--------------------------------------|-------------------|-----|-----|------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>cc</sub> for data retention | $V_{DR}$ | 2.0 | _ | _ | V | $\overline{\text{CS}} \ge \text{V}_{\text{cc}} - 0.2 \text{ V},$ $\text{Vin } \ge \text{V}_{\text{cc}} - 0.2 \text{ V}, \text{ or }$ $0 \text{ V} \le \text{Vin} \le 0.2 \text{ V}$ | | Data retention current | I <sub>CCDR</sub> | _ | 2 | 50 <sup>*1</sup> | μΑ | <u> </u> | | Chip deselect to data retention time | t <sub>CDR</sub> | 0 | _ | | ns | | | Operation recovery time | t <sub>R</sub> | 5 | _ | _ | ms | <del></del> | Note: 1. $V_{cc} = 3.0 \text{ V}$ ### Low $V_{\rm cc}$ Data Retention Timing Waveform ### **Package Dimensions** #### HM6207HP/HLP Series (DP-24NC) Unit: mm #### HM6207HJP/HLJP Series (CP-24D) Unit: mm When using this document, keep the following in mind: - 1. This document may, wholly or partially, be subject to change without notice. - 2. All rights are reserved: No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without Hitachi's permission. - 3. Hitachi will not be held responsible for any damage to the user that may result from accidents or any other reasons during operation of the user's unit according to this document. - 4. Circuitry and other examples described herein are meant merely to indicate the characteristics and performance of Hitachi's semiconductor products. Hitachi assumes no responsibility for any intellectual property claims or other problems that may result from applications based on the examples described herein. - 5. No license is granted by implication or otherwise under any patents or other rights of any third party or Hitachi, Ltd. - 6. MEDICAL APPLICATIONS: Hitachi's products are not authorized for use in MEDICAL APPLICATIONS without the written consent of the appropriate officer of Hitachi's sales company. Such use includes, but is not limited to, use in life support systems. Buyers of Hitachi's products are requested to notify the relevant Hitachi sales offices when planning to use the products in MEDICAL APPLICATIONS. # HITACHI Semiconductor & IC Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109 #### For further information write to: Hitachi America, Ltd. Semiconductor & IC Div. 2000 Sierra Point Parkway Brisbane, CA. 94005-1835 USA Tel: 415-589-8300 Fax: 415-583-4207 Hitachi Europe GmbH Electronic Components Group Continental Europe Dornacher Straße 3 D-85622 Feldkirchen München Tel: 089-9 91 80-0 Fax: 089-9 29 30 00 Northern Europe Headquarters Whitebrook Park Lower Cookham Road Maidenhead Berkshire SL6 8YA United Kingdom Tel: 0628-585000 Electronic Components Div. Fax: 0628-778322 Hitachi Europe Ltd. Hitachi Asia Pte. Ltd. 16 Collyer Quay #20-00 Hitachi Tower Singapore 0104 Tel: 535-2100 Fax: 535-1533 Hitachi Asia (Hong Kong) Ltd. Unit 706, North Tower, World Finance Centre. Harbour City, Canton Road Tsim Sha Tsui, Kowloon Hona Kona Tel: 27359218 Fax: 27306071