32768-word × 8-bit Electrically Erasable and Programmable CMOS ROM ADE-203-053F (Z) Rev. 6.0 May 25, 1995 ### **Description** The Hitachi HN58V257 is a electically erasable and programmable ROM organized as 32768-word $\times$ 8-bit. It realizes high speed, low power consumption, and a high level of reliability, employing advanced MNOS memory technology and CMOS process and circuitry technology. It also has a 64-byte page programming function to make its erase and write operations faster. #### **Features** - Single 3 V supply - On-chip latches: address, data, $\overline{CE}$ , $\overline{OE}$ , $\overline{WE}$ - Automatic byte write: 15 ms max - Automatic page write (64 bytes): 15 ms max - Fast access time: 350 ns max - Low power dissipation: 20 mW/MHz typ (active) 110 μW max (standby) - Data polling, RDY/Busy - Data protection circuit on power on/off - · Conforms to JEDEC byte-wide standard - Reliable CMOS with MNOS cell technology - 10<sup>5</sup> erase/write cycles (in page mode) - 10 years data retention - Write protection by RES pin #### **Ordering Information** | Type No. | Access Time | Package | |--------------|-------------|--------------------------------| | HN58V257T-35 | 350 ns | 32-pin plastic TSOP (TFP-32DA) | # Pin Arrangement # **Pin Description** | Pin Name | Function | |-----------------|---------------| | A0 – A14 | Address | | I/O0 – I/O7 | Input/output | | ŌĒ | Output enable | | CE | Chip enable | | WE | Write enable | | V <sub>cc</sub> | Power (+3 V) | | V <sub>SS</sub> | Ground | | RES | Reset | | RDY/Busy | Ready/Busy | # **Block Diagram** ### **Mode Selection** | Pin Mode | <b>CE</b> (31) | OE (1) | <b>WE</b> (6) | RDY/Busy (9) | <b>RES</b> (7) | I/O (21 – 23, 25 – 29) | |---------------|-----------------|-----------------|-----------------|---------------------------------------|-------------------|------------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | High-Z | V <sub>H</sub> *1 | Dout | | Standby | $V_{\text{IH}}$ | X*2 | Χ | High-Z | Х | High-Z | | Write | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | High-Z to $V_{\scriptscriptstyle OL}$ | V <sub>H</sub> | Din | | Deselect | V <sub>IL</sub> | V <sub>IH</sub> | $V_{\text{IH}}$ | High-Z | V <sub>H</sub> | High-Z | | Write inhibit | Х | Х | V <sub>IH</sub> | High-Z | Х | _ | | | X | V <sub>IL</sub> | Х | | | | | Data polling | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>oL</sub> | V <sub>H</sub> | Data out (I/O7) | | Program reset | Х | Х | Х | High-Z | V <sub>IL</sub> | High-Z | Notes: 1. Refer to the recommended DC operating condition. 2. X = Don't care # **Absolute Maximum Ratings** | Parameter | Symbol | Value | Unit | | |--------------------------------|-----------------|----------------------------|------|--| | Supply voltage*1 | V <sub>cc</sub> | −0.6 to +7.0 | V | | | Input voltage*1 | Vin | -0.5 <sup>*2</sup> to +7.0 | V | | | Operationg temperature range*3 | Topr | 0 to +70 | °C | | | Storage temperature range | Tstg | −55 to +125 | °C | | Notes: 1. With respect to V<sub>ss</sub> 2. Vin min = -3.0 V for pulse width $\leq 50$ ns 3. Including electrical characteristics and data retention # **Recommended DC Operating Conditions** | Parameter | Symbol | Min | Тур | Max | Unit | | |-----------------------|-----------------|---------------------|-----|-----------------------|------|--| | Supply voltage | V <sub>cc</sub> | 2.7 | 3.0 | 5.5 | V | | | Input voltage | V <sub>IL</sub> | -0.3 | _ | 0.8 | V | | | | V <sub>IH</sub> | 1.9 | _ | V <sub>cc</sub> + 0.3 | ٧ | | | | V <sub>H</sub> | $V_{\text{cc}}-0.5$ | _ | V <sub>cc</sub> + 1.0 | V | | | Operating temperature | Topr | 0 | _ | 70 | °C | | # DC Characteristics (Ta = 0 to +70°C, $V_{\rm CC}$ = 2.7 to 5.5 V) | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions | |-----------------------------------|------------------|----------------------------|-----|-----------------------|------|------------------------------------------------------------------------| | Input leakage current | I <sub>LI</sub> | _ | _ | 2*1 | μΑ | V <sub>CC</sub> = 5.5 V, Vin = 5.5 V | | Output leakage current | I <sub>LO</sub> | _ | _ | 2 | μА | V <sub>CC</sub> = 5.5 V, Vout = 5.5/0.4 V | | V <sub>cc</sub> current (standby) | I <sub>CC1</sub> | _ | _ | 20 | μΑ | CE = V <sub>cc</sub> | | | I <sub>CC2</sub> | _ | _ | 1 | mA | CE = V <sub>IH</sub> | | V <sub>cc</sub> current (active) | I <sub>CC3</sub> | _ | _ | 8 | mA | lout = 0 mA, Duty = 100%,<br>Cycle = 1 $\mu$ s at $V_{cc}$ = 3.6 V | | | | _ | _ | 20 | mA | lout = 0 mA, Duty = 100%,<br>Cycle = 350 ns at V <sub>cc</sub> = 3.6 V | | Input low voltage | V <sub>IL</sub> | -0.3 <sup>*2</sup> | _ | 8.0 | V | | | Input high voltage | V <sub>IH</sub> | 1.9 <sup>*3</sup> | _ | V <sub>CC</sub> + 0.3 | V | | | | _ V <sub>H</sub> | $V_{\text{CC}} = 0.5$ | _ | V <sub>cc</sub> + 1.0 | V | | | Output low voltage | V <sub>OL</sub> | _ | _ | 0.4 | V | I <sub>OL</sub> = 2.1 mA | | Output high voltage | V <sub>OH</sub> | $V_{\text{cc}} \times 0.8$ | _ | | V | $I_{OH} = -400 \mu A$ | Notes: 1. $I_{LI}$ on $\overline{RES}$ = 100 $\mu$ A max - 2. $V_{IL}$ min = -1.0 V for pulse width $\leq 50$ ns - 3. $V_{IH}$ min = 2.2 V for $V_{CC}$ = 3.6 to 5.5 V. ### Capacitance (Ta = 25°C, f = 1 MHz) | Parameter | Symbol Min | Тур | Max | Unit | Test Conditions | |--------------------|---------------------|-----|-----|------|-----------------| | Input capacitance | Cin* <sup>1</sup> — | _ | 6 | pF | Vin = 0 V | | Output capacitance | Cout*1 — | _ | 12 | рF | Vout = 0 V | Note: 1. This parameter is periodically sampled and not 100% tested. AC Characteristics (Ta = 0 to +70°C, $V_{CC}$ = 2.7 to 5.5 V) #### **Test Conditions** • Input pulse levels: 0.4 V to 2.4 V $0 \text{ V to } V_{CC} (\overline{RES} \text{ pin})$ Input rise and fall time: ≤ 20 ns Output load: 1TTL Gate +100 pF • Reference levels for measuring timing: 0.8 V, 1.8 V # Read Cycle | Parameter | Symbol | Min | Max | Unit | Test Conditions | |--------------------------------|------------------|-----|-----|------|------------------------------------------------------------------| | Address to output delay | t <sub>ACC</sub> | _ | 350 | ns | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ | | CE to output delay | t <sub>ce</sub> | _ | 350 | ns | $\overline{OE} = V_{IL}, \ \overline{WE} = V_{IH}$ | | OE to output delay | t <sub>oe</sub> | 10 | 150 | ns | $\overline{CE} = V_{IL}, \overline{WE} = V_{IH}$ | | OE (CE) high to output float*1 | t <sub>DF</sub> | 0 | 90 | ns | $\overline{CE} = V_{IL}, \overline{WE} = V_{IH}$ | | RES low to output float*1 | t <sub>DFR</sub> | 0 | 350 | ns | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ | | Data output hold | t <sub>oн</sub> | 0 | _ | ns | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ | | RES to output delay | t <sub>er</sub> | 0 | 600 | ns | $\overline{CE} = \overline{OE} = V_{IL}, \overline{WE} = V_{IH}$ | Note: 1. t<sub>DF</sub>, t<sub>DFR</sub> are defined at which the outputs achieve the open circuit conditions and are no longer driven. ### **Read Timing Waveform** HITACHI ### Write Cycle | Parameter | Symbol | Min*1 | Тур | Max | Unit | <b>Test Conditions</b> | |----------------------------------------|------------------|-------------------|-----|------------------|------|------------------------| | Address setup time | t <sub>AS</sub> | 0 | _ | _ | ns | | | Address hold time | t <sub>AH</sub> | 200 | _ | _ | ns | | | CE write setup time (WE controlled) | t <sub>cs</sub> | 0 | | | ns | | | CE hold time (WE controlled) | t <sub>cH</sub> | 0 | _ | _ | ns | | | WE to write setup time (CE controlled) | t <sub>ws</sub> | 0 | | | ns | | | WE hold time (CE controlled) | t <sub>wн</sub> | 0 | _ | _ | ns | | | OE to write setup time | t <sub>oes</sub> | 0 | | _ | ns | | | OE hold time | t <sub>oeh</sub> | 0 | | _ | ns | | | Data setup time | t <sub>DS</sub> | 150 | _ | _ | ns | | | Data hold time | t <sub>DH</sub> | 0 | | _ | ns | | | WE pulse width (WE controlled) | t <sub>wP</sub> | 250 | _ | _ | ns | | | CE pulse width (CE controlled) | t <sub>cw</sub> | 250 | _ | _ | ns | | | Data latch time | t <sub>DL</sub> | 300 | | _ | ns | | | Byte load cycle | t <sub>BLC</sub> | 0.55 | _ | 30 | μs | | | Byte load window | t <sub>BL</sub> | 100 | _ | _ | μs | | | Write cycle time | t <sub>wc</sub> | _ | _ | 15 <sup>*2</sup> | ms | | | Time to device busy | t <sub>DB</sub> | 120 | _ | _ | ns | | | Write start time | t <sub>DW</sub> | 250 <sup>*3</sup> | _ | _ | ns | | | Reset protect time | t <sub>RP</sub> | 100 | _ | _ | μs | | | Reset high time | t <sub>RES</sub> | 1 | _ | _ | μs | | Notes: 1. Use this device in longer cycle than this value. - 2. $t_{wc}$ must be longer than this value unless polling technique or RDY/ $\overline{\text{Busy}}$ are used. This device automatically completes the internal write operation within this value. - 3. Next read or write operation can be initiated after $t_{\scriptscriptstyle DW}$ if polling technique or RDY/Busy are used. # Byte Write Timing Waveform (1) ( $\overline{\text{WE}}$ Controlled) # Byte Write Timing Waveform (2) (\overline{CE} Controlled) # Page Write Timing Waveform (1) ( $\overline{\text{WE}}$ Controlled) # Page Write Timing Waveform (2) (CE Controlled) # **Data** Polling Timing Waveform #### **Functional Description** #### **Automatic Page Write** Page-mode write feature allows 1 to 64 bytes of data to be written into the EEPROM in a single write cycle. Following the initial byte cycle, an additional 1 to 63 bytes can be written in the same manner. Each additional byte load cycle must be started within 30 $\mu$ s from the preceding falling edge of $\overline{WE}$ or $\overline{CE}$ . When $\overline{CE}$ or $\overline{WE}$ is high for 100 $\mu$ s after data input, the EEPROM enters write mode automatically and the input data are written into the EEPROM. #### Data Polling Data polling allows the status of the EEPROM to be determined. If EEPROM is set to read mode during a write cycle, an inversion of the last byte of data to be loaded outputs from I/O7 to indicate that the EEPROM is performing a write operation. #### RDY/Busy Signal RDY/ $\overline{\text{Busy}}$ signal also allows the status of the EEPROM to be determined. The RDY/ $\overline{\text{Busy}}$ signal has high impedance except in write cycle and is lowered to $V_{OL}$ after the first write signal. At the end of a write cycle, the RDY/ $\overline{\text{Busy}}$ signal changes state to high impedance. #### **RES** Signal When $\overline{RES}$ is low, the EEPROM cannot be read or programmed. Therefore, data can be protected by keeping $\overline{RES}$ low when $V_{CC}$ is switched. $\overline{RES}$ should be high during read and programming because it doesn't provide a latch function. #### WE, CE Pin Operation During a write cycle, addresses are latched by the falling edge of $\overline{WE}$ or $\overline{CE}$ , and data is latched by the rising edge of $\overline{WE}$ or $\overline{CE}$ . #### Write/Erase Endurance and Data Retention Time The endurance is $10^5$ cycles in case of the page programming and $10^4$ cycles in case of byte programming (1% cumulative failure rate). The data retention time is more than 10 years when a device is page-programmed less than $10^4$ cycles. #### **Data Protection** #### 1. Data Protection against Noise on Control Pins (CE, OE, WE) during Operation During readout or standby, noise on the control pins may act as a trigger and turn the EEPROM to programming mode by mistake. To prevent this phenomenon, this device has a noise cancelation function that cuts noise if its width is 20 ns or less in program mode. Be careful not to allow noise of a width of more than 20 ns on the control pins. #### 2. Data Protection at $V_{\rm CC}$ On/Off When $V_{CC}$ is turned on or off, noise on the control pins generated by external circuits (CPU, etc) may turn the EEPROM to programming mode by mistake. To prevent this unintentional programming, the EEPROM must be kept in unprogrammable state by using a CPU reset signal to $\overline{RES}$ pin. $\overline{RES}$ pin should be kept at $V_{SS}$ level when $V_{CC}$ is turned on or off. The EEPROM breaks off programming operation when $\overline{RES}$ becomes low, programming operation doesn't finish correctly in case that $\overline{RES}$ falls low during programming operation. $\overline{RES}$ should be kept high for 15 ms after the last data input. # **Package Dimensions** HN58V257T Series (TFP-32DA) Unit: mm