# **High-Voltage Current-Mode PWM Controller** # **Ordering Information** | +V <sub>E</sub> | | Feedback | Max | Package Options | | | | | | | | | |-----------------|------|----------|------------|-----------------------|-----------------------|------------------------|----------------------------|---------|--|--|--|--| | Min | | | Duty Cycle | 14 Pin<br>Plastic DIP | 14 Pin<br>Ceramic DIP | 20 Pin<br>Plastic PLCC | 14 Pin<br>Narrow Body SOIC | DICE | | | | | | 10V | 120V | < ± 1% | 49% | HV9110P | HV9110C | HV9110PJ | HV9110NG | HV9110X | | | | | | 10V | 120V | < ± 10% | 49% | HV9111P | HV9111C | HV9111PJ | HV9111NG | HP9111X | | | | | | 9V | 80V | ± 2% | 49% | HV9112P | HV9112C | HV9112PJ | HV9112NG | HV9112X | | | | | | 10V | 120V | < ± 1% | 99% | HV9113P | HV9113C | HV9113PJ | HV9113NG | HP9113X | | | | | Standard temperature range for all parts is industrial (-40° to +85°C). For military temperature range parts (-55° to +125°C) contact factory. | F | 6 | at | | re | 8 | |---|--------------|----|---|----|---| | | $\mathbf{c}$ | aı | u | | 3 | - ☐ 10 to 120V input range - Current-mode control - ☐ High efficiency - ☐ Up to 1MHz internal oscillator - ☐ Internal start-up circuit - Low internal noise # **Applications** - □ DC/DC converters - ☐ Distributed power systems - ☐ ISDN equipment - ☐ PBX systems - ☐ Modems # **Absolute Maximum Ratings** | +V <sub>IN</sub> , Input Voltage | HV9110/9111/9 | 9113 120V | |--------------------------------------------------|---------------|--------------------------------| | | HV9112 | 80V | | V <sub>DD</sub> , Logic Voltage | | 15.5V | | Logic Linear Input, FB an<br>Sense Input Voltage | | -0.3V to V <sub>DD</sub> +0.3V | | Storage Temperature | **** | -65°C to 150°C | | Power Dissipation, SOIC | | 750mW | | Power Dissipation, Plastic | c DIP | 1000mW | | Power Dissipation, Ceran | nic DIP | 1000mW | | Power Dissipation PLCC | | 1400mW | | | | | # **General Description** The Supertex HV9110 through HV9113 are a series of BiCMOS/DMOS single-output, pulse width modulator ICs intended for use in high-speed high-efficiency switchmode power supplies. They provide all the functions necessary to implement a single-switch current-mode PWM, in any topology, with a minimum of external parts. Because they utilize Supertex's proprietary BiCMOS/DMOS technology, they require less than one tenth of the operating power of conventional bipolar PWM ICs, and can operate at more than twice their switching frequency. Dynamic range for regulation is also increased, to approximately 8 times that of similar bipolar parts. They start directly from any DC input voltages between 10 and 120VDC, requiring no external power resistor. The output stage is push-pull CMOS and thus requires no clamping diodes for protection, even when significant lead length exists between the output and the external MOSFET. The clock frequency is set with a single external resistor. Accessory functions are included to permit fast remote shutdown (latching or nonlatching) and undervoltage shutdown. For similar ICs intended to operate directly from up to 450VDC input, please consult the data sheet for the HV9120/9123. 14 ## **Electrical Characteristics** (Unless otherwise specified, $V_{DD}$ = 10V, $+V_{IN}$ = 48V, Discharge = $-V_{IN}$ = OV, $R_{BIAS}$ = 390K $\Omega$ , $R_{OSC}$ = 330K $\Omega$ , $T_A$ = 25°C.) | Symbol Parameters Min Typ Max Unit Conditions | | | <br> | | <br> | |-----------------------------------------------|--|-----|------|------|------| | | | Min | Max | Unit | | #### Reference | V <sub>REF</sub> | Output Voltage | HV9110/13 | 3.92 | 4.00 | 4.08 | V | $R_L = 10M\Omega$ | |--------------------|-------------------------------------|-----------|------|------|-------|-------------------------------------|---------------------------------| | | | HV9112 | 3.88 | 4.00 | 4.12 | 7 | | | | | HV9111 | 3.60 | 4.00 | 4.40 | 1 | | | | | HV9110/13 | 3.82 | 4.00 | 4.16 | 7 | $R_L = 10M\Omega$ , | | | | HV9111 | 3.50 | 4.00 | 4.48 | 7 | T <sub>A</sub> = -55°C to 125°C | | Z <sub>OUT</sub> | Output Impedance <sup>1</sup> | | 15 | 30 | 45 | ΚΩ | | | I <sub>SHORT</sub> | Short Circuit Current | | 125 | 250 | μА | V <sub>REF</sub> = -V <sub>IN</sub> | | | $\Delta V_{REF}$ | Change in V <sub>REF</sub> with Ter | | 0.25 | | mV/°C | T <sub>A</sub> = -55°C to 125°C | | #### Oscillator | f <sub>MAX</sub> | Oscillator Frequency | 1 | 3.0 | | MHz | $R_{OSC} = 0\Omega$ | |------------------|--------------------------------------|-----|-----|-----|--------|---------------------------------| | fosc | Initial Accuracy <sup>2</sup> | 80 | 100 | 120 | KHz | R <sub>OSC</sub> = 330KΩ | | | | 160 | 200 | 240 | 1 | R <sub>OSC</sub> = 150KΩ | | | Voltage Stability | | | 15 | % | 9.5V < V <sub>DD</sub> <13.5V | | | Temperature Coefficient <sup>1</sup> | | 170 | | ppm/°C | T <sub>A</sub> = -55°C to 125°C | #### **PWM** | D <sub>MAX</sub> | Maximum Duty Cycle <sup>1</sup> | HV9110/11/12 | 49.0 | 49.4 | 49.6 | % | | |------------------|------------------------------------------------------------|--------------|------|------|------|------|--| | | | HV9113 | 95 | 97 | 99 | | | | | Deadtime <sup>1</sup> | HV9113 | | 225 | | nsec | | | D <sub>MIN</sub> | Minimum Duty Cycle | | | | 0 | % | | | | Minimum Pulse Width<br>Before Pulse Drops Out <sup>1</sup> | | | 80 | 125 | nsec | | ### **Current Limit** | | Maximum Input Signal | 1.0 | 1.2 | 1.4 | ٧ | V <sub>FB</sub> = 0V | |----------------|------------------------------|-----|-----|-----|----|---------------------------------------| | t <sub>d</sub> | Delay to Output <sup>1</sup> | | 80 | 120 | ns | $V_{SENSE} = 1.5V, V_{COMP} \le 2.0V$ | # **Error Amplifier** | | | <del></del> | | 1 | | | | |---------------------|-------------------------------------|-------------|------|--------------------|------|------------------------|---------------------------------| | V <sub>FB</sub> | Feedback Voltage | HV9110/13 | 3.96 | 4.00 | 4.04 | V | V <sub>FB</sub> Shorted to Comp | | ! | | HV9112 | 3.92 | 4.00 | 4.08 | | | | | | HV9111 | 3.60 | 3.60 4.00 4.4 | 4.40 | 4.40 | | | I <sub>IN</sub> | Input Bias Current | | 25 | 500 | nA | V <sub>FB</sub> = 4.0V | | | Vos | Input Offset Voltage | | nui | nulled during trim | | | except HV9111 | | A <sub>VOL</sub> | Open Loop Voltage Gain <sup>1</sup> | | 60 | 80 | | dB | | | GB | Unity Gain Bandwidth <sup>1</sup> | | 1.0 | 1.3 | | MHz | | | Z <sub>OUT</sub> | Output Impedance <sup>1</sup> | | | see Fig. 1 | | Ω | | | I <sub>SOURCE</sub> | Output Source Current | | -1.4 | -2.0 | | mA | V <sub>FB</sub> = 3.4V | | I <sub>SINK</sub> | Output Sink Current | | 0.12 | 0.15 | | mA | V <sub>FB</sub> = 4.5V | | PSRR | Power Supply Rejection <sup>1</sup> | | | see Fig. 2 | | dB | | #### Notes: 1. Guaranteed by design. Not subject to production test. 2. Stray C on OSC IN pin must be ≤5pF. ■ 8773295 0004752 7T1 ■ 14-43 ## **Electrical Characteristics** (continued) (Unless otherwise specified, V<sub>DD</sub> = 10V, +V<sub>IN</sub> = 48V, Discharge = -V<sub>IN</sub> = OV, R<sub>DIAS</sub> = 390KΩ, R<sub>OSC</sub> = 330KΩ, T<sub>A</sub> = 25°C.) | /amaga amamaga abaamagi 100 | <br>101, 2100.14.90 | 1111 - | -, · · BIAS | 333.12., 1.10 | SC TTT. | | | |-----------------------------|---------------------|--------|-------------|---------------|---------|------------|--| | Symbol Parameters | | Min | Тур | Max | Unit | Conditions | | ### Pre-regulator/Startup | +V <sub>IN</sub> | Input Voltage HV9110/11/13 | | | | 120 | V | $I_{IN} < 10 \mu A; V_{CC} > 9.4 V$ | |-------------------|----------------------------------------|--------|-----|-----|-----|----------------------------|-------------------------------------| | | | HV9112 | | | 80 | 1 | | | +I <sub>IN</sub> | Input Leakage Current | | | 10 | μА | V <sub>DD</sub> > 9.4V | | | V <sub>TH</sub> | V <sub>DD</sub> Pre-regulator Turn-off | 8.0 | 8.7 | 9.4 | V | I <sub>PREREG</sub> = 10μA | | | V <sub>LOCK</sub> | Undervoltage Lockout | 7.0 | 8.1 | 8.9 | V | | | ### Supply | I <sub>DD</sub> | Supply Current | | 0.75 | 1.0 | mA | C <sub>L</sub> < 75pF | |-----------------|--------------------------|-----|------|------|----|-----------------------------| | la | Quiescent Supply Current | | 0.55 | | mA | Shutdown = -V <sub>IN</sub> | | IBIAS | Nominal Bias Current | | 20 | | μА | | | V <sub>DD</sub> | Operating Range | 9.0 | | 13.5 | V | | ### **Shutdown Logic** | $t_{SD}$ | Shutdown Delay <sup>1</sup> | | 50 | 100 | ns | $C_L = 500pF, V_{SENSE} = -V_{IN}$ | |-----------------|-----------------------------------|-----|-----|-----|----|------------------------------------| | t <sub>sw</sub> | Shutdown Pulse Width <sup>1</sup> | 50 | | | ns | | | t <sub>RW</sub> | RESET Pulse Width <sup>1</sup> | 50 | | | ns | | | t <sub>LW</sub> | Latching Pulse Width <sup>1</sup> | 25 | | | ns | Shutdown and reset low | | V <sub>IL</sub> | Input Low Voltage | | | 2.0 | V | | | V <sub>IH</sub> | Input High Voltage | 7.0 | | | V | | | I <sub>IH</sub> | Input Current, Input Voltage High | | 1 | 5 | μА | $V_{IN} = V_{DD}$ | | I <sub>IL</sub> | Input Current, Input Voltage Low | | -25 | -35 | μА | V <sub>IN</sub> = 0V | ### **Output** | V <sub>OH</sub> | Output High Voltage | HV9110/11/13 | V <sub>DD</sub> -0.25 | | | V | I <sub>OUT</sub> = 10mA | |------------------|------------------------|--------------|-----------------------|----|-----|----|--------------------------------------------------------------| | | | HV9112 | V <sub>DD</sub> -0.3 | | | 1 | | | | | HV9110/11/13 | V <sub>DD</sub> -0.3 | | | | I <sub>OUT</sub> = 10mA,<br>T <sub>A</sub> = -55°C to 125°C | | V <sub>OL</sub> | Output Low Voltage | All | | | 0.2 | V | I <sub>OUT</sub> = -10mA | | | | HV9110/11/13 | | | 0.3 | | I <sub>OUT</sub> = -10mA,<br>T <sub>A</sub> = -55°C to 125°C | | R <sub>out</sub> | Output Resistance | Pull Up | | 15 | 25 | Ω | I <sub>OUT</sub> = ±10mA | | | | Pull Down | | 8 | 20 | | | | | | Pull Up | | 20 | 30 | Ω | $I_{OUT} = \pm 10 \text{mA},$ | | | | Pull Down | | 10 | 30 | 1 | T <sub>A</sub> = -55°C to 125°C | | t <sub>R</sub> | Rise Time <sup>1</sup> | | | 30 | 75 | ns | C <sub>L</sub> = 500pF | | t <sub>F</sub> | Fall Time <sup>1</sup> | | | 20 | 75 | ns | C <sub>L</sub> = 500pF | ### Note: <sup>1.</sup> Guaranteed by design. Not subject to production test. i 4 ### **Truth Table** | Shutdown | Reset | Output | |-------------------|-------|-----------------------------| | Н | Н | Normal Operation | | Н | H→L | Normal Operation, No Change | | L | Н | Off, Not Latched | | L | L | Off, Latched | | $L \rightarrow H$ | L | Off, Latched, No Change | # **Shutdown Timing Waveforms** # **Functional Block Diagram** 8773295 0004754 574 🖿 14-45 # **Typical Performance Curves** 8773295 0004755 400 🖿 14-46 Error Amp Zout +10V 1.0V swept 100Hz - 2.2MHz $(V_{DD})$ 60.4K (FB) Tektronix P6021 Reference (1 turn secondary) 40.2K GND (-V<sub>IN</sub>) 0.1µF **PSRR** 0.1V swept 10Hz - 1MHz 100K1% 10.0V 100K1% 4.00V Reference (V2) 0.1μF NOTE: Set Feedback Voltage so that $V_{COMP} = V_{DIVIDE} \pm 1 \text{mV}$ before connecting transformer # **Detailed Description** ### Preregulator The preregulator/startup circuit for the HV911X consists of a highvoltage n-channel depletion-mode DMOS transistor driven by an error amplifier to form a variable current path between the $\mathbf{V}_{\mathrm{IN}}$ terminal and the V<sub>DD</sub> terminal. Maximum current (about 20 mA) occurs when $V_{DD} = 0$ , with current reducing as $V_{DD}$ rises. This path shuts off altogether when V<sub>DD</sub> rises to somewhere between 7.8 and 9.4V, so that if V<sub>DD</sub> is held at 10 or 12V by an external source (generally the supply the chip is controlling) no current other than leakage is drawn through the high voltage transistor. This minimizes dissipation. An external capacitor between $V_{\text{DD}}$ and $V_{\text{SS}}$ is generally required to store energy used by the chip in the time between shutoff of the high voltage path and the VDD supply's output rising enough to take over powering the chip. This capacitor should have a value of 100X or more the effective gate capacitance of the MOSFET being driven, i.e., C<sub>storage</sub> ≥ 100 x (gate charge of FET at 10V ÷ 10V) as well as very good high frequency characteristics. Stacked polyester or ceramic caps work well. Electrolytics capacitors are generally not suitable. A common resistor divider string is used to monitor V<sub>DD</sub> for both the undervoltage lockout circuit and the shutoff circuit of the high voltage FET. Setting the undervoltage sense point about 0.6V lower on the string than the FET shutoff point guarantees that the undervoltage lockout always releases before the FET shuts off. #### **Bias Circuit** An external bias resistor, connected between the bias pin and $V_{SS}$ is required by the HV911X to set currents in a series of current mirrors used by the analog sections of the chip. Nominal external bias current requirement is 15 to 20µA, which can be set by a 390K $\Omega$ to 510K $\Omega$ resistor if a 10V $V_{DD}$ is used, or a 510k $\Omega$ to 680KΩ resistor if VDD will be 12V. A precision resistor is not required; ± 5% is fine. #### Clock Oscillator The clock oscillator of the HV911X consists of a ring of CMOS inverters, timing capacitors, a capacitor discharge FET, and, in the 50% maximum duty cycle versions, a frequency dividing flipflop. A single external resistor between the OSC In and OSC Out pins is required to set oscillator frequency (see graph). For the 50% maximum duty cycle versions the Discharge pin is normally connected to V<sub>SS</sub> (ground). For the 99% duty cycle version, Discharge can either be connected to V<sub>SS</sub> directly or connected to V<sub>SS</sub> through a resistor used to set a deadtime. One difference exists between the Supertex HV911X and competitive 911X's: The oscillator is shut off when a shutoff command is received. This saves about 150µA of quiescent current, which aids in the construction of power supplies to meet CCITT specification I-430, and in other situations where an absolute minimum of quiescent power dissipation is required. #### Reference The Reference of the HV911X consists of a stable bandgap reference followed by a buffer amplifier which scales the voltage up to approximately 4.0V. The scaling resistors of the reference buffer amplifier are trimmed during manufacture so that the output of the error amplifier when connected in a gain of -1 configuration is as close to 4.000V as possible. This nulls out any input offset of the error amplifier. As a consequence, even though the observed reference voltage of a specific part may not be exactly 4V, the feedback voltage required for proper regulation will be. A ≈50KΩ resistor is placed internally between the output of the reference buffer amplifier and the circuitry it feeds (reference output pin and non-inverting input to the error amplifier). This allows overriding the internal reference with a low-impedance voltage source ≤6V. Using an external reference reinstates the input offset voltage of the error amplifier, and its effect of the exact value of feedback voltage required. In general, because the reference voltage of the Supertex HV911X is not noisy, as some previous examples have been, overriding the reference should seldom be necessary. Because the reference of the 911X is a high impedance node, and usually there will be significant electrical noise near it, a bypass capacitor between the reference pin and V<sub>SS</sub> is strongly recommended. The reference buffer amplifier is intentionally compensated to be stable with a capacitive load of 0.01 to 0.1 uF. 8773295 0004756 347 14-47 ## **Detailed Description** (continued) #### **Error Amplifier** The error amplifier in the HV911X is a true low-power differential input operational amplifier intended for around-the-amplifier compensation. It is of mixed CMOS-bipolar construction: A PMOS input stage is used so the common-mode range includes ground and the input impedance is very high. This is followed by bipolar gain stages which provide high gain without the electrical noise of all-MOS amplifiers. The amplifier is unity-gain stable. #### **Current Sense Comparators** The HV911X uses a true dual comparator system with independent comparators for modulation and current limiting. This allows the designer greater latitude in compensation design, as there are no clamps (except ESD protection) on the compensation pin. Like the error amplifier, the comparators are of low-noise BiCMOS construction. ### **Pinout** 14 Pin SOIC/DIP Package #### Remote Shutdown The shutdown and reset pins of the 911X can be used to perform either latching or non-latching shutdown of a converter as required. These pins have internal current source pull-ups so they can be driven from open-drain logic. When not used they should be left open, or connected to V<sub>nn</sub>. #### **Output Buffer** The output buffer of the HV911X is of standard CMOS construction (P-channel pull-up, N-channel pull-down). Thus the bodydrain diodes of the output stage can be used for spike clipping if necessary, and external Schottky diode clamping of the output is not required.