16M x 4 13/11 EDO DRAM #### **Features** - 16,777,216 word by 4 bit organization - Single $3.3 \pm 0.3$ V power supply - · Extended Data Out - CAS before RAS Refresh - 4096 cycles/Retention Time - RAS only Refresh - 8192 cycles/Retention Time - · 64ms Standard Power (SP) Retention Time - 256ms Low Power (LP) Retention Time - · Hidden Refresh - Self Refresh (400 μA) LP Version Only - · Read-Modify-Write - · Performance: | | | -50 | -60 | |------------------|----------------------------|------|-------| | t <sub>RAC</sub> | RAS Access Time | 50ns | 60ns | | t <sub>CAC</sub> | CAS Access Time | 13ns | 15ns | | t <sub>AA</sub> | Column Address Access Time | 25ns | 30ns | | t <sub>RC</sub> | Cycle Time | 84ns | 104ns | | t <sub>HPC</sub> | Hyper Page Mode Cycle Time | 20ns | 25ns | - · Low Power Dissipation (-50) - Active: 360mW - Standby (SP version): 1.0 mAStandby (LP version): 0.2 mA - Package: SOJ-32(400mil), TSOP-32(400mil) #### **Description** The IBM0164405B/P is a dynamic RAM organized 16,777,216 words by 4 bits. This device is fabricated in IBM's most advanced CMOS silicon gate process technology. The circuit and process design allow this DRAM to achieve high performance and low power dissipation. The IBM0164405B/P operates with a single $3.3\pm0.3 V$ power supply, and interfaces directly with either TTL or CMOS levels. The 24 addresses required to access any bit of data are multiplexed (13 are strobed with $\overline{RAS}$ , 11 are strobed with $\overline{CAS}$ ). They are packaged in a 32 pin plastic SOJ (400mil×825mil), and a 32 pin plastic TSOP type II (400mil×825mil). The IBM0164405P parts are low power devices supporting Self Refresh and a 256ms retention time. #### Pin Assignments (Top View) #### **Pin Description** | RAS | Row Address Strobe | |-----------------|-----------------------| | CAS | Column Address Strobe | | WE | Read/write Input | | A0 - A12 | Address Inputs | | ŌĒ | Output Enable | | I/O0 - I/O3 | Data Input/output | | V <sub>cc</sub> | Power (+3.3V) | | V <sub>SS</sub> | Ground | 88H2007 GA14-4252-01 Revised 4/97 ### **Ordering Information** | Part Number | Power | Self Refresh | Power Supply | Speed | Package | Notes | |-------------------|-------|--------------|--------------|-------|----------------|-------| | IBM0164405BJ3C-50 | SP | No | 3.3V | 50ns | 400mil SOJ 32 | 1 | | IBM0164405BJ3C-60 | SP | No | 3.3V | 60ns | 400mil SOJ 32 | 1 | | IBM0164405BT3C-50 | SP | No | 3.3V | 50ns | 400mil TSOP 32 | 1 | | IBM0164405BT3C-60 | SP | No | 3.3V | 60ns | 400mil TSOP 32 | 1 | | IBM0164405PT3C-50 | LP | Yes | 3.3V | 50ns | 400mil TSOP 32 | 1 | | IBM0164405PT3C-60 | LP | Yes | 3.3V | 60ns | 400mil TSOP 32 | 1 | <sup>1.</sup> SP = Standard Power version (IBM0164405B); LP = Low Power version (IBM0164405P) ### **Block Diagram** ### **Truth Table** | Function | | RAS | CAS | WE | ŌĒ | Row<br>Address | Column<br>Address | 1/00 - 1/03 | |--------------------------------|-----------|-------|-----|-----|-----|----------------|-------------------|-------------------| | Standby | | Н | Н→Х | Χ | Χ | Х | Х | High Impedance | | Read | | L | L | Н | L | Row | Col. | Data Out | | Early-Write | | L | L | L | Χ | Row | Col. | Data In | | Delayed-Write | | L | L | H→L | Н | Row | Col. | Data In | | Read-Modify-Write | | L | L | H→L | L→H | Row | Col. | Data Out, Data In | | EDO (Hyper Page) Mode | 1st Cycle | L | H→L | Н | L | Row | Col. | Data Out | | Read | 2nd Cycle | L | H→L | Н | L | N/A | Col. | Data Out | | EDO (Hyper Page) Mode | 1st Cycle | L | H→L | L | Х | Row | Col. | Data In | | Write | 2nd Cycle | L | H→L | L | Χ | N/A | Col. | Data In | | EDO (Hyper Page) Mode | 1st Cycle | L | H→L | H→L | L→H | Row | Col. | Data Out, Data In | | Read-Modify-Write | 2nd Cycle | L | H→L | H→L | L→H | N/A | Col. | Data Out, Data In | | RAS-Only Refresh | | L | Н | Χ | Х | Row | N/A | High Impedance | | CAS-Before-RAS Refresh | | H→L | L | Н | Х | X | N/A | High Impedance | | | Read | L→H→L | L | Н | L | Row | Col. | Data Out | | Hidden Refresh | Write | L→H→L | L | L→H | Х | Row | Col. | Data In | | Self Refresh (LP version only) | | H→L | L | Н | Х | Х | Х | High Impedance | ### **Absolute Maximum Ratings** | Symbol | Parameter | Rating | Units | Notes | |------------------|------------------------------|-----------------------------------------|-------|-------| | V <sub>CC</sub> | Power Supply Voltage | -0.5 to 4.6 | V | 1 | | V <sub>IN</sub> | Input Voltage | -0.5 to min (V <sub>CC</sub> +0.5, 4.6) | V | 1 | | V <sub>OUT</sub> | Output Voltage | -0.5 to min (V <sub>CC</sub> +0.5, 4.6) | V | 1 | | T <sub>OPR</sub> | Operating Temperature | 0 to +70 | °C | 1 | | T <sub>STG</sub> | Storage Temperature | -55 to +150 | °C | 1 | | P <sub>D</sub> | Power Dissipation | 1.0 | W | 1 | | I <sub>OUT</sub> | Short Circuit Output Current | 50 | mA | 1 | Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### **Recommended DC Operating Conditions** (T<sub>A</sub>=0 to 70°C) | Symbol | Parameter | Min. | Тур. | Max. | Units | Notes | |-----------------|--------------------|------|------|-----------------------|-------|-------| | V <sub>CC</sub> | Supply Voltage | 3.0 | 3.3 | 3.6 | ٧ | 1 | | V <sub>IH</sub> | Input High Voltage | 2.0 | | V <sub>CC</sub> + 0.3 | V | 1,2 | | V <sub>IL</sub> | Input Low Voltage | -0.3 | | 0.8 | V | 1,2 | <sup>1.</sup> All voltages referenced to $V_{\mbox{\footnotesize SS}}$ . #### **Capacitance** ( $T_A=0$ to +70°C, $V_{CC}=3.3\pm0.3V$ , f=1MHz) | Symbol | Parameter | Min. | Max. | Units | Notes | |-----------------|--------------------------------------|----------|------|-------|-------| | C <sub>I1</sub> | Input Capacitance (A0 - A12) | <u>—</u> | 5 | pF | | | C <sub>I2</sub> | Input Capacitance (RAS, CAS, WE, OE) | — | 7 | pF | | | C <sub>I3</sub> | Data I/O Capacitance (I/O0 - I/O3) | — | 7 | pF | | <sup>2.</sup> V<sub>IH</sub> may overshoot to V<sub>CC</sub> + 2.0V for pulse widths of ≤ 4.0ns with 3.3 Volt. V<sub>IL</sub> may undershoot to -2.0V for pulse widths ≤ 4.0ns with 3.3 Volt. Pulse widths measured at 50% points with amplitude measured peak to DC reference ## **DC Electrical Characteristics** ( $T_A = 0$ to +70°C, $V_{CC} = 3.3 \pm 0.3V$ ) | Symbol | Parameter | | Min. | Max. | Units | Notes | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|------|-------|-----------------------------------------| | I <sub>CC1</sub> | Operating Current Average Power Supply Operating Current | -50 | _ | 100 | mA | 1, 2, 3 | | | (RAS, CAS, Address Cycling: t <sub>RC</sub> = t <sub>RC</sub> min) | -60 | _ | 85 | | | | I <sub>CC2</sub> | Standby Current (TTL) Power Supply Standby Current (RAS = CAS = V <sub>IH</sub> ) | | _ | 2 | mA | | | I <sub>CC3</sub> | RAS Only Refresh Current Average Power Supply Current, RAS Only Mode | -50 | | 100 | mA | 1, 3 | | | (RAS Cycling, CAS = V <sub>IH</sub> : t <sub>RC</sub> = t <sub>RC</sub> min) | -60 | _ | 85 | | | | I <sub>CC4</sub> | EDO Mode Current Average Power Supply Current, Hyper Page Mode | -50 | _ | 100 | mA | 1, 2, 3 | | 1004 | $(\overline{RAS} = V_{IL}, \overline{CAS}, \overline{Address} Cycling: t_{PC} = t_{PC} min)$ | -60 | <u> </u> | 80 | | , -, - | | | Standby Current (CMOS) | LP version | _ | 200 | μΑ | *************************************** | | I <sub>CC5</sub> | Power Supply Standby Current (RAS = CAS = $V_{CC}$ - 0.2V) | SP version | _ | 1 | mA | | | Icce | CAS Before RAS Refresh Current Average Power Supply Current, CAS Before RAS Mode | -50 | — 140 | 140 | mA | 1, 2 | | 000 | (RAS, CAS, Cycling: t <sub>RC</sub> = t <sub>RC</sub> min) | -60 | _ | 115 | | ., – | | lcc7 | Self Refresh Current (LP version only) Average Power Supply Current during Self Refresh CBR cycle with $\overline{RAS} \ge t_{RASS}$ (min); $\overline{CAS}$ held low; $\overline{WE} = V_{CC}$ - 0.2V; Addresses and $D_{IN} = V_{CC}$ - 0.2V or 0.2V. | | _ | 400 | μА | | | I <sub>I(L)</sub> | Input Leakage Current Input Leakage Current, any input (0.0 $\geq$ V <sub>IN</sub> $\geq$ V <sub>CC</sub> ), All Other Pins Not Under Test = 0V | | -2 | +2 | μΑ | | | I <sub>O(L)</sub> | Output Leakage Current $(D_{OUT}$ is disabled, $0.0 \ge V_{OUT} \ge V_{CC}$ ) | | | +2 | μΑ | | | V <sub>OH</sub> | Output High Level (TTL)<br>Output "H" Level Voltage (I <sub>OUT</sub> = -2mA) | | 2.4 | _ | ٧ | | | V <sub>OL</sub> | Output Low Level (TTL)<br>Output "L" Level Voltage (I <sub>OUT</sub> = +2mA) | | _ | 0.4 | V | | <sup>1.</sup> $I_{CC1},\,I_{CC3},\,I_{CC4},\,I_{CC6}$ depend on cycle rate. <sup>2.</sup> $I_{CC1}$ , $I_{CC4}$ depend on output loading. Specified values are obtained with the output open. <sup>3.</sup> Column address can be changed once or less while $\overline{RAS}$ =V $_{IL}$ and $\overline{CAS}$ =V $_{IH}$ . ### AC Characteristics ( $T_A=0$ to +70°C, $V_{CC}=3.3\pm0.3V$ ) - An initial pause of 100µs is required after power-up followed by 8 RAS only refresh cycles before proper device operation is achieved. In case of using internal refresh counter, a minimum of 8 CAS before RAS refresh cycles instead of 8 RAS only refresh cycles is required. - 2. AC measurements assume $t_T$ =2ns. - 3. V<sub>IH</sub>(min.) and V<sub>IL</sub>(max.) are reference levels for measuring timing of input signals. Also, transition times are measured between V<sub>IH</sub> and V<sub>II</sub>. - 4. Valid column addresses are only A0 through A10 #### Read, Write, Read-Modify-Write and Refresh Cycle (Common Parameters) | Cumbal | Parameter | -: | 50 | -6 | 30 | Units | Notes | | |------------------|-------------------------------------|------|------|------|------|-------|-------|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | | Notes | | | t <sub>RC</sub> | Random Read or Write Cycle Time | 84 | _ | 104 | - | ns | 1 | | | t <sub>RP</sub> | RAS Precharge Time | 30 | _ | 40 | - | ns | | | | t <sub>CP</sub> | CAS Precharge Time | 8 | _ | 10 | - | ns | | | | t <sub>RAS</sub> | RAS Pulse Width | 50 | 100k | 60 | 100k | ns | 1 | | | t <sub>CAS</sub> | CAS Pulse Width | 8 | 100k | 10 | 100k | ns | 1 | | | t <sub>ASR</sub> | Row Address Setup Time | 0 | _ | 0 | _ | ns | | | | t <sub>RAH</sub> | Row Address Hold Time | 7 | _ | 10 | - | ns | | | | t <sub>ASC</sub> | Column Address Setup Time | 0 | _ | 0 | _ | ns | | | | t <sub>CAH</sub> | Column Address Hold Time | 7 | _ | 10 | - 1 | ns | | | | t <sub>RCD</sub> | RAS to CAS Delay Time | 11 | 37 | 14 | 45 | ns | 2 | | | t <sub>RAD</sub> | RAS to Col. Address Delay Time | 9 | 25 | 12 | 30 | ns | 3 | | | t <sub>RSH</sub> | RAS Hold Time | 8 | _ | 10 | - | ns | | | | t <sub>CSH</sub> | CAS Hold Time | 40 | _ | 50 | - 1 | ns | 1 | | | t <sub>CRP</sub> | CAS to RAS Precharge Time | 5 | _ | 5 | - | ns | 1 | | | t <sub>DZO</sub> | OE Delay Time From D <sub>IN</sub> | 0 | _ | 0 | _ | ns | 4 | | | t <sub>DZC</sub> | CAS Delay Time From D <sub>IN</sub> | 0 | _ | 0 | - | ns | 4 | | | t⊤ | Transition Time (Rise and Fall) | 1 | 50 | 1 | 50 | ns | 6 | | - In a Test Mode Read cycle, the value of t<sub>RAC</sub>, t<sub>AA</sub>, t<sub>CAC</sub> and t<sub>CPA</sub> are delayed by 5ns from the specified value. These parameters must be adjusted in Test Mode cycles by adding 5ns to the specified value. Associated timings must also be adjusted by 5ns. - 2. Operation within the t<sub>RCD</sub>(max.) limit ensures that t<sub>RAC</sub>(max.) can be met. t<sub>RCD</sub>(max.) is specified as a reference point only. If t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub>(max.) limit, then access time is controlled by t<sub>CAC</sub>. - 3. Operation within the t<sub>RAD</sub>(max.) limit ensures that t<sub>RAD</sub>(max.) can be met. t<sub>RAD</sub>(max.) is specified as a reference point only. If t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub>(max.) limit, then access time is controlled by t<sub>AA</sub>. - 4. Either t<sub>DZC</sub> or t<sub>DZO</sub> must be satisfied. - 5. AC measurements assume $t_T$ = 2ns. #### **Write Cycle** | | Parameter | - | 50 | | 80 | | | |------------------|----------------------------------|------|------|------|------|-------|-------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Units | Notes | | t <sub>wcs</sub> | Write Command Set Up Time | 0 | _ | 0 | — | ns | 1 | | t <sub>wch</sub> | Write Command Hold Time | 7 | _ | 10 | _ | ns | | | t <sub>WP</sub> | Write Command Pulse Width | 7 | _ | 10 | — | ns | | | t <sub>RWL</sub> | Write Command to RAS Lead Time | 8 | _ | 10 | _ | ns | | | t <sub>CWL</sub> | Write Command to CAS Lead Time | 8 | _ | 10 | — | ns | | | t <sub>OED</sub> | OE to D <sub>IN</sub> Delay Time | 13 | _ | 15 | _ | ns | 2 | | t <sub>DS</sub> | D <sub>IN</sub> Setup Time | 0 | _ | 0 | _ | ns | 3 | | t <sub>DH</sub> | D <sub>IN</sub> Hold Time | 7 | _ | 10 | — | ns | 3 | <sup>1.</sup> t<sub>WCS</sub>, t<sub>RWD</sub>, t<sub>CWD</sub>, t<sub>AWD</sub> and t<sub>CPWD</sub> are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If t<sub>WCS</sub> ≥ t<sub>WCS</sub>(min.), the cycle is an early write cycle and the data pin will remain open circuit (high impedance) through the entire cycle. If t<sub>RWD</sub> ≥ t<sub>RWD</sub>(min.), t<sub>CWD</sub> ≥ t<sub>CWD</sub>(min.), t<sub>AWD</sub> ≥ t<sub>AWD</sub>(min.), and t<sub>CPWD</sub> ≥ t<sub>CPWD</sub>(min.)(Fast Page Mode), the cycle is a Read-Modify-Write cycle and the data out will contain data read from the selected cell. If neither of the above sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate. - 2. Either $t_{\text{CDD}}$ or $t_{\text{OED}}$ must be satisfied. - 3. These parameters are referenced to CAS leading edge in early write cycles and to WE leading edge in Read-Modify-Write cycles. IBM0164405B IBM0164405P **16M x 4 13/11 EDO DRAM** #### Read Cycle | - | | | -50 | 0 | | -60 | | 200 | | | accessor. | |---|--------|-----------|-----|-----|-----|-----|-----|-----|-------|-------|-----------| | | Symbol | Parameter | Min | May | Min | - 1 | May | | Units | Notes | variation | #### **Read Cycle** | C I | Parameter | | -50 | | 60 | 11 | NI-1 | | |------------------|---------------------------------------------|----------|------|------|------|-------|------------|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Units | Notes | | | t <sub>RAC</sub> | Access Time from RAS | <u> </u> | 50 | _ | 60 | ns | 1, 2, 3, 5 | | | t <sub>CAC</sub> | Access Time from CAS | _ | 13 | _ | 15 | ns | 1, 2, 5 | | | t <sub>AA</sub> | Access Time from Address | _ | 25 | _ | 30 | ns | 1, 2, 5 | | | t <sub>OEA</sub> | Access Time From OE | _ | 13 | _ | 15 | ns | 1, 5 | | | t <sub>RCS</sub> | Read Command Setup Time | 0 | _ | 0 | _ | ns | | | | t <sub>RCH</sub> | Read Command Hold Time to CAS | 0 | _ | 0 | - | ns | 6 | | | t <sub>RRH</sub> | Read Command Hold Time to RAS | 0 | _ | 0 | _ | ns | | | | t <sub>RAL</sub> | Column Address to RAS Lead Time | 25 | _ | 30 | _ | ns | 1 | | | t <sub>CLZ</sub> | CAS to Output in Low-Z | 0 | _ | 0 | _ | ns | 5 | | | t <sub>OEZ</sub> | Output Buffer Turn-Off Delay From OE | 0 | 13 | 0 | 15 | ns | 7 | | | t <sub>CDD</sub> | CAS to D <sub>IN</sub> Delay Time | 13 | _ | 15 | _ | ns | 4 | | | t <sub>OFF</sub> | Output Buffer Turn-Off Delay | 0 | 13 | 0 | 15 | ns | 7 | | | t <sub>OES</sub> | OE Setup Time Prior to CAS | 5 | _ | 5 | _ | ns | | | | t <sub>ORD</sub> | OE Setup Time Prior to RAS (Hidden Refresh) | 0 | _ | 0 | _ | ns | | | - 1. In a Test Mode Read cycle, the value of t<sub>RAC</sub>, t<sub>AA</sub>, t<sub>CAC</sub> and t<sub>CPA</sub> are delayed by 5ns from the specified value. These parameters must be adjusted in Test Mode cycles by adding 5ns to the specified value. Associated timings must also be adjusted by 5ns. - Operation within the t<sub>RCD</sub>(max.) limit ensures that t<sub>RAC</sub>(max.) can be met. t<sub>RCD</sub>(max.) is specified as a reference point only. If t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub>(max.) limit, then access time is controlled by t<sub>CAC</sub>. - 3. Operation within the $t_{RAD}(max.)$ limit ensures that $t_{RAD}(max.)$ can be met. $t_{RAD}(max.)$ is specified as a reference point only. If $t_{RAD}$ is greater than the specified $t_{RAD}(max.)$ limit, then access time is controlled by $t_{AA}$ . - 4. Either t<sub>CDD</sub> or t<sub>OED</sub> must be satisfied. - 5. Measured with the specified current load and 100pF. - 6. Either t<sub>RCH</sub> or t<sub>RRH</sub> must be satisfied for a read cycle. - 7. t<sub>OFF</sub>(max.) and t<sub>OEZ</sub>(max.) define the time at which the output achieves the open circuit condition and are not referenced to output voltage levels. ### **Read-Modify-Write Cycle** | Symbol | Parameter | -50 | | -60 | | Units | Netes | |------------------|---------------------------------|------|------|------|------|-------|--------| | Syllibol | | Min. | Max. | Min. | Max. | Units | ivotes | | t <sub>RWC</sub> | Read-Modify-Write Cycle Time | 109 | — | 135 | _ | ns | | | t <sub>RWD</sub> | RAS to WE Delay Time | 65 | _ | 79 | _ | ns | 1 | | t <sub>owd</sub> | CAS to WE Delay Time | 28 | — | 34 | _ | ns | 1 | | | Column Address to WE Delay Time | 40 | _ | 49 | _ | ns | 1 | | t <sub>OEH</sub> | OE Command Hold Time | 7 | _ | 10 | _ | ns | | <sup>1.</sup> t<sub>WCS</sub>, t<sub>RWD</sub>, t<sub>CWD</sub>, t<sub>AWD</sub> and t<sub>CPWD</sub> are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If t<sub>WCS</sub> ≥ t<sub>WCS</sub>(min.), the cycle is an early write cycle and the data pin will remain open circuit (high impedance) through the entire cycle. If t<sub>RWD</sub> ≥ t<sub>RWD</sub>(min.), t<sub>CWD</sub> ≥ t<sub>CWD</sub>(min.), t<sub>AWD</sub> ≥ t<sub>AWD</sub>(min.), and t<sub>CPWD</sub> ≥ t<sub>CPWD</sub>(min.)(Fast Page Mode), the cycle is a Read-Modify-Write cycle and the data out will contain data read from the selected cell. If neither of the above sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate. ### **Extended Data Out (Hyper Page) Mode Cycle** | Symbol | Down and an | -50 | | -60 | | 11-34- | NI-4 | |--------------------|----------------------------------------------|------|------|------|------|--------|-------| | | Parameter | Min. | Max. | Min. | Max. | Units | Notes | | t <sub>HCAS</sub> | CAS Pulse Width (Hyper Page Mode) | 8 | 100K | 10 | 10K | ns | | | t <sub>HPC</sub> | Hyper Page Mode Cycle Time (Read/Write) | 20 | _ | 25 | _ | ns | | | t <sub>HPRWC</sub> | Hyper Page Mode Read Modify Write Cycle Time | 54 | _ | 66 | _ | ns | | | t <sub>DOH</sub> | Data-out Hold Time from CAS | 5 | _ | 5 | _ | ns | | | t <sub>WHZ</sub> | Output buffer Turn-Off Delay from WE | 0 | 10 | 0 | 10 | ns | | | t <sub>WPZ</sub> | WE Pulse Width to Output Disable at CAS High | 7 | _ | 10 | _ | ns | | | t <sub>CPRH</sub> | RAS Hold Time from CAS Precharge | 27 | _ | 35 | _ | ns | | | t <sub>CPA</sub> | Access Time from CAS Precharge | _ | 27 | _ | 35 | ns | 1 | | t <sub>RASP</sub> | Hyper Page Mode RAS Pulse Width | 50 | 200K | 60 | 200K | ns | | | t <sub>OEP</sub> | OE High Pulse Width | 5 | _ | 10 | _ | ns | | | t <sub>OEHC</sub> | OE High Hold Time from CAS High | 5 | _ | 10 | _ | ns | | <sup>1.</sup> Measured with the specified current load and 100pF at $V_{OL}$ = 0.8V and $V_{OH}$ = 2.0V. #### Self Refresh Cycle - Low Power Version Only | Cumb al | Б., | -50 | | -60 | | | NI-4 | |-------------------|-------------------------------------------------|------|------|------|---|-------|-------| | Зушоо | | Min. | Max. | Min. | | Units | Notes | | t <sub>RASS</sub> | RAS Pulse Width<br>During Self Refresh Cycle | 100 | _ | 100 | _ | μs | 1 | | t <sub>RPS</sub> | RAS Precharge Time<br>During Self Refresh Cycle | 84 | _ | 104 | _ | ns | 1 | | t <sub>CHS</sub> | CAS Hold Time<br>During Self Refresh Cycle | -50 | _ | -50 | _ | ns | 1 | <sup>1.</sup> When using Self Refresh mode, the following refresh operations must be performed to ensure proper DRAM operation: If row addresses are being refreshed in an EVENLY DISTRIBUTED manner over the refresh interval using CBR refresh cycles, then only one CBR cycle must be performed immediately after exit from Self Refresh. ### Refresh Cycle | Symbol | Parameter | | -50 | | -60 | | 11-4- | NI-1 | |------------------|--------------------------------------------------|------------|------|------|------|----------|-------|-----------------------| | | | | Min. | Max. | Min. | Max. | Units | Notes | | t <sub>CSR</sub> | CAS Setup Time<br>(CAS before RAS Refresh Cycle) | | 5 | _ | 5 | <u>—</u> | ns | | | t <sub>CHR</sub> | CAS Hold Time<br>(CAS before RAS Refresh Cycle) | | 5 | _ | 10 | _ | ns | | | t <sub>WRP</sub> | WE Setup Time<br>(CAS before RAS Refresh Cycle) | | 5 | _ | 10 | | ns | | | t <sub>WRH</sub> | WE Hold Time<br>(CAS before RAS Refresh Cycle) | | 5 | _ | 10 | | ns | | | t <sub>RPC</sub> | RAS Precharge to CAS Hold Time | | 5 | _ | 5 | _ | ns | :<br>:<br>:<br>:<br>: | | t <sub>REF</sub> | Refresh Period | SP version | _ | 64 | _ | 64 | | 4 | | | | LP version | _ | 256 | _ | 256 | ms | | <sup>1. 8192</sup> cycles for RAS Only Refresh; 4096 cycles for CBR Refresh. If row addresses are being refreshed in any other manner (ROR- Distributed/Burst; or CBR-Burst) over the refresh interval, then a full set of row refreshes must be performed immediately before entry to and immediately after exit from Self Refresh. ## **Read Cycle** 88H2007 GA14-4252-01 Revised 4/97 ## Write Cycle (Early Write) ©IBM Corporation. All rights reserved. Use is further subject to the provisions at the end of this document. 88H2007 GA14-4252-01 Revised 4/97 ## Write Cycle (Delayed Write) 88H2007 GA14-4252-01 Revised 4/97 ## **Read-Modify-Write Cycle** ©IBM Corporation. All rights reserved. Use is further subject to the provisions at the end of this document. 88H2007 GA14-4252-01 Revised 4/97 ## **EDO (Hyper Page) Mode Read Cycle** 88H2007 GA14-4252-01 Revised 4/97 # **EDO (Hyper Page) Mode Read Cycle (OE Control)** ©IBM Corporation. All rights reserved. Use is further subject to the provisions at the end of this document. 88H2007 GA14-4252-01 Revised 4/97 # **EDO (Hyper Page) Mode Read Cycle (WE Control)** 88H2007 GA14-4252-01 Revised 4/97 # **EDO (Hyper Page) Mode Early Write Cycle** ©IBM Corporation. All rights reserved. Use is further subject to the provisions at the end of this document. 88H2007 GA14-4252-01 Revised 4/97 ## **EDO (Hyper Page) Mode Late Write Cycle** 88H2007 GA14-4252-01 Revised 4/97 ## **EDO (Hyper Page) Mode Read Modify Write Cycle** # **RAS** Only Refresh Cycle NOTE: WE, OE and D<sub>IN</sub> are "H" or "L" # **CAS** Before **RAS** Refresh Cycle ©IBM Corporation. All rights reserved. Use is further subject to the provisions at the end of this document. 88H2007 GA14-4252-01 Revised 4/97 ## Hidden Refresh Cycle (Read) 88H2007 GA14-4252-01 Revised 4/97 ## **Hidden Refresh Cycle (Write)** ## Self Refresh Cycle (Sleep Mode) - Low Power version only NOTE: Address and OE are "H" or "L" Once $t_{\text{RASS}}$ (min) is provided and RAS remains low, the DRAM will be in Self Refresh, commonly known as "Sleep Mode." ### Package Dimension (400 mil; 32 lead; Small Outline J-Lead) NOTE: All dimensions are in millimeters. Reference JEDEC Standard MS-27 ### Package Dimensions (400 mil; 32lead; Thin Small Outline Package) NOTE: All dimensions are in millimeters. Reference JEDEC Standard MS-24 88H2007 GA14-4252-01 Revised 4/97 ### **Revision Log** | Revision | Contents of Modification | |-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1/2/97 | Initial specification release. | | *************************************** | 1. $\overline{\text{WE}}$ for the Hidden Refresh Write cycle in the Truth Table was changed from "H" to "L $ ightarrow$ H". | | | 2. t <sub>OED</sub> was moved from the Common Parameters table to the Write Cycle Parameters Table. | | | <ol> <li>The note "Implementing WE at RAS time during a Read or Write cycle is optional. Doing so will facilitate<br/>compatibility with future EDO DRAMs." was removed from all of the Read and Write timing diagrams.</li> </ol> | | | 4. t <sub>ODD</sub> was changed to t <sub>OED</sub> in notes in the Write Cycle and Read Cycle Parameters tables. | | 03/19/97 | 5. "Hyper Page Mode" was changed to "EDO (Hyper Page) Mode" in the timing diagram titles. | | | 6. Removed the Test Mode parameters and timing diagrams. | | | 7. LVTTL/LVCMOS changed to TTL/CMOS. | | | 8. LVCMOS currents were removed. | | | Power numbers on the spec cover were recalculated. |