



#### **Features**

- Clock outputs ranging from 391 kHz to 100 MHz (TTL levels) or 90 MHz (CMOS levels)
- · 2-wire serial interface facilitates programmable output frequency
- · Phase-Locked Loop oscillator input derived from external reference clock (1 MHz to 25 MHz) or External Crystal (2 MHz to 24 MHz)
- · Three-State output control disables output for test pur-
- Sophisticated internal loop filter requires no external components or manufacturing tweaks as commonly required with external filters
- · Low power consumption makes device ideal for powerand space-critical applications
- · 8-pin 150-mil packaging achieves minimum footprint for space-critical applications
- 5V operation

# Programmable Clock Generator

· High-speed CMOS technology

#### Functional Description

The ICD2053B Programmable Clock Generator offers a fully user-programmable phase-locked loop in a single 8-pin package. The output may be changed "on the fly" to any desired frequency value between 391 kHz and 100 MHz (90 MHz at CMOS levels). The ICD2053B is ideally suited for any design in which package size, power, and/or frequency programmability are important design issues.

The ability to dynamically change the output frequency adds a whole new degree of freedom for the designer. Some examples of the uses for this device include: laptop computers, in which slowing the speed of operation can mean less power consumption; graphics board dot clocks to allow dynamic synchronization of different brands of monitors or display formats; on-board test strategies where the ability to skew a system's desired frequency (e.g., ±10%) allows worst-case evaluation.





#### Pin Summary

| Name                      | Number | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XTALOUT <sup>[1, 2]</sup> | 1      | Reference crystal feedback                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SCLK                      | 2      | Serial clock input line for programming purposes                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| GND                       | 3      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DATA                      | 4      | Serial data input line for programming purposes                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| CLKOUT                    | 5      | Programmable clock output. This clock output can be three-stated by either pin 7, when it is configured as an Output Enable pin, or by bit 1 of the Control register.                                                                                                                                                                                                                                                                                                                 |
| $V_{DD}$                  | 6      | +5 volts                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| MUXREF/OE                 | 7      | If bit 3 (Pin 7 Usage) in the Control register is set to 1, this input pin controls the multiplexed reference frequency function. The operation is defined in <i>Table 1</i> .  If bit 3 (Pin 7 Usage) in the Control Register is set to 0, this input pin controls the three-state output function. The operation is defined in <i>Table 1</i> .  On power-up, pin 7 implements the OE function; a HIGH on pin 7 enables CLKOUT. An internal pull-up allows pin to be not-connected. |
| XTALIN <sup>[1, 2]</sup>  | 8      | Reference crystal input or external reference input (f <sub>(REF)</sub> )                                                                                                                                                                                                                                                                                                                                                                                                             |

## ICD2053B Registers

The ICD2053B contains two registers, Control and Program.

These registers are written using a protocol which uses a Protocol word = 011110 to distinguish Control register data from Program register data. This Protocol word is recognized by the four sequential 1s; therefore, all other data sent must have a 0 bit stuffed in after each sequence of three sequential 1s (whether originally followed by a 1 or a 0). This is called bit-stuffing.

Please see the example under "Program Register Example" and the "Frequency Modification Procedure" section. Following is a bit-stuffing example (read right to left, LSB to MSB):

To send this programming data: 1111 0111 1110 111111 Transmit this serial bit stream: 10111 00111 01110 01110111 All serial words are shifted in bit-serially starting with the LSB. A low-to-high transition on SCLK is used to shift data. Whenever the Protocol word is detected, the preceding 8 bits are transferred into the Control register. The control command is then immediately executed.

#### **Control Register**

The Control register is used to control the non-frequency setting aspects of the ICD2053B. It is an 8-bit register, which is defined as shown in Figure 1 and Table 1.

At power-up, the Control register is loaded with 0000 0100. This means that the MUXREF Control bit is set to 1, forcing the CLKOUT to equal the reference frequency. The Program register is disabled from loading. The "OE Control" and "Pin 7 Usage" bits are set to 0, implying that pin 7 is an output enable pin.

| 7            | 6            | 5                                  | 4            | 3              | 2                 | 1          | 0                         |
|--------------|--------------|------------------------------------|--------------|----------------|-------------------|------------|---------------------------|
| 0 (Reserved) | 0 (Reserved) | Duty Cycle<br>Adjust (Set to<br>1) | 0 (Reserved) | Pin 7<br>Usage | MUXREF<br>Control | OE Control | Enable<br>Program<br>Word |

Figure 1. Control Register

#### Notes:

- For best accuracy, use a parallel-resonant crystal. Assume  $C_{LOAD} \approx 17 \ pF.$



Table 1. Control Register

| Bit                    | Definition                                                                                                                                                                                                                                                                                          |  |  |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| RESERVED               | For future use. Set to 0.                                                                                                                                                                                                                                                                           |  |  |
| Duty Cycle Adjust      | et to 1 to reduce duty cycle by approximately 0.7 ns. Normally set to 1.                                                                                                                                                                                                                            |  |  |
| Pin 7 Usage            | Definition of whether pin 7 is MUXREF or OE input pin 0 = Pin 7 is OE input (default) 1 = Pin 7 is MUXREF input                                                                                                                                                                                     |  |  |
| MUXREF Control         | Allows internal control of MUXREF. If enabled, this feature automatically multiplexes the reference frequency to the CLKOUT output. This is used to change output glitch-free to new frequencies.  0 = CLKOUT is VCO frequency 1 = CLKOUT is f <sub>(REF)</sub> (default)                           |  |  |
| OE Control             | Forces the CLKOUT output into a three-state mode 0 = CLKOUT is VCO frequency or f <sub>(REF)</sub> (default) (depending on current MUXREF state) 1 = CLKOUT is three-stated                                                                                                                         |  |  |
| Enable Program<br>Word | Enable Program word loading into Program register. When enabled, the Program word may be shifted in. This permits changing the Control register without disturbing Program register data.  0 = Program register is disabled from loading (default)  1 = Program register is enabled to receive data |  |  |

#### **Program Register**

The Program register can be loaded with a 22-bit programming word, the fields of which are defined in *Table 2*.

Table 2. Program Register

| Field                       | # of<br>Bits | Notes                                                                             |
|-----------------------------|--------------|-----------------------------------------------------------------------------------|
| P Counter value (P')        | 7            | MSB (Most Significant Bits)                                                       |
| Duty Cycle Adjust Up<br>(D) | 1            | Set to logic 1 to increase<br>duty cycle by approx. 0.7<br>ns. Normally set to 1. |
| Mux (M)                     | 3            |                                                                                   |
| Q Counter value (Q')        | 7            |                                                                                   |
| Index (I)                   | 4            | LSB (Least Significant Bits)                                                      |

The VCO frequency,  $f_{(VCO)}$ , is determined by the following relation:

$$f_{(VCO)} = (2 * f_{(REF)} * P_{/Q})$$
  
where  $P' = P - 3$   
 $Q' = Q - 2$ 

 $f_{(RFF)}$  = Reference frequency (1 MHz to 25 MHz)

The value of  $f_{(VCO)}$  must remain between 50 MHz and 150 MHz. Therefore, for output frequencies below 50 MHz,  $f_{(VCO)}$  must be brought into range. To accomplish this, a post-VCO Divisor is selected by setting the values of the Mux field (M) as follows:

#### Mux Field (M)

| ` ' |         |
|-----|---------|
| M   | Divisor |
| 000 | 1       |
| 001 | 2       |
| 010 | 4       |
| 011 | 8       |
| 100 | 16      |
| 101 | 32      |
| 110 | 64      |
| 111 | 128     |

The index field (I) is used to preset the VCO to an appropriate range. The value for this field should be chosen from the following table. (Note that this table is referenced to the VCO frequency  $f_{(VCO)}$  rather than to the desired output frequency and that only the MSB is significant.)

#### Index Field (I)

| I    | f <sub>(VCO)</sub> @ 5V |
|------|-------------------------|
| 0000 | 50 to 80 MHz            |
| 1000 | 80 to 150 MHz           |

To assist with these calculations, Cypress/IC Designs provides the BITCALC program. BITCALC is a Windows™ program for the IBM PC which automatically generates the appropriate programming word from the user's reference input and desired output frequencies.



## VCO Programming Constraints

There are seven primary programming constraints the user must be aware of:

**Table 3. Programming Constraints** 

| Parameter             | Minimum    | Maximum |
|-----------------------|------------|---------|
| f <sub>(REF)</sub>    | 1 MHz      | 25 MHz  |
| f <sub>(REF)</sub> /Q | 200 kHz    | 1 MHz   |
| f <sub>(VCO)</sub>    | 50 MHz     | 150 MHz |
| divisor               | 1          | 128     |
| f <sub>OUT</sub>      | 50 MHz/128 | 100 MHz |
| Q                     | 3          | 129     |
| Р                     | 4          | 130     |

The constraints have to do with trade-offs between optimum speed with lowest noise, VCO stability and factors affecting the loop equation. The factors are listed for completeness sake; however, by using the above-mentioned BITCALC program, these constraints become transparent.

## **PROGRAM Register Example**

The following is an example of the calculations BITCALC performs:

Derive the proper programming word for a 39.5 MHz output frequency, using 14.31818 MHz as the reference frequency:

Since 39.5 MHz < 50 MHz, double it to 79.0 MHz. Set M to 001 to post divide by 2. Set I to 0000. The result:

$$f_{(VCO)} = 79.0 = (2 * 14.31818 * P_Q)$$

 $P_{Q} = 2.7587$ 

Several choices of P and Q are available for this example:

| Р  | Q  | f <sub>(VCO)</sub> | Error (PPM) |
|----|----|--------------------|-------------|
| 69 | 25 | 79.0363            | 460         |
| 80 | 29 | 78.9969            | 40          |
| 91 | 33 | 78.9969            | 419         |

Normally, one would choose (P,Q) = (80,29) for the best accuracy (40 PPM). However, we will choose (P,Q) = (91,33) as it illustrates bit stuffing.

Therefore:

$$P' = P - 3 = 91 - 3 = 88 = 1011000$$
  
 $Q' = Q - 2 = 33 - 2 = 31 = 0011111$ 

The programming word, W, is generated by first creating the non-bit-stuffed word W' by concatenating P'=1011000, D=1, M=001, Q'=0011111, I=0000, and then bit-stuffing.

W' = 1011000 1 001 0011111 0000W = 10110001001001101110000

Zeros were stuffed in one place in this example.

## **Output Frequency Accuracy**

The accuracy of the ICD2053B output frequency depends on the target output frequency and reference frequency. As stated previously, the output frequency of the ICD2053B is mathematically related to the input reference frequency:

$$f_{(OUT)} = (2 * f_{(REF)} * P_Q) \div 2^n, n = 0...7.$$

Only certain output frequencies are possible for a particular reference frequency. However, the ICD2053B generally produces an output frequency within 0.1% of the desired output frequency. Specifics regarding accuracy (in ppm) are given for any desired output frequency in the BITCALC program output.

## **Frequency Modification Procedure**

When changing to a new frequency, there is a period of time during which the output signal will jump in frequency, or glitch due to changes in the serial word. For applications in which it is critical that the output clock not glitch and always maintain some known value, the MUXREF feature in the Control register should be used. MUXREF causes the reference clock to be multiplexed, glitch-free, to the output clock. The output will remain at this fixed frequency while the VCO seeks its new programmed value.

The procedure for programming the ICD2053B to an initial or new frequency is as follows:

1. Load the Control register to enable MUXREF and enable loading of the Program register. This will set the output to the reference frequency. The transition is guaranteed to be glitch-free. (See timing specifications.) Note that the Protocol Word must follow the Control register data. Also note that all data is shifted in LSB (Least Significant Bit) first.

The state of the Pin 7 Usage bit is defined by the user, and so is denoted as X.

- Shift in the desired output frequency value computed via a 22-bit data word (as defined above), plus any bit-stuffs (as defined above). Remember to bit-stuff a 0 after any three sequential 1s.
- Load the Control register to enable MUXREF and disable loading of the Program register. This loads the Program word bits into the Program register and keeps the output set to the reference frequency while the new frequency settles

Wait for VCO to settle in the new state (10 ms to within 0.1% of the new frequency).

Load the Control register to enable new frequency output. The transition is guaranteed to be glitch-free. (See the timing specifications.)



# **Maximum Ratings**

(Above which the useful life may be impaired. For user guide-lines, not tested.)

Supply Voltage to Ground Potential ......-0.5V to +7.0V

| Static Discharge Voltage       | Class | 1[3] |
|--------------------------------|-------|------|
| (per MIL-STD-883, Method 3015) |       |      |

# **Operating Range**

| Range      | Ambient<br>Temperature | V <sub>DD</sub> |
|------------|------------------------|-----------------|
| Commercial | 0°C to +70°C           | 5V ± 10%        |

Note:

## **Operating Conditions**

| Parameter      | Description                   | Min. | Max. | Unit |
|----------------|-------------------------------|------|------|------|
| $V_{DD}$       | Supply Voltage                | 4.5  | 5.5  | V    |
| T <sub>A</sub> | Ambient Operating Temperature | 0    | 70   | °C   |
| C <sub>L</sub> | Load Capacitance              |      | 25   | pF   |

## Electrical Characteristics Over the Operating Range

| Parameter       | Description                                                        | Test Conditions                                                                           | Min.                 | Max. | Unit |
|-----------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------|------|------|
| V <sub>OH</sub> | HIGH-level Output Voltage                                          | I <sub>OH</sub> = -4.0 mA                                                                 | 2.4                  |      | V    |
| V <sub>OL</sub> | LOW-level Output Voltage                                           | I <sub>OL</sub> = 4.0 mA                                                                  |                      | 0.4  | V    |
| V <sub>IH</sub> | HIGH-level Input Voltage                                           | Except XTALIN pins                                                                        | 2.0                  |      | V    |
| V <sub>IL</sub> | LOW-level Input Voltage                                            | Except XTALIN pins                                                                        |                      | 0.8  | V    |
| V <sub>IH</sub> | HIGH-level Reference Input Voltage, when DC coupled <sup>[4]</sup> | XTALIN pin only                                                                           | V <sub>DD</sub> -0.8 |      | V    |
| V <sub>IL</sub> | LOW-level Reference Input Voltage, when DC coupled <sup>[4]</sup>  | XTALIN pin only                                                                           |                      | 0.8  | ٧    |
| T <sub>IH</sub> | Input HIGH Current                                                 | V <sub>IN</sub> = 5.0V, except SCLK                                                       |                      | 100  | μΑ   |
| I <sub>IL</sub> | Input LOW Current                                                  | V <sub>IN</sub> = 0.5V, except SCLK                                                       |                      | -250 | μА   |
| I <sub>IH</sub> | Input HIGH Current                                                 | V <sub>IN</sub> = 5.0V, SCLK only                                                         |                      | 250  | μА   |
| I <sub>IL</sub> | Input LOW Current                                                  | V <sub>IN</sub> = 0.5V, SCLK only                                                         |                      | -100 | μА   |
| l <sub>OZ</sub> | Output Leakage Current                                             | Three-state                                                                               |                      | 10   | μА   |
| I <sub>DD</sub> | Power Supply Current                                               | V <sub>DD</sub> =V <sub>DD</sub> max., 100 MHz,<br>V <sub>IN</sub> =V <sub>DD</sub> or 0V | 13                   | 50   | mA   |

## Capacitance

| Parameter       | Description                          | Max. | Unit |
|-----------------|--------------------------------------|------|------|
| C <sub>IN</sub> | Input Capacitance, except XTALIN pin | 10   | pF   |
| C <sub>IN</sub> | Input Capacitance, XTALIN pin        | 34   | pF   |

# Switching Characteristics Over the Operating Range

| Parameter          | Name                         | Description                                                                               | Min. | Max. | Unit |
|--------------------|------------------------------|-------------------------------------------------------------------------------------------|------|------|------|
| f <sub>(REF)</sub> | Reference Frequency          | Reference Oscillator nominal value <sup>[4]</sup>                                         | 1    | 25   | MHz  |
| t <sub>(REF)</sub> | Reference Clock Period       | $t_{(REF)} = 1/f_{(REF)}$                                                                 | 40   | 1000 | ns   |
| t <sub>1</sub>     | Reference Clock HIGH<br>Time | Input pulse width HIGH for reference. Measured at $V_{DD}/2$ , DC coupled. <sup>[4]</sup> | 16   |      | ns   |

Note:

<sup>3.</sup> Static sensitive <2000V.

<sup>4.</sup> See Externally Driven Crystal Oscillator section of the "Crystal Oscillator Topics" Application Note. For AC coupling, use an input duty cycle near 50%.



# Switching Characteristics Over the Operating Range (continued)

| Parameter         | Name                                                     | Description                                                                                  |                                                          | Min.                 | Max.                           | Unit |
|-------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------|--------------------------------|------|
| t <sub>2</sub>    | Output Period                                            | CLKOUT period (frequency), TTL levels                                                        |                                                          | 10 (100<br>MHz)      | 2560<br>(391 kHz)              | ns   |
|                   |                                                          | CLKOUT period (frequency), CMOS levels                                                       |                                                          | 11.1 (90<br>MHz)     | 2560<br>(391 kHz)              |      |
| t <sub>3</sub>    | Output Duty Cycle (t <sub>0</sub> /t <sub>2</sub> )      | Duty cycle of CLKOUT<br>measured at 1.4V (TTL)<br>threshold                                  | $f_{(OUT)} < 50 \text{ MHz AND}$<br>post-divide $\geq 2$ | 45%                  | 55%                            |      |
|                   |                                                          |                                                                                              | f <sub>(OUT)</sub> > 50 MHz OR<br>post-divide = 1        | 40%                  | 60%                            |      |
|                   |                                                          | Duty cycle of CLKOUT measured at V <sub>DD</sub> /2 (CMOS) threshold                         | post-divide ≥ 2                                          | 45%                  | 55%                            |      |
|                   |                                                          |                                                                                              | post-divide = 1                                          | 40%                  | 60%                            |      |
| t <sub>4</sub>    | Rise Time                                                | Rise time for the clock output into a 25 pF load                                             | TTL 0.4V to 2.4V                                         |                      | 3                              | ns   |
|                   |                                                          |                                                                                              | CMOS, 0.1V <sub>DD</sub> to 0.9V <sub>DD</sub>           |                      | 6                              |      |
| t <sub>5</sub>    | Fall Time                                                | Fall time for the clock output                                                               | TTL 0.4V to 2.4V                                         |                      | 3                              | ns   |
|                   |                                                          | into a 25 pF load                                                                            | CMOS, 0.1V <sub>DD</sub> to 0.9V <sub>DD</sub>           |                      | 6                              |      |
| t <sub>6</sub>    | SCLK HIGH Time                                           | Minimum HIGH time for the SCLK clock                                                         |                                                          | 450                  |                                | ns   |
| t <sub>7</sub>    | Clock Valid                                              | Time required for the CLKOUT oscillator to become valid after last SCLK clock <sup>[5]</sup> |                                                          | t <sub>(REF)</sub>   | 3 * t <sub>(REF)</sub><br>+ 25 | ns   |
| t <sub>8</sub>    | Serial Data Set-up                                       | Time required for the data to be valid prior to the rising edge of SCLK                      |                                                          | 15                   |                                | ns   |
| t <sub>9</sub>    | Hold                                                     | Time required for the data to remain valid after the rising edge of SCLK                     |                                                          | 0                    |                                | ns   |
| t <sub>10</sub>   | Delay, MUXREF <sup>[6]</sup> Asserted to CLKOUT HIGH     | Time for CLKOUT to go HIGH after assertion of MUXREF <sup>[6]</sup>                          |                                                          | 0                    | t <sub>old</sub> + 25          | ns   |
| t <sub>11</sub>   | Transition, f <sub>(OLD)</sub> to f <sub>(REF)</sub>     | Delay of first falling edge of f <sub>(REF)</sub> signal at output                           |                                                          | t <sub>13</sub>      | t <sub>(REF)</sub> + 25        | ns   |
| t <sub>12</sub>   | Reference Output High<br>Time                            | Output during MUXREF <sup>[6]</sup> , reference DC coupled                                   |                                                          | t <sub>16</sub> – 10 | t <sub>16</sub> + 10           | ns   |
| t <sub>13</sub>   | Reference Output Low<br>Time                             | Output during MUXREF <sup>[6]</sup> , reference DC coupled                                   |                                                          | t <sub>1</sub> – 10  | t <sub>1</sub> + 10            | ns   |
| t <sub>14</sub>   | Transition, f <sub>(REF)</sub> to f <sub>(NEW)</sub>     | Time for CLKOUT to go HIGH after release of MUXREF <sup>[6]</sup>                            |                                                          | 0                    | t <sub>(REF)</sub> + 25        | ns   |
| t <sub>15</sub>   | Transition, MUXREF <sup>[6]</sup> released to CLKOUT LOW | Delay of first falling edge of f <sub>(NEW)</sub> signal at output                           |                                                          | t <sub>new</sub> /2  | t <sub>new</sub> * 3/2 +<br>25 | ns   |
| t <sub>16</sub>   | Reference Clock Low Time                                 | Input pulse width low for reference. Measured at $V_{DD}/2$ , DC coupled <sup>[4]</sup>      |                                                          | 18                   |                                | ns   |
| t <sub>17</sub>   | Reference Input Rise/Fall                                | Rise/fall time for DC coupled reference input <sup>[4]</sup>                                 |                                                          |                      | t <sub>(REF)</sub> /10         | ns   |
| t <sub>18</sub>   | Output Enable Delay                                      | Delay from Output Enable HIGH to Output Valid                                                |                                                          | 0                    | 20                             | ns   |
| t <sub>19</sub>   | Output Disable Delay                                     | Delay from Output Enable LOW to Output Floating                                              |                                                          | 0                    | 20                             | ns   |
| t <sub>old</sub>  | Original Period                                          | Output period before reprogramming, 1/f <sub>(OLD)</sub>                                     |                                                          |                      |                                |      |
| t <sub>new</sub>  | New Period                                               | Output period after reprogramming, 1/f <sub>(NEW)</sub>                                      |                                                          |                      |                                |      |
| t <sub>lock</sub> | VCO Lock Time                                            | Time for VCO to lock onto new f <sub>(VCO)</sub> within 0.1%                                 |                                                          |                      | 10                             | msec |
| t <sub>20</sub>   | SCLK LOW Time                                            | Minimum LOW time for the SCLK clock                                                          |                                                          | 450                  |                                | ns   |

#### Notes:

<sup>5.</sup> This is the time for the serial word shifted in to take effect, including the Control Word output enable bit. The VCO stabilization time is separate.
6. Pin or internal bit.



# **Switching Waveforms**

#### Rise and Fall Times



#### **Serial Programming Timing**



#### **MUXREF** Timing<sup>[7]</sup>



2053b-5

#### **Three-State Timing**



#### Note:

7. Identical behavior is exhibited when the internal MUXREF bit in the Control register is HIGH.



# **Ordering Information**

| Ordering Code | Package<br>Name | Package Type         | Operating<br>Range |
|---------------|-----------------|----------------------|--------------------|
| ICD2053BSC-1  | S8              | 8-Pin (150-Mil) SOIC |                    |

Document #: 38-00412-A

Windows is a trademark of Microsoft Corporation.

## Package Diagrams

#### 8-Lead (150-Mil) SOIC S8

PIN 1 ID IS OPTIONAL, ROUND ON SINGLE LEADFRAME RECTANGULAR ON MATRIX LEADFRAME



<sup>©</sup> Cypress Semiconductor Corporation, 1996. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.