# CoolSETTM-F2 ICE2B165/265/365 Off-Line SMPS Current Mode Controller with integrated 650V CoolMOS<sup>TM</sup> Power Management & Supply # CoolSET™-F2 Revision History: 2001-11-21 Datasheet Previous Version: First One Page Subjects (major changes since last revision) For questions on technology, delivery and prices please contact the Infineon Technologies Offices in Germany or the Infineon Technologies Companies and Representatives worldwide: see our webpage at http://www.infineon.com CoolMOS™, CoolSET™ are trademarks of Infineon Technologies AG. #### We Listen to Your Comments Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: mcdocu.comments@infineon.com Edition 2001-11-21 Published by Infineon Technologies AG, St.-Martin-Strasse 53, D-81541 München © Infineon Technologies AG 1999. All Rights Reserved. #### Attention please! The information herein is given to describe certain components and shall not be considered as warranted characteristics. Terms of delivery and rights to technical change reserved. We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. Infineon Technologies is an approved CECC manufacturer. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list). #### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. # CoolSET<sup>TM</sup>-F2 # Off-Line SMPS Current Mode Controller with integrated 650V CoolMOS™ #### **Product Highlights** - Best of Class in DIP8 Package - No Heatsink required - Lowest Standby Power Dissipation - Enhanced Protection Functions all with Auto Restart Mode # P-DIP-8-6 #### **Features** - 650V Avalanche Rugged CoolMOS™ - Only few external Components required - Input Undervoltage Lockout - 67kHz Switching Frequency - Max Duty Cycle 72% - Low Power Standby Mode to support "Blue Angle" Norm - Thermal Shut Down with Auto Restart - · Overload and Open Loop Protection - Overvoltage Protection during Auto Restart - Adjustable Peak Current Limitation via External Resistor - Overall Tolerance of Current Limiting < ±5%</li> - Internal Leading Edge Blanking - · User defined Soft Start - · Soft Switching for Low EMI #### **Description** The second generation COOLSETTM-F2 provides several special enhancements to satisfy the needs for low power standby and protection features. In standby mode frequency reduction is used to lower the power consumption and support a stable output voltage in this mode. The frequency reduction is limited to 20 kHz to avoid audible noise. In case of failure modes like open loop, overvoltage or overload due to short circuit the device switches in Auto Restart Mode which is controlled by the internal protection unit. By means of the internal precise peak current limitation the dimension of the transformer and the secondary diode can be lower which leads to more cost efficiency. | Туре | Ordering Code | Package | U <sub>DS</sub> | Fosc | R <sub>DSon</sub> 1) | 230VAC ±15% <sup>2)</sup> | 85-265 VAC <sup>2)</sup> | |----------|-------------------|-----------|-----------------|-------|----------------------|---------------------------|--------------------------| | ICE2B165 | Q67040-S4489-A001 | P-DIP-8-6 | 650V | 67kHz | 3.0Ω | 31W | 18W | | ICE2B265 | Q67040-S4478-A001 | P-DIP-8-6 | 650V | 67kHz | 0.9Ω | 52W | 32W | | ICE2B365 | Q67040-S4490-A001 | P-DIP-8-6 | 650V | 67kHz | 0.45Ω | 73W | 45W | typ @ T=25°C <sup>2)</sup> Maximum practical continous power in an open frame design at 75°C ambient with copper area on PCB = 6cm², Tj=125°C | Table of | f Contents | Page | |--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | <b>1</b><br>1.1<br>1.2 | Pin Configuration and Functionality | 5 | | 2 | Representative Blockdiagram | 6 | | 3<br>3.1<br>3.2<br>3.2.1<br>3.2.2<br>3.3<br>3.4<br>3.4.1<br>3.4.2<br>3.5<br>3.5.1<br>3.5.2<br>3.6<br>3.7<br>3.8<br>3.8.1<br>3.8.2<br>3.8.3 | Functional Description Power Management Improved Current Mode PWM-OP PWM-Comparator Soft-Start Oscillator and Frequency Reduction Oscillator Frequency Reduction Current Limiting Leading Edge Blanking Propagation Delay Compensation PWM-Latch Driver Protection Unit (Auto Restart Mode) Overload & Open loop with normal load Overvoltage due to open loop with no load Thermal Shut Down | 7891010111111111213 | | 4<br>4.1<br>4.2<br>4.3<br>4.3.1<br>4.3.2<br>4.3.3<br>4.3.4<br>4.3.5<br>4.3.6 | Electrical Characteristics Absolute Maximum Ratings Operating Range Characteristics Supply Section Internal Voltage Reference Control Section Protection Unit Current Limiting CoolMOS™ Section | 14<br>15<br>15<br>15<br>15<br>16 | | 5 | Typical Performance Characteristics | 18 | | 6 | Outline Dimension | 22 | #### Pin Configuration and Functionality #### 1 Pin Configuration and Functionality #### 1.1 Pin Configuration | Pin | Symbol | Function | |-----|--------|-----------------------------------------------------------| | 1 | SoftS | Soft-Start | | 2 | FB | Feedback | | 3 | Isense | Controller Current Sense Input,<br>CoolMOS™ Source Output | | 4 | Drain | 650V¹) CoolMOS™ Drain | | 5 | Drain | 650V <sup>1)</sup> CoolMOS™ Drain | | 6 | N.C. | Not connected | | 7 | VCC | Controller Supply Voltage | | 8 | GND | Controller Ground | | | | | <sup>1)</sup> at T<sub>i</sub> = 110°C Figure 1 Pin Configuration (top view) Note: To provide a larger creepage distance on the PCB the Drain Pin 4 should not be connected. #### 1.2 Pin Functionality #### **SoftS (Soft Start & Auto Restart Control)** This pin combines the function of Soft Start in case of Start Up and Auto Restart Mode and the controlling of the Auto Restart Mode in case of an error detection. #### FB (Feedback) The information about the regulation is provided by the FB Pin to the internal Protection Unit and to the internal PWM-Comparator to control the duty cycle. #### **Isense (Current Sense)** The Current Sense pin senses the voltage developed on the series resistor inserted in the source of the integrated CoolMOS™. When Isense reaches the internal threshold of the Current Limit Comparator, the Driver output is disabled. By this means the Over Current Detection is realized. Furthermore the current information is provided for the PWM-Comparator to realize the Current Mode. #### Drain (Drain of integrated CoolMOS™) Pin Drain is the connection to the Drain of the internal $CoolMOS^{TM}$ . #### VCC (Power supply) This pin is the positiv supply of the IC. The operating range is between 8.5V and 21V. To provide overvoltage protection the driver gets disabled when the voltage becomes higher than 16.5V during Start Up Phase. #### **GND (Ground)** This pin is the ground of the primary side of the SMPS. #### **Representative Blockdiagram** #### 2 Representative Blockdiagram Figure 2 Representative Blockdiagram #### **Functional Description** #### 3 Functional Description #### 3.1 Power Management Figure 3 Power Management The Undervoltage Lockout monitors the external supply voltage $V_{VCC}.$ In case the IC is inactive the current consumption is max. $55\mu\text{A}.$ When the SMPS is plugged to the main line the current through $R_{Start-up}$ charges the external Capacitor $C_{VCC}.$ When $V_{VCC}$ exceeds the on-threshold $V_{CCon} = 13.5 \text{V}$ the internal bias circuit and the voltage reference are switched on. After it the internal bandgap generates a reference voltage $V_{REF} = 6.5 \text{V}$ to supply the internal circuits. To avoid uncontrolled ringing at switch-on a hysteresis is implemented which means that switch-off is only after active mode when Vcc falls below 8.5 V. In case of switch-on a Power Up Reset is done by reseting the internal error-latch in the protection unit. When $V_{VCC}$ falls below the off-threshold $V_{CCoff}$ =8.5V the internal reference is switched off and the Power Down reset let T1 discharging the soft-start capacitor $C_{Soft-Start}$ at pin SoftS. Thus it is ensured that at every switch-on the voltage ramp at pin SoftS starts at zero. #### 3.2 Improved Current Mode Figure 4 Current Mode Current Mode means that the duty cycle is controlled by the slope of the primary current. This is done by comparison the FB signal with the amplified current sense signal. Figure 5 Pulse Width Modulation In case the amplified current sense signal exceeds the FB signal the on-time $T_{on}$ of the driver is finished by reseting the PWM-Latch (see Figure 5). #### **Functional Description** The primary current is sensed by the external series resistor $R_{\mathsf{Sense}}$ inserted in the source of the integrated $\mathsf{CoolMOS^{TM}}.$ By means of Current Mode the regulation of the secondary voltage is insensitive on line variations. Line variation causes varition of the increasing current slope which controls the duty cycle. The external $R_{\mathsf{Sense}}$ allows an individual adjustment of the maximum source current of the integrated $\mathsf{CoolMOS^{TM}}.$ Figure 6 Improved Current Mode To improve the Current Mode during light load conditions the amplified current ramp of the PWM-OP is superimposed on a voltage ramp, which is built by the switch $T_2$ , the voltage source $V_1$ and the 1st order low pass filter composed of $R_1$ and $C_1$ (see Figure 6, Figure 7). Every time the oscillator shuts down for max. duty cycle limitation the switch T2 is closed by $V_{\rm OSC}$ . When the oscillator triggers the Gate Driver T2 is opened so that the voltage ramp can start. In case of light load the amplified current ramp is to small to ensure a stable regulation. In that case the Voltage Ramp is a well defined signal for the comparison with the FB-signal. The duty cycle is then controlled by the slope of the Voltage Ramp. By means of the C5 Comparator the Gate Driver is switched-off until the voltage ramp exceeds 0.3V. It allows the duty cycle to be reduced continously till 0% by decreasing $V_{\rm FB}$ below that threshold. Figure 7 Light Load Conditions #### 3.2.1 PWM-OP The input of the PWM-OP is applied over the internal leading edge blanking to the external sense resistor $R_{\mathsf{Sense}}$ connected to pin ISense. $R_{\mathsf{Sense}}$ converts the source current into a sense voltage. The sense voltage is amplified with a gain of 3.65 by PWM OP. The output of the PWM-OP is connected to the voltage source V1. The voltage ramp with the superimposed amplified current singal is fed into the positive inputs of the PWM-Comparator, C5 and the Soft-Start-Comparator. #### 3.2.2 PWM-Comparator The PWM-Comparator compares the sensed current signal of the integrated CoolMOS<sup>TM</sup> with the feedback signal V<sub>FB</sub> (see Figure 8). V<sub>FB</sub> is created by an external optocoupler or external transistor in combination with the internal pullup resistor R<sub>FB</sub> and provides the load information of the feedback circuitry. When the amplified current signal of the integrated CoolMOS<sup>TM</sup> exceeds the signal V<sub>FB</sub> the PWM-Comparator switches off the Gate Driver. Figure 8 PWM Controlling #### 3.3 Soft-Start Figure 9 Soft-Start Phase The Soft-Start is realized by the internal pullup resistor $R_{Soft-Start}$ and the external Capacitor $C_{Soft-Start}$ (see Figure 2). The Soft-Start voltage $V_{SoftS}$ is generated by charging the external capacitor $C_{Soft-Start}$ by the internal #### **Functional Description** pullup resistor $R_{Soft-Start}$ . The Soft-Start-Comparator compares the voltage at pin SoftS at the negative input with the ramp signal of the PWM-OP at the positive input. When Soft-Start voltage $V_{\text{SoftS}}$ is less than Feedback voltage $V_{\text{FB}}$ the Soft-Start-Comparator limits the pulse width by reseting the PWM-Latch (see Figure 9). In addition to Start-Up, Soft-Start is also activated at each restart attempt during Auto Restart. By means of the above mentioned C<sub>Soft-Start</sub> the Soft-Start can be defined by the user. The Soft-Start is finished when V<sub>SoftS</sub> exceeds 5.3V. At that time the Protection Unit is activated by Comparator C4 and senses the FB by Comparator C3 wether the voltage is below 4.8V which means that the voltage on the secondary side of the SMPS is settled. The internal Zener Diode at SoftS with breaktrough voltage of 5.6V is to prevent the internal circuit from saturation (see Figure 10). Figure 10 Activation of Protection Unit The Start-Up time $T_{Start-Up}$ within the converter output voltage $V_{OUT}$ is settled must be shorter than the Soft-Start Phase $T_{Soft-Start}$ (see Figure 11). $$C_{Soft-Start} = \frac{T_{Soft-Start}}{R_{Soft-Start} \times 1,69}$$ By means of Soft-Start there is an effective minimization of current and voltage stresses on the integrated CoolMOS $^{TM}$ , the clamp circuit and the output overshoot and prevents saturation of the transformer during Start-Up. #### **Functional Description** Figure 11 Start Up Phase # 3.4 Oscillator and Frequency Reduction #### 3.4.1 Oscillator The oscillator generates a frequency $f_{switch} = 67 kHz$ . A resistor, a capacitor and a current source and current sink which determine the frequency are integrated. The charging and discharging current of the implemented oscillator capacitor are internally trimmed, in order to achieve a very accurate switching frequency. The ratio of controlled charge to discharge current is adjusted to reach a max. duty cycle limitation of $D_{max}$ =0.72. #### 3.4.2 Frequency Reduction The frequency of the oscillator is depending on the voltage at pin FB. The dependence is shown in Figure 12. This feature allows a power supply to operate at lower frequency at light loads thus lowering the switching losses while maintaining good cross regulation performance and low output ripple. In case of low power the power consumption of the whole SMPS can now be reduced very effective. The minimal reachable frequency is limited to 20 kHz to avoid audible noise in any case. Figure 12 Frequency Dependence #### 3.5 Current Limiting There is a cycle by cycle current limiting realised by the Current-Limit Comparator to provide an overcurrent detection. The source current of the integrated CoolMOS $^{\mathsf{TM}}$ is sensed via an external sense resistor $R_{\mathsf{Sense}}$ . By means of $R_{\mathsf{Sense}}$ the source current is transformed to a sense voltage $V_{\mathsf{Sense}}$ . When the voltage $V_{\mathsf{Sense}}$ exceeds the internal threshold voltage $V_{\mathsf{csth}}$ the Current-Limit-Comparator immediately turns off the gate drive. To prevent the Current Limiting from distortions caused by leading edge spikes a Leading Edge Blanking is integrated at the Current Sense. Furthermore a Propagation Delay Compensation is added to support the immedeate shut down of the CoolMOS $^{\mathsf{TM}}$ in case of overcurrent. #### 3.5.1 Leading Edge Blanking Figure 13 Leading Edge Blanking Each time when CoolMOS<sup>TM</sup> is switched on a leading spike is generated due to the primary-side capacitances and secondary-side rectifier reverse recovery time. To avoid a premature termination of the switching pulse this spike is blanked out with a time constant of $t_{LEB} = 220 \text{ns}$ . During that time the output of the Current-Limit Comparator cannot switch off the gate drive. #### **Functional Description** #### 3.5.2 Propagation Delay Compensation In case of overcurrent detection by $I_{Limit}$ the shut down of CoolMOS<sup>TM</sup> is delayed due to the propagation delay of the circuit. This delay causes an overshoot of the peak current $I_{peak}$ which depends on the ratio of dl/dt of the peak current (see Figure 14). Figure 14 Current Limiting The overshoot of Signal2 is bigger than of Signal1 due to the steeper rising waveform. A propagation delay compensation is integrated to bound the overshoot dependent on dl/dt of the rising primary current. That means the propagation delay time between exceeding the current sense threshold $V_{csth}$ and the switch off of CoolMOS<sup>TM</sup> is compensated over temperature within a range of at least. $$0 \leq R_{Sense} \times \frac{dI_{peak}}{dt} \leq 1 \frac{dV_{Sense}}{dt}$$ So current limiting is now capable in a very accurate way (see Figure 16). Figure 15 Dynamic Voltage Threshold V<sub>csth</sub> The propagation delay compensation is done by means of a dynamic threshold voltage $V_{\rm csth}$ (see Figure 15). In case of a steeper slope the switch off of the driver is earlier to compensate the delay. E.g. $I_{peak}=0.5A$ with $R_{Sense}=2$ . Without propagation delay compensation the current sense threshold is set to a static voltage level $V_{csth}=1V$ . A current ramp of dl/dt = 0.4A/ $\mu$ s, that means d $V_{Sense}$ /dt = 0.8V/ $\mu$ s, and a propagation delay time of i.e. $t_{Propagation\ Delay}=180$ ns leads then to a $I_{peak}$ overshoot of 12%. By means of propagation delay compensation the overshoot is only about 2% (see Figure 16). Figure 16 Overcurrent Shutdown #### 3.6 PWM-Latch The oscillator clock output applies a set pulse to the PWM-Latch when initiating CoolMOS™ conduction. After setting the PWM-Latch can be reset by the PWM-OP, the Soft-Start-Comparator, the Current-Limit-Comparator, Comparator C3 or the Error-Latch of the Protection Unit. In case of reseting the driver is shut down immediately. #### 3.7 Driver The driver-stage drives the gate of the CoolMOS<sup>™</sup> and is optimized to minimize EMI and to provide high circuit efficiency. This is done by reducing the switch on slope when reaching the CoolMOS<sup>™</sup> threshold. This is achieved by a slope control of the rising edge at the driver's output (see Figure 17). Thus the leading switch on spike is minimized. When CoolMOS<sup>TM</sup> is switched off, the falling shape of the driver is slowed down when reaching 2V to prevent an overshoot below ground. Furthermore the driver circuit is designed to eliminate cross conduction of the output stage. At voltages below the undervoltage lockout threshold $V_{VCCoff}$ the gate drive is active low. #### **Functional Description** Figure 17 Gate Rising Slope #### 3.8 Protection Unit (Auto Restart Mode) An overload, open loop and overvoltage detection is integrated within the Protection Unit. These three failure modes are latched by an Error-Latch. Additional thermal shutdown is latched by the Error-Latch. In case of those failure modes the Error-Latch is set after a blanking time of 5µs and the CoolMOS<sup>TM</sup> is shut down. That blanking prevents the Error-Latch from distortions caused by spikes during operation mode. # 3.8.1 Overload & Open loop with normal load Figure 18 shows the Auto Restart Mode in case of overload or open loop with normal load. The detection of open loop or overload is provided by the Comparator C3, C4 and the AND-gate G2 (see Figure 19). The detection is activated by C4 when the voltage at pin SoftS exceeds 5.3V. Till this time the IC operates in the Soft-Start Phase. After this phase the comparator C3 can set the Error-Latch in case of open loop or overload which leads the feedback voltage $V_{\rm FB}$ to exceed the threshold of 4.8V. After latching VCC decreases till 8.5V and inactivates the IC. At this time the external Soft-Start capacitor is discharged by the internal transistor T1 due to Power Down Reset. When the IC is inactive $V_{VCC}$ increases till $V_{CCon}$ = 13.5V by charging the Capacitor $C_{VCC}$ by means of the Start-Up Resistor R<sub>Start-Up</sub>. Then the Error-Latch is reset by Power Up Reset and the external Soft-Start capacitor C<sub>Soft-Start</sub> is charged by the internal pullup resistor $R_{\text{Soft-Start}}$ . During the Soft-Start Phase which ends when the voltage at pin SoftS exceeds 5.3V the detection of overload and open loop by C3 and G2 is inactive. In this way the Start Up Phase is not detected as an overload. Figure 18 Auto Restart Mode Figure 19 FB-Detection #### **Functional Description** But the Soft-Start Phase must be finished within the Start Up Phase to force the voltage at pin FB below the failure detection threshold of 4.8V. # 3.8.2 Overvoltage due to open loop with no load Figure 20 Auto Restart Mode Figure 20 shows the Auto Restart Mode for open loop and no load condition. In case of this failure mode the converter output voltage increases and also VCC. An additional protection by the comparators C1, C2 and the AND-gate G1 is implemented to consider this failure mode (see Figure 21). The overvoltage detection is provided by Comparator C1 only in the first time during the Soft-Start Phase till the Soft-Start voltage exceeds the threshold of the Comparator C2 at 4.0V and the voltage at pin FB is above 4.8V. When VCC exceeds 16.5V during the overvoltage detection phase C1 can set the Error-Latch and the Burst Phase during Auto Restart Mode is finished earlier. In that case $T_{\text{Burst2}}$ is shorter than $T_{\text{Soft-Start}}$ . By means of C2 the normal operation mode is prevented from overvoltage detection due to varying of VCC concerning the regulation of the converter output. When the voltage $V_{\text{SoftS}}$ is above 4.0V the overvoltage detection by C1 is deactivated. Figure 21 Overvoltage Detection #### 3.8.3 Thermal Shut Down Thermal Shut Down is latched by the Error-Latch when junction temperature $T_j$ of the pwm controller is exceeding an internal threshold of 140°C. In that case the IC switches in Auto Restart Mode. Note: All the values which are mentioned in the functional description are typical. Please refer to Electrical Characteristics for min/max limit values. #### **Electrical Characteristics** #### 4 Electrical Characteristics #### 4.1 Absolute Maximum Ratings Note: Absolute maximum ratings are defined as ratings, which when being exceeded may lead to destruction of the integrated circuit. For the same reason make sure, that any capacitor that will be connected to pin 6 (VCC) is discharged before assembling the application circuit. | Parameter | | Symbol | Limi | t Values | Unit | Remarks | | |--------------------------------------------------------------------------------|----------|--------------------|------|----------|------|-----------------------|--| | | | | min. | max. | | | | | Drain Source Voltage | | V <sub>DS</sub> | - | 650 | V | T <sub>j</sub> =110°C | | | Avalanche energy, | ICE2B165 | E <sub>AR1</sub> | - | 0.1 | mJ | | | | repetitive t <sub>AR</sub> limited by max. T <sub>i</sub> =150°C <sup>1)</sup> | ICE2B265 | E <sub>AR2</sub> | - | 0.4 | mJ | | | | | ICE2B365 | E <sub>AR3</sub> | - | 0.5 | mJ | | | | Avalanche current, | ICE2B165 | I <sub>AR1</sub> | - | 1 | Α | | | | repetitive t <sub>AR</sub> limited by max. T <sub>i</sub> =150°C <sup>1)</sup> | ICE2B265 | I <sub>AR2</sub> | - | 2 | Α | | | | , | ICE2B365 | I <sub>AR3</sub> | - | 3 | Α | | | | V <sub>CC</sub> Supply Voltage | | $V_{CC}$ | -0.3 | 22 | V | | | | FB Voltage | | V <sub>FB</sub> | -0.3 | 6.5 | V | | | | SoftS Voltage | | V <sub>SoftS</sub> | -0.3 | 6.5 | V | | | | ISense | | I <sub>Sense</sub> | -0.3 | 3 | V | | | | Junction Temperature | | $T_{\rm j}$ | -40 | 150 | °C | Controller & CoolMOS™ | | | Storage Temperature | | $T_{S}$ | -50 | 150 | °C | | | | Thermal Resistance<br>Junction-Ambient | | R <sub>thJA</sub> | - | 90 | K/W | P-DIP-8-6 | | | ESD Capability <sup>2)</sup> | | V <sub>ESD</sub> | - | 2 | kV | Human Body Model | | <sup>1)</sup> Repetetive avalanche causes additional power losses that can be calculated as P<sub>AV</sub>=E<sub>AR</sub>\*f #### 4.2 Operating Range Note: Within the operating range the IC operates as described in the functional description. | Parameter | Symbol | Limit Values | | Unit | Remarks | |------------------------------------|--------------------|--------------|------|------|------------------------------------------------| | | | min. | max. | | | | V <sub>CC</sub> Supply Voltage | $V_{CC}$ | $V_{CCoff}$ | 21 | V | | | Junction Temperature of Controller | $T_{JCon}$ | -25 | 130 | °C | limited due to thermal shut down of controller | | Junction Temperature of CoolMOS™ | $T_{\sf JCoolMOS}$ | -25 | 150 | °C | | <sup>&</sup>lt;sup>2)</sup> Equivalent to discharging a 100pF capacitor through a 1.5 k $\Omega$ series resistor #### **Electrical Characteristics** #### 4.3 Characteristics Note: The electrical characteristics involve the spread of values guaranteed within the specified supply voltage and junction temperature range $T_J$ from $-25\,^{\circ}\text{C}$ to $125\,^{\circ}\text{C}$ . Typical values represent the median values, which are related to $25\,^{\circ}\text{C}$ . If not otherwise stated, a supply voltage of $V_{\text{CC}} = 15\,\text{V}$ is assumed. #### 4.3.1 Supply Section | Parameter | | Symbol | | Limit Val | ues | Unit | <b>Test Condition</b> | |-------------------------------------------------|--------------|--------------------------------------------------------------|----------------|------------------|----------------|-------------|---------------------------------------------| | | | | min. | typ. | max. | | | | Start Up Current | | I <sub>VCC1</sub> | - | 27 | 55 | μA | V <sub>CC</sub> =V <sub>CCon</sub> -0.1V | | Supply Current v | vith Inactiv | I <sub>VCC2</sub> | - | 5.0 | 6.6 | mA | $V_{\text{SoftS}} = 0$ $I_{\text{FB}} = 0$ | | Supply Current with Activ Gate | ICE2B165 | I <sub>VCC3</sub> | - | 5.5 | 7.0 | mA | $V_{\text{SoftS}} = 5V$ $I_{\text{FB}} = 0$ | | | ICE2B265 | $I_{VCC3}$ | - | 6.1 | 7.3 | mA | $V_{SoftS} = 5V$ $I_{FB} = 0$ | | | ICE2B365 | $I_{\text{VCC3}}$ | - | 7.1 | 8.3 | mA | $V_{SoftS} = 5V$ $I_{FB} = 0$ | | VCC Turn-On The VCC Turn-Off The VCC Turn-On/On | reshold | V <sub>CCon</sub><br>V <sub>CCoff</sub><br>V <sub>CCHY</sub> | 13<br>-<br>4.5 | 13.5<br>8.5<br>5 | 14<br>-<br>5.5 | V<br>V<br>V | | #### 4.3.2 Internal Voltage Reference | Parameter | Symbol | Limit Values | | | Unit | Test Condition | |---------------------------|-----------|--------------|------|------|------|--------------------| | | | min. | typ. | max. | | | | Trimmed Reference Voltage | $V_{REF}$ | 6.37 | 6.50 | 6.63 | V | measured at pin FB | #### 4.3.3 Control Section | Parameter | Symbol | Limit Values | | | Unit | Test Condition | |------------------------------------------------------|-------------------|--------------|------|------|------|------------------------| | | | min. | typ. | max. | | | | Oscillator Frequency | f <sub>OSC1</sub> | 62 | 67 | 72 | kHz | V <sub>FB</sub> = 4V | | Reduced Osc. Frequency | f <sub>OSC2</sub> | - | 20 | - | kHz | V <sub>FB</sub> = 1V | | Frequency Ratio f <sub>osc1</sub> /f <sub>osc2</sub> | | 3.18 | 3.35 | 3.53 | | | | Max Duty Cycle | $D_{\sf max}$ | 0.67 | 0.72 | 0.77 | | | | Min Duty Cycle | D <sub>min</sub> | 0 | - | - | | V <sub>FB</sub> < 0.3V | | PWM-OP Gain | $A_V$ | 3.45 | 3.65 | 3.85 | | | #### **Electrical Characteristics** | Max. Level of Voltage Ramp | $V_{\textit{Max-Ramp}}$ | - | 0.80 | - | V | | |-------------------------------------------|-------------------------|-----|------|-----|----|--| | V <sub>FB</sub> Operating Range Min Level | $V_{FBmin}$ | 0.3 | - | - | V | | | V <sub>FB</sub> Operating Range Max level | $V_{FBmax}$ | - | - | 4.6 | V | | | Feedback Resistance | R <sub>FB</sub> | 3.0 | 3.7 | 4.9 | kΩ | | | Soft-Start Resistance | R <sub>Soft-Start</sub> | 42 | 50 | 62 | kΩ | | #### 4.3.4 Protection Unit | Parameter | Symbol Limit Values | | | | Unit | Test Condition | |----------------------------------------------------|---------------------|------|------|------|------|-------------------------------------------------| | | | min. | typ. | max. | | | | Over Load & Open Loop<br>Detection Limit | V <sub>FB2</sub> | 4.65 | 4.8 | 4.95 | V | V <sub>SoftS</sub> > 5.5V | | Activation Limit of Overload & Open Loop Detection | V <sub>SoftS1</sub> | 5.15 | 5.3 | 5.46 | V | V <sub>FB</sub> > 5V | | Deactivation Limit of<br>Overvoltage Detection | V <sub>SoftS2</sub> | 3.88 | 4.0 | 4.12 | V | V <sub>FB</sub> > 5V<br>V <sub>CC</sub> > 17.5V | | Overvoltage Detection Limit | V <sub>VCC1</sub> | 16 | 16.5 | 17.2 | V | $V_{SoftS} < 3.8V$<br>$V_{FB} > 5V$ | | Latched Thermal Shutdown | T <sub>jSD</sub> | 130 | 140 | 150 | °C | guaranteed by design | | Spike Blanking | t <sub>Spike</sub> | - | 5 | - | μs | | #### 4.3.5 Current Limiting | Parameter | Symbol | Limit Values | | Limit Valu | | imit Values Unit | | Limit Values | | Test Condition | |-----------------------------------------------------------------------------|-------------------|--------------|------|------------|----|----------------------------------|--|--------------|--|----------------| | | | min. | typ. | max. | | | | | | | | Peak Current Limitation (incl.<br>Propagation Delay Time)<br>(see Figure 7) | V <sub>csth</sub> | 0.95 | 1.00 | 1.05 | V | $dV_{sense}$ / $dt = 0.6V/\mu s$ | | | | | | Leading Edge Blanking | t <sub>LEB</sub> | - | 220 | - | ns | | | | | | #### 4.3.6 CoolMOS™ Section | Parameter | Symbol | L | imit Value | es | Unit | Test Condition | |--------------------------------|----------------------|------------|------------|------|--------|-----------------------------------------------| | | | min. | typ. | max. | | | | Drain Source Breakdown Voltage | V <sub>(BR)DSS</sub> | 600<br>650 | - | - | V<br>V | T <sub>j</sub> =25°C<br>T <sub>j</sub> =110°C | # CoolSET™-F2 ICE2B165/265/365 #### **Electrical Characteristics** | Drain Source<br>On-Resistance | ICE2B165 | R <sub>DSon1</sub> | - | 3<br>6.6 | 3.3<br>7.3 | $\Omega \Omega$ | T <sub>j</sub> =25°C<br>T <sub>j</sub> =125°C | |----------------------------------------------|----------|---------------------|---|------------------|--------------|-------------------|-----------------------------------------------| | | ICE2B265 | R <sub>DSon2</sub> | - | 0.9<br>1.9 | 1.08<br>2.28 | $\Omega$ $\Omega$ | T <sub>j</sub> =25°C<br>T <sub>j</sub> =125°C | | | ICE2B365 | R <sub>DSon3</sub> | - | 0.45<br>0.95 | 0.54<br>1.14 | $\Omega$ $\Omega$ | T <sub>j</sub> =25°C<br>T <sub>j</sub> =125°C | | Effective output capacitance, energy related | ICE2B165 | C <sub>o(er)1</sub> | - | 7 | - | pF | V <sub>DS</sub> =0V to 480V | | | | C <sub>o(er)2</sub> | - | 21 | - | pF | V <sub>DS</sub> =0V to 480V | | | ICE2B365 | C <sub>o(er)3</sub> | - | 30 | - | | V <sub>DS</sub> =0V to 480V | | Zero Gate Voltage Drain Current | | I <sub>DSS</sub> | - | 0.5 | - | μΑ | V <sub>VCC</sub> =0V | | Rise Time | | t <sub>rise</sub> | - | 30 <sup>1)</sup> | - | ns | | | Fall Time | | t <sub>fall</sub> | - | 30 <sup>1)</sup> | - | ns | | <sup>1)</sup> Measured in a Typical Flyback Converter Application #### **Typical Performance Characteristics** #### 5 Typical Performance Characteristics Figure 22 Start Up Current $I_{VCC1}$ vs. $T_i$ Figure 23 Static Supply Current $I_{VCC2}$ vs. $T_i$ 35 Junction Temperature [°C] Figure 24 Supply Current $I_{VCC3}$ vs. $T_j$ Figure 25 VCC Turn-On Threshold $V_{VCCon}$ vs. $T_i$ Figure 26 VCC Turn-Off Threshold $V_{VCCoff}$ vs. $T_i$ Figure 27 VCC Turn-On/Off Hysteresis V<sub>VCCHY</sub> vs. T<sub>i</sub> #### **Typical Performance Characteristics** Figure 28 Trimmed Reference $V_{REF}$ vs. $T_i$ Figure 29 Oscillator Frequency $f_{OSC1}$ vs. $T_j$ Figure 30 Reduced Osc. Frequency $f_{OSC2}$ vs. $T_i$ Figure 31 Frequency Ratio $f_{OSC1}/f_{OSC2}$ vs. $T_j$ Figure 32 Max. Duty Cycle vs. T<sub>i</sub> Figure 33 PWM-OP Gain $A_V$ vs. $T_i$ #### **Typical Performance Characteristics** Figure 34 Feedback Resistance $R_{FB}$ vs. $T_i$ Figure 37 Detection Limit $V_{Soft-Start1}$ vs. $T_j$ Figure 35 Soft-Start Resistance $R_{Soft-Start}$ vs. $T_j$ Figure 38 Detection Limit $V_{Soft-Start2}$ vs. $T_j$ Figure 36 Detection Limit $V_{FB2}$ vs. $T_i$ Figure 39 Overvoltage Detection Limit $V_{VCC1}$ vs. $T_i$ #### **Typical Performance Characteristics** Figure 40 Peak Current Limitation $V_{csth}$ vs. $T_j$ Figure 43 Breakdown Voltage $V_{BR(DSS)}$ vs. $T_i$ Figure 41 Leading Edge Blanking $V_{VCC1}$ vs. $T_j$ Figure 42 Drain Source On-Resistance $R_{DSon}$ vs. $T_i$ #### **Outline Dimension** #### **6** Outline Dimension Figure 44 Dimensions in mm #### **Total Quality Management** Qualität hat für uns eine umfassende Bedeutung. Wir wollen allen Ihren Ansprüchen in der bestmöglichen Weise gerecht werden. Es geht uns also nicht nur um die Produktqualität – unsere Anstrengungen gelten gleichermaßen der Lieferqualität und Logistik, dem Service und Support sowie allen sonstigen Beratungs- und Betreuungsleistungen. Dazu gehört eine bestimmte Geisteshaltung unserer Mitarbeiter. Total Quality im Denken und Handeln gegenüber Kollegen, Lieferanten und Ihnen, unserem Kunden. Unsere Leitlinie ist jede Aufgabe mit "Null Fehlern" zu lösen – in offener Sichtweise auch über den eigenen Arbeitsplatz hinaus – und uns ständig zu verbessern. Unternehmensweit orientieren wir uns dabei auch an "top" (Time Optimized Processes), um Ihnen durch größere Schnelligkeit den entscheidenden Wettbewerbsvorsprung zu verschaffen. Geben Sie uns die Chance, hohe Leistung durch umfassende Qualität zu beweisen. Wir werden Sie überzeugen. Quality takes on an allencompassing significance at Semiconductor Group. For us it means living up to each and every one of your demands in the best possible way. So we are not only concerned with product quality. We direct our efforts equally at quality of supply and logistics, service and support, as well as all the other ways in which we advise and attend to you. Part of this is the very special attitude of our staff. Total Quality in thought and deed, towards co-workers, suppliers and you, our customer. Our guideline is "do everything with zero defects", in an open manner that is demonstrated beyond your immediate workplace, and to constantly improve. Throughout the corporation we also think in terms of Time Optimized Processes (top), greater speed on our part to give you that decisive competitive edge. Give us the chance to prove the best of performance through the best of quality – you will be convinced. http://www.infineon.com