# ICX057AKB

# 1/4-inch CCD Image Sensor for PAL Color Video Camera

### Description

The ICX057AKB is an interline transfer CCD solidstate image sensor suitable for PAL 1/4-inch color video cameras. High sensitivity is achieved through the adoption of Ye, Cy, Mg, and G complementary color mosaic filters and HAD (Hole-Accumulation Diode) sensors. This chip features a field integration readout system and an electronic shutter with variable chargestorage time. Also, this outline is miniaturized by using original package.



#### **Features**

- · High sensitivity and low dark current
- Continuous variable-speed shutter 1/50s (typ.), 1/100s to 1/1000s
- · Low smear
- · Excellent antiblooming characteristics
- · Ye, Cy, Mg, and G complementary color mosaic filters on chip
- Horizontal register: 5V drive
- · Reset gate: 5V drive (bias: no adjustment)
- Substrate voltage: 5 to 12.75V

#### **Device Structure**

- · Optical size 1/4-inch format
- Number of effective pixels

500 (H)×582 (V) approx. 290K pixels

· Total number of pixels

537 (H)×597 (V) approx. 320K pixels

- Interline transfer CCD image sensor
- Chip size 4.76mm (H) ×4.00mm (V)
- Unit cell size 7.3 μm (H)×4.7 μm (V)
- Optical black: Horizontal (H) direction : Front 7 pixels, Rear 30 pixels
   Vertical (V) direction : Front 14 pixels, Rear 1 pixel
- · Number of dummy bits: Horizontal 16

Vertical 1 (even fields only)

· Substrate material: silicon



Optical black position (Top View)

# Block Diagram and Pin Configuration (Top View)





### Pin Description

| No. | Symbol | Description                      | No. | Symbol   | Description                              |
|-----|--------|----------------------------------|-----|----------|------------------------------------------|
| 1   | V ø 4  | Vertical register transfer clock | 8   | VDD      | Supply voltage                           |
| 2   | V φ 3  | Vertical register transfer clock | 9   | SUB      | Substrate (overflow drain)               |
| 3   | V φ 2  | Vertical register transfer clock | 10  | VL       | Protective transistor bias               |
| 4   | V ø 1  | Vertical register transfer clock | 11  | RG       | Reset gate clock                         |
| 5   | CGG    | Output amplifier gate*1          | 12  | H ø 1    | Horizontal register transfer clock       |
| 6   | GND    | GND                              | 13  | H ø 2    | Horizontal register transfer clock       |
| 7   | Vout   | Signal output                    |     | <u> </u> | 5 10 10 10 10 10 10 10 10 10 10 10 10 10 |

<sup>\*1</sup> DC bias is applied within the CCD, so that this pin should be grounded externally through a capacitance of  $1 \mu F$  or more.

### **Absolute Maximum Ratings**

|                       | Item                                | Ratings       | Unit | Remarks                                          |
|-----------------------|-------------------------------------|---------------|------|--------------------------------------------------|
| Substrate voltage S   | SUB-GND                             | -0.3 to +55   | V    |                                                  |
| Supply voltage        | VDD, VOUT, CGG-GND                  | -0.3 to +18   | V    |                                                  |
| - Coppiy voltage      | VDD, VOUT, CGG-SUB                  | -55 to +12    | V    |                                                  |
| Clock input voltage   | V φ 1, V φ 2, V φ 3, V φ 4—GND      | -15 to +20    | V    |                                                  |
| Olock input voitage   | V φ 1, V φ 2, V φ 3, V φ 4—SUB      | to +12        | V    |                                                  |
| Voltage difference b  | petween vertical clock input pins   | to +15        | V    | *2                                               |
| Voltage difference b  | petween horizontal clock input pins | to +17        | V    |                                                  |
| H ø 1, H ø 2 -V ø 4   |                                     | -17 to +17    | v    |                                                  |
| H φ 1, H φ 2 -GND     |                                     | -10 to +15    | V    | 1                                                |
| H φ 1, H φ 2—SUB      |                                     | −55 to +10    | v    |                                                  |
| VL-SUB                |                                     | -65 to +0.3   | v    | <del> </del>                                     |
| V φ 1, V φ 3, VDD, VC | DUT-VL                              | -0.3 to +27.5 | V    | *3                                               |
| RG-GND                |                                     | -0.3 to +22.5 | v    |                                                  |
| V φ 2, V φ 4, CGG, H  | φ 1, H φ 2, GND-VL                  | -0.3 to +17.5 | V    | <del>                                     </del> |
| Storage temperature   | e                                   | -30 to +80    | င    | †                                                |
| Operating temperat    | ure                                 | -10 to +60    | Ĉ    | <del> </del>                                     |

<sup>\*2 +27</sup>V (Max.) when clock width < 10  $\mu$  s, clock duty factor < 0.1%.

329 8382383 0006457 978 **3**29

<sup>\*3</sup> When CgG or GND are grounded.

<sup>-0.3</sup> to +17.5V when CgG and GND are to be disconnected.



#### **Bias Conditions**

| Item                                   | Symbol | Min.                      | Тур.              | Max.                   | Unit | Remarks |
|----------------------------------------|--------|---------------------------|-------------------|------------------------|------|---------|
| Supply voltage                         | VDD    | 14.25                     | 15.0              | 15 75                  | ٧    |         |
| Substrate voltage adjustment range     | VSUB   | 5.0                       |                   | 12.75                  | ٧    | ~1      |
| Substrate voltage adjustment precision |        | Indicated<br>voltage -0 1 | Indicated voltage | Indicated voltage +0.1 | ٧    | 1       |
| Protective transistor bias             | VL     |                           | *2                |                        |      |         |

#### **DC Characteristics**

| ltem           | Symbol | Min. | Тур | Max. | Unit | Remarks |
|----------------|--------|------|-----|------|------|---------|
| Supply current | IDD    |      | 3   | 5    | mA   |         |
| Input current  | lin1   |      | 1   | 1    | Αنز  | *3      |
| Input current  | liN2   |      |     | 10   | μΑ   | *4      |

<sup>\*1</sup> Indications of substrate voltage (VSUB) setting value

The setting value of the substrate voltage is indicated on the back of the device by a special code. Adjust the substrate voltage (VSUB) to the indicated voltage.

VSUB address code—one character indication †

VSUB code

Code and optimal setting correspond to each other as follows.

|                 |     |      | •   | •    |     |      |     |      |     |      |     |      |     |      |
|-----------------|-----|------|-----|------|-----|------|-----|------|-----|------|-----|------|-----|------|
| VsuB code       | _   | =    | 0   | 1    | 2   | 3    | 4   | 6    | 7   | 8    | 9   | Α    | O   | d    |
| Optimal setting | 5.0 | 5.25 | 5.5 | 5.75 | 6.0 | 6.25 | 6.5 | 6.75 | 7.0 | 7.25 | 7.5 | 7.75 | 8.0 | 8.25 |

| VsuB code       | Е   | f    | G   | h    | J   | K    | L    | m     | N    | Ρ     | R    | S     | U    | _ V   |
|-----------------|-----|------|-----|------|-----|------|------|-------|------|-------|------|-------|------|-------|
| Optimal setting | 8.5 | 8.75 | 9.0 | 9.25 | 9.5 | 9.75 | 10.0 | 10.25 | 10.5 | 10.75 | 11.0 | 11.25 | 11.5 | 11.75 |

| VsuB code       | W    | Х     | Υ    | Z     |
|-----------------|------|-------|------|-------|
| Optimal setting | 12.0 | 12.25 | 12.5 | 12.75 |

<Example> "L"→ VSUB=10.0V

8382383 0006458 804 📟 330

- \*2 VL setting is the VvL voltage of the vertical transfer clock waveform, or the same power supply as the VL power supply for the V driver should be used.
- \*3 1) Current to each pin when 16V is applied to VDD, VOUT, RG, CGG, GND, and SUB pins.
  - 2) Current to each pin when 20V is applied sequentially to V \( \phi \) 1, V \( \phi \) 2, V \( \phi \) 3, and V \( \phi \) 4 pins, while pins that are not tested are grounded. However, 20V is applied to SUB.
  - Current to each pin when 15V is applied sequentially to H φ 1 and H φ 2 pins, while pins that are not tested are grounded. However, 15V is applied to SUB.
  - 4) Current to VL pin when 25V is a applied to V φ 1, V φ 3, VDD and VOUT pins; 15V is applied to V φ 2, V φ 4, H φ 1 and H φ 2 pins and the VL pin is grounded. Please note that GND and SUB pins are to be disconnected.
  - 5) Current to GND pin when 20V is applied to the RG pin and the GND pin is grounded.
- \*4 Current to SUB pin when 55V is applied to SUB pin, while pins that are not tested are grounded.

### **Clock Voltage Conditions**

| Item                     | Symbol                    | Min.        | Тур.        | Max.        | Unit | Waveform<br>diagram | Remarks                               |
|--------------------------|---------------------------|-------------|-------------|-------------|------|---------------------|---------------------------------------|
| Readout clock voltage    | VvT                       | 14.25       | 15.0        | 15.75       | ٧    | 1                   |                                       |
|                          | VvH1, VvH2                | -0.05       | 0           | 0.05        | ٧    | 2                   | No. (14 ) 15                          |
|                          | VvH3, VvH4                | -0.2        | 0           | 0.05        | ٧    | 2                   | VvH=(VvH1+VvH2)/2                     |
|                          | VVL1, VVL2,<br>VVL3, VVL4 | -8.5        | -8.0        | -7.5        | ٧    | 2                   | VvL=(VvL3+VvL4)/2                     |
|                          | VφV                       | 7.3         | 8.0         | 8.55        | >    | 2                   | V φ v=Vv+n-VvLn (n=1 to 4)            |
| Vertical transfer        | Vvнз—Vvн                  | -0.25       |             | 0.1         | V    | 2                   |                                       |
| clock voltage            | VvH4—VvH                  | -0.25       |             | 0.1         | ٧    | 2                   |                                       |
|                          | Vvнн                      |             |             | 0.3         | ٧    | 2                   | High-level coupling                   |
|                          | VVHL                      |             |             | 0.3         | V    | 2                   | High-level coupling                   |
|                          | VVLH                      |             |             | 0.3         | V    | 2                   | Low-level coupling                    |
|                          | VVLL                      |             |             | 0.3         | ٧    | 2                   | Low-level coupling                    |
| Horizontal transfer      | Vøн                       | 4.75        | 5.0         | 5.25        | V    | 3                   | · · · · · · · · · · · · · · · · · · · |
| clock voltage            | VHL                       | -0.05       | 0           | 0.05        | ٧    | 3                   |                                       |
| Ponet mete               | <b>V 3</b> RG             | 4.5         | 5.0         | 5.5         | ٧    | 4                   | Input through 0.01 μF capacitance     |
| Reset gate clock voltage | VRGLH-VRGLL               |             |             | 0.8         | V    | 4                   | Low-level coupling                    |
| <u> </u>                 | VRGH                      | VDD+<br>0.3 | VDD+<br>0.6 | VDD+<br>0.9 | ٧    | 4                   |                                       |
| Substrate clock voltage  | V ¢ SUB                   | 21.25       | 22.5        | 23.75       | V    | 5                   |                                       |



# **Clock Equivalent Circuit Constant**

| Item                                                  | Symbol                         | Min. | Тур. | Max.     | Unit | Remarks  |
|-------------------------------------------------------|--------------------------------|------|------|----------|------|----------|
| a distance of a clock and CND                         | C # V1 C # V3                  |      | 680  |          | pF   |          |
| Capacitance between vertical transfer clock and GND   | C φ V2. C φ V4                 |      | 820  |          | рF   |          |
|                                                       | C \$\phi\$ V12, C \$\phi\$ V34 |      | 180  |          | рF   |          |
| Capacitance between vertical transfer clocks          | C ¢ V23, C ¢ V41               |      | 150  | į<br>[   | рF   |          |
|                                                       | C \$\phi\$ V13, C \$\phi\$ V24 |      | 62   |          | рF   |          |
| Capacitance between horizontal transfer clock and GND | С ф н1, С ф н2                 |      | 30   |          | рF   |          |
| Capacitance between horizontal transfer clocks        | C <i>∲</i> HH                  |      | 18   |          | pF   |          |
| Capacitance between reset gate clock and GND          | C ≠ RG                         |      | 3    |          | рF   |          |
| Capacitance between substrate clock and GND           | C ¢ SUB                        |      | 190  |          | рF   | +        |
| Vertical transfer clock serial resistor               | R1, R2, R3, R4                 | i    | 33   |          | Ω    |          |
| Vertical transfer clock ground resistor               | RGND                           |      | 15   | <u> </u> | Ω    |          |
| Horizontal transfer clock serial resistor             | Røн                            |      | 24   |          | Ω    | <u> </u> |
| Reset gate clock serial resistor                      | R ≠ RG                         |      | 40   |          | Ω    | ŗ        |





Vertical transfer clock equivalent circuit

Horizontal transfer clock equivalent circuit



Reset gate clock equivalent circuit

### **Drive Clock Waveform Conditions**

### (1) Readout clock waveform



# (2) Reset gate clock waveform



■ 8382383 0006461 3T9 ■ <sup>333</sup>

# (3) Horizontal transfer clock waveform



### (4) Reset gate clock waveform



VRGLH is the maximum value and VRGLL is the minimum value of the coupling waveform during the period from Point A in the above diagram until the rising edge of RG. In addition, VRGL is the average value of VRGLH and VRGLL.

VRGL=(VRGLH+VRGLL)/2

Assuming VRGH is the minimum value during the interval twh, then:

V \( \phi \) RG=VRGH-VRGL

# (5) Substrate clock waveform



### **Clock Switching Characteristics**

| ltem                         | Symbol                        |      | twh  |      |      | twl  |      |      | tr    |      |       | tf    |      |      |                               |
|------------------------------|-------------------------------|------|------|------|------|------|------|------|-------|------|-------|-------|------|------|-------------------------------|
| Item                         | Symbol                        | Min. | Тур. | Max. | Min. | Тур. | Max. | Min. | Тур.  | Max. | Min.  | Тур.  | Max. | Unit | Remarks                       |
| Readout clock                | VT                            | 2.3  | 2.5  |      |      |      |      |      | 0.1   |      |       | 0.1   |      | μs   | During readout                |
| Vertical transfer<br>clock   | V φ 1, V φ 2,<br>V φ 3, V φ 4 |      |      |      |      |      |      |      |       |      | 0.005 |       | 0.25 |      | *1                            |
| Horizontal<br>transfer clock | Нφ                            | 41   | 46   |      | 41   | 46   |      |      | 6.5   | 9.5  | *2    | 6.5   | 9.5  | ns   | During imaging                |
| Horizontal<br>transfer clock | H ø 1                         |      | 5.6  |      |      |      |      |      | 0.007 |      |       | 0.007 |      | μS   | During                        |
| Horizontal<br>transfer clock | H ø 2                         |      |      |      |      | 5.6  |      |      | 0.007 |      |       | 0.007 |      | μS   | parallel-serial<br>conversion |
| Reset gate clock             | φ RG                          | 11   | 14   |      | 76   | 80   |      |      | 6.0   |      |       | 5.0   |      | ns   |                               |
| Substrate clock              | φ SUB                         | 1.5  | 1.65 |      |      |      |      |      | -     | 0.5  |       | ·     | 0.5  | μS   | During drain charge           |

<sup>\*1</sup> When vertical transfer clock driver CXD1267 is used. tr and tf are defined by the rise and fall times for 10% to 90% of the interval between VVL and VVH.

<sup>\*2</sup> Assumes tr-tf≦2ns.

# **Image Sensor Characteristics**

(Ta=25°C)

| ltem                     | Symbol | Min. | Тур.  | Max. | Unit | Measurement<br>method | Remarks         |
|--------------------------|--------|------|-------|------|------|-----------------------|-----------------|
| Sensitivity              | s      | 290  | 380   |      | mV   | 1                     |                 |
| Saturation signal        | Ysat   | 630  |       |      | mV   | 2                     | Ta=60°C         |
| Smear                    | Sm     |      | 0.007 | 0.01 | %    | 3                     |                 |
|                          |        |      |       | 20   | %    | 4                     | Zones 0 and 1   |
| Video signal shading     | SHy    |      |       | 25   | %    | 4                     | Zones 0 to if   |
| Uniformity between video | △Sr    |      |       | 10   | %    | 5                     |                 |
| signal channels          | △Sb    |      |       | 10   | %    | 5                     |                 |
| Dark signal              | Ydt    |      |       | 2    | mV   | 6                     | <b>Ta=60°</b> C |
| Dark signal shading      | △Ydt   |      |       | 1    | mV   | 7                     | Ta=60°C         |
| Flicker Y                | Fy     |      |       | 2    | %    | 8                     |                 |
| Flicker R-Y              | Fcr    |      |       | 5    | %    | 8                     |                 |
| Flicker B-Y              | Fcb    |      |       | 5    | %    | 8                     |                 |
| Lateral stripes R        | Lcr    |      |       | 3    | %    | 9                     |                 |
| Lateral stripes G        | Lcg    |      |       | 3    | %    | 9                     |                 |
| Lateral stripes B        | Lcb    |      |       | 3    | %    | 9                     |                 |
| Lateral stripes W        | Lcw    |      |       | 3    | %    | 9                     |                 |
| Lag                      | Lag    |      |       | 0.5  | %    | 10                    |                 |

# Zone Definition of Video Signal Shading



8382383 0006464 008 🚥

336

### Measurement System



Note) Adjust the amplifier gain so that the gain between (a) and (b), between (a) and (c) equals 1

### Image Sensor Characteristics Measurement Method

### **Measurement conditions**

- 1) In the following measurements, the substrate voltage is set to the value indicated on the device, and the device drive conditions are at the typical values of the bias and clock voltage conditions.
- 2) In the following measurements, spot blemishes are excluded and, unless otherwise specified, the optical black level (OB) is used as the reference for the signal output, which is taken as the value of Y signal output or chroma signal output of the measurement system.

# OColor coding of this image sensor & Composition of luminance (Y) and chroma (C) signals



As shown in the left figure, fields are read out. The charge is mixed by pairs such as A1 and A2 in the A field. (such pairs as B in the B field)

As a result, the sequence of charges output as signals by the horizontal shift register (Hreg) is, for line A1, (G+Cy), (Mg+Ye), (G+Cy), and (Mg+Ye).

**Color Coding Diagram** 

These signals are processed to form the Y signal and chroma signal (color difference signal). The Y signal is formed by adding adjacent signals, and the chroma signal is formed by subtracting adjacent signals. In other words, the approximation:

$$Y={(G+Cy)+(Mg+Ye)}\times 1/2$$
  
=1/2 {2B+3G+2R}

is used for the Y signal, and the approximation:

$$R-Y=\{(Mg+Ye)-(G+Cy)\}$$

 $=\{2R-G\}$ 

is used for the chroma signal. For line A2, the signals output from Hreg in sequence are

$$(Mg+Cy)-(G+Ye)-(Mg+Cy)-(G+Ye)$$

The Y signal is formed from these signals as follows:

$$Y=\{(G+Ye)+(Mg+Cy)\}\times 1/2$$

This is balanced since it is formed in the same /ay as for line A1. In a like manner, the chroma signal is approximated as follows:

$$-(B-Y)=\{(G+Ye)-(Mg+Cy)\}$$

In other words, the chroma signal can be retrieved according to the sequence of lines from R-Y and -(B-Y) in alternation. This is also true for the B field.

338

8382383 0006466 980 📼

### ODefinition of Standard Imaging Conditions

- 1) Standard imaging condition I · Use a pattern box (luminance 706 cd/m², color temperature of 3200K halogen source) as a subject. (Pattern for evaluation is not applicable.) Use a testing standard lens with CM500S (t=1.0mm) as an IR cut filter and image at F5.6. The light intensity to the sensor receiving surface at this point is defined as the standard sensitivity testing luminous intensity.
- 2) Standard imaging condition II: Image a light source with a uniformity of brightness within 2% at all angles. Use a testing standard lens with CM500S (t=1.0mm) as the IR cut filter. The luminous intensity is adjusted to the value indicated in each testing item by the lens diaphragm.
- 1. Sensitivity

Set to standard imaging condition I. After selecting the electronic shutter mode with shutter speed of 1/250 s, measure the Y signal (Ys) at the center of the screen and substitute the value into the following formula.

$$S=Ys \times \frac{250}{50} [mV]$$

2. Saturation signal

Set to standard imaging condition II. After adjusting the luminous intensity to 10 times the intensity with average value of Y signal output, 200mV, and measure the minimum value of the Y signal.

3. Smear

Set to standard imaging condition II. With the lens diaphragm at F5.6 to F8, adjust the luminous intensity to 500 times the intensity with average value of Y signal output, 200mV. When the readout clock is stopped and the charge drain is executed by the electronic shutter at the respective H blankings, measure the maximum value Y Sm (mV) of the Y signal output and substitute the value into the following formula.

Sm= 
$$\frac{\text{YSm}}{200} \times \frac{1}{500} \times \frac{1}{10} \times 100 \, [\%]$$
 (1/10V method conversion value)

4. Video signal shading

Set to standard imaging condition II. With the lens diaphragm at F5.6 to F8, adjust the luminous intensity so that the average value of the Y signal output is 200mV. Then measure the maximum (Ymax [mV]) and minimum (Ymin [mV]) values of the Y signal and substitute the values into the following formula.

5. Uniformity between video signal channels

Set to standard imaging condition II. Adjust the luminous intensity so that the average value of the Y signal output is 200mV, and then measure the maximum (Crmax, Cbmax [mV]) and minimum (Crmin, Cbmin [mV]) values of the R-Y and B-Y channels of the chroma signal.

$$\Delta$$
 Sr= | (Crmax-Crmin)/200 |  $\times$ 100 [%]  
 $\Delta$  Sb= | (Cbmax-Cbmin)/200 |  $\times$ 100 [%]

339

#### 6. Dark signal

Measure the average value of the Y signal output (Ydt [mV]) with the device ambient temperature 60°C and the device in the light-obstructed state, using the horizontal idle transfer level as a reference.

#### 7. Dark signal shading

After measuring 6, measure the maximum (Ydmax [mV]) and minimum (Ydmin [mV]) values of the Y signal output and substitute the values into the following formula.

ΔYdt=Ydmax-Ydmin [mV]

#### 8. Flicker

#### 1) Fy

Set to standard imaging condition II. Adjust the luminous intensity so that the average value of the Y signal output is 200mV, and then measure the difference in the signal level between fields ( $\phi$  Yf [mV]). Then substitute the value into the following formula.

 $Fy=(\Delta Yf/200)\times 100 [\%]$ 

#### 2) Fcr. Fcb

Set to standard imaging condition II. Adjust the luminous intensity so that the average value of the Y signal output is 200mV, insert an R or B filter, and then measure both the difference in the signal level between fields of the chroma signal ( $\phi$  Cr,  $\phi$  Cb) as well as the average value of the chroma signal output (CAr, CAb). Substitute the values into the following formula.

Fci=( $\Delta$ Ci/CAi) $\times$ 100 [%] (i=r, b)

#### 9. Lateral stripes

Set to standard imaging condition II. Adjust the luminous intensity so that the average value of the Y signal output is 200mV, and then insert a white subject and  $\mathbb{R}$ ,  $\mathbb{G}$ , and  $\mathbb{B}$  filters and measure the difference between Y signal lines for the same field ( $\phi$  Ylw,  $\phi$  Ylr,  $\phi$  Ylg,  $\phi$  Ylb [mV]). Substitute the values into the following formula.

Lci=(ΔYIi/200)×100 [%] (i=w, r, g, b)

#### 10. Lag

Adjust the Y signal output value generated by strobe light to 200mV. After setting the strobe light so that it strobes with the following timing, measure the residual signal (Ylag). Substitute the value into the following equation.







**Drive Circuit** 

342

**■** 8385383 0006470 301 ■

# Spectral Sensitivity Characteristics (includes lens characteristics, excludes light source characteristics)



### Sensor Readout Clock Timing Chart



Unit: µs

■ 8382383 0006471 248 **■** 343



Drive Timing Chart (Vertical Sync)

■ 8382383 0006472 184 ■ 344





Powered by ICminer.com Electronic-Library Service CopyRight 2003

#### **Notes on Handling**

1) Static charge prevention

CCD image sensors are easily damaged by static discharge. Before handling be sure to take the following protective measures.

- a) Either handle bare handed or use non chargeable gloves, clothes or material. Also use conductive shoes.
- b) When handling directly use an earth band
- c) Install a conductive mat on the floor or working table to prevent the generation of static electricity.
- d) lonized air is recommended for discharge when handling CCD image sensor.
- e) For the shipment of mounted substrates use boxes treated for the prevention of static charges.

#### 2) Solderina

- a) Make sure the package temperature does not exceed 80°C.
- b) Solder dipping in a mounting furnace causes damage to the glass and other defects. Use a grounded 30W soldering iron and solder each pin in less than 2 seconds. For repairs and remount, cool sufficiently
- c) To dismount an imaging device do not use a solder suction equipment. When using an electric desoldering tool use a thermal controller of the zero cross On/Off type and connect to ground.
- Dust and dirt protection
  - a) Operate in clean environments (around class 1000 will be appropriate).
  - b) Do not either touch glass plates by hand or have any object come in contact with glass surfaces. Should dir stick to a glass surface blow it off with an air blow. (For dirt stuck through static electricity ionized air recommended.)
  - c) Clean with a cotton bud and ethyl alcohol if the glass surface is grease stained. Be careful no to scratch th glass.
  - d) Keep in case to protect from dust and dirt. To prevent dew condensation, preheat or precool when moving to a room with great temperature differences.
  - e) When a protective tape is applied before shipping, just before use remove the tape applied for electrostatic protection. Do not reuse the tape.
- 4) Do not expose to strong light (sun rays) for long periods, color filters are discolored
- 5) Exposure to high temperature or humidity will affect the characteristics. Accordingly avoid storage or usage in such conditions.
- 6) CCD image sensors are precise optical equipment that should not be subject to mechanical shocks.
- 7) Eclipse (to get dark around the four corners of the picture) may occur when some object lenses are in the open iris state.



8382383 0006474 T57 📟

#### **Package Outline**

Unit . mm



#### PACKAGE STRUCTURE

| PACKAGE MATERIAL | Ceramic      |
|------------------|--------------|
| LEAD TREATMENT   | GOLD PLATING |
| LEAD MATERIAL    | ASTM F15     |
| PACKAGE WEIGHT   | 0.49         |

- 1. A is the center of the effective image sensor area.
- 2. Two specified points B are the reference surfaces for horizontal measurements.
- 3. Specified area C is the reference surfaces for height measurements.
- The center tolerance of the effective image area specified relative to the center of package\* is ±0.15mm.
- 5. The rotation angle is less ±1° at point B.
- Height from the bottom surface C to the effective image area is 1.44±0.15mm.
- 7. Planar orientation of the effective image area relative to the bottom surface C is less than 60µm.
- 8. Thickness of the cover glass is 0.75mm and the refractive index is 1.5.
  - \* center of package: The center is halfway between the two pairs of opposite sides, as measured from the reference points B.