IDT707288S/L ## HIGH-SPEED 64K x 16 BANK-SWITCHABLE DUAL-PORTED SRAM WITH EXTERNAL BANK SELECTS #### **Features** - \* 64K x 16 Bank-Switchable Dual-Ported SRAM Architecture - Four independent 16K x 16 banks - 1 Megabit of memory on chip - Fast asynchronous address-to-data access time: 15ns - \* User-controlled input pins included for bank selects - Independent port controls with asynchronous address & data busses - Four 16-bit mailboxes available to each port for inter- processor communications; interrupt option - Interrupt flags with programmable masking - Dual Chip Enables allow for depth expansion without external logic - UB and LB are available for x8 or x16 bus matching - TTL-compatible, single 5V (±10%) power supply - Available in a 100-pin Thin Quad Flatpack (14mm x 14mm) ### **Functional Block Diagram** #### NOTES: - The first six address pins for each port serve dual functions. When MBSEL = VIH, the pins serve as memory address inputs. When MBSEL = VIL, the pins serve as mailbox address inputs. - 2. Each bank has an input pin assigned that allows the user to toggle the assignment of that bank between the two ports. Refer to Truth Table I for more details. **MARCH 1999** ## **Description** The IDT707288 is a high-speed 64K x 16 (1M bit) Bank-Switchable Dual-Ported SRAM organized into four independent 16K x 16 banks. The device has two independent ports with separate control, address, and I/O pins for each port, allowing each port to asynchronously access any 16K x 16 memory block not already accessed by the other port. Accesses by the ports into specific banks are controlled via bank select pin inputs under the user's control. Mailboxes are provided to allow interprocessor communication. Interrupts are provided to indicate mailbox writes have occurred. An automatic power down feature controlled by the chip enables (CEo and CE1) permits the on-chip circuitry of each port to enter a very low standby power mode and allows fast depth expansion. The IDT707288 offers a maximum address-to-data access time as fast as 15ns, and is packaged in a 100-pin Thin Quad Flatpack (TQFP). ## **Functionality** The IDT707288 is a high-speed asynchronous 64K x 16 Bank-Switchable Dual-Ported SRAM, organized in four 16K x 16 banks. The two ports are permitted independent, simultaneous access into separate banks within the shared array. There are four user-controlled Bank Select input pins, and each of these pins is associated with a specific bank within the memory array. Access to a specific bank is gained by placing the associated Bank Select pin in the appropriate state: VIH assigns the bank to the left port, and VIL assigns the bank to the right port (See Truth Table IV). Once a bank is assigned to a particular port, the port has full access to read and write within that bank. Each port can be assigned as many banks within the array as needed, up to and including all four banks. The IDT707288 provides mailboxes to allow inter-processor communication. Each port has four 16-bit mailbox registers available to which it can write and read and which the opposite port can read only. These mailboxes are external to the common SRAM array, and are accessed by setting $\overline{\text{MBSEL}} = \text{VIL}$ while setting $\overline{\text{CE}} = \text{VIH}$ . Each mailbox has an associated interrupt: a port can generate an interrupt to the opposite port by writing to the upper byte of any one of its four 16-bit mailboxes. The interrupted port can clear the interrupt by reading the upper byte. This read will not alter the contents of the mailbox. If desired, any source of interrupt can be independently masked via software. Two registers are provided to permit interpretation of interrupts: the Interrupt Cause Register and the Interrupt Status Register. The Interrupt Cause Register gives the user a snapshot of what has caused the interrupt to be generated - the specific mailbox written to. The information in this register provides post-mask signals: interrupt sources that have been masked will not be updated. The Interrupt Status Register gives the user the status of all bits that could potentially cause an interrupt regardless of whether they have been masked. Truth Table V gives a detailed explanation of the use of these registers. ## Pin Configurations<sup>(1,2,3)</sup> #### NOTES: - 1. All Vcc pins must be connected to power supply. - 2. All GND pins must be connected to ground supply. - 3. Package body is approximately 14mm x 14mm x 1.4mm. - 4. This package code is used to reference the package diagram. - 5. This text does not indicate orientation of the actual part-marking. #### **Pin Names** | Ao - A13 <sup>(1,6)</sup> | Address Inputs | |-------------------------------------|---------------------------------| | BA0 - BA1 <sup>(1)</sup> | Bank Address Inputs | | MBSEL <sup>(1)</sup> | Mailbox Access Control Gate | | BKSEL <sub>0-3</sub> <sup>(2)</sup> | Bank Select Inputs | | R/W <sup>(1)</sup> | Read/Write Enable | | <u>OE</u> (1) | Output Enable | | CE0, CE1 <sup>(1)</sup> | Chip Enables | | UB, LB <sup>(1)</sup> | I/O Byte Enables | | I/Oo - I/O15 <sup>(1)</sup> | Bidirectional Data Input/Output | | INT <sup>(1)</sup> | Interrupt Flag (Output)(3) | | Vcc <sup>(4)</sup> | +5VPower | | GND <sup>(5)</sup> | Ground | 3592 tbl 01 - 1. Duplicated per port. - Each bank has an input pin assigned that allows the user to toggle the assignment of that bank between the two ports. Refer to Truth Table IV for more details. When changing the bank assignments, accesses of the affected banks must be suspended. Accesses may continue uninterrupted in banks that are not being reallocted. - 3. Generated upon mailbox access. - 4. All Vcc pins must be connected to power supply. - 5. All GND pins must be connected to ground supply. - 6. The first six address pins (A<sub>0</sub>-A<sub>5</sub>) for each port serve dual functions. When MBSEL = VIH, the pins serve as memory address inputs. When MBSEL = VIL, the pins serve as mailbox address inputs (A<sub>6</sub>-A<sub>13</sub> are ignored). ## Truth Table I – Chip Enable<sup>(1,2,3,4)</sup> | CE | Œ0 | CE1 | Mode | | | | |----|------------|-----------------------------------------------|---------------------------------|--|--|--| | | VIL | Vн | Port Selected (TTL Active) | | | | | L | ≤ 0.2V | ≤ 0.2V ≥Vcc -0.2V Port Selected (CMOS Active) | | | | | | | Vн | X | Port Deselected (TTL Inactive) | | | | | н | X | VIL | Port Deselected (TTL Inactive) | | | | | | ≥Vcc -0.2V | X | Port Deselected (CMOS Inactive) | | | | | | Х | ≤0.2V | Port Deselected (CMOS Inactive) | | | | #### NOTES: 3592 tbl 02 - 1. Chip Enable references are shown above with the actual $\overline{CE}_0$ and $\overline{CE}_1$ levels; $\overline{CE}$ is a reference only. - 2. Port "A" and "B" references are located where $\overline{\text{CE}}$ is used. - 3. "H" = VIH and "L" = VIL. - 4. $\overline{\text{CE}}$ and $\overline{\text{MBSEL}}$ cannot both be active at the same time. #### Truth Table II - Non-Contention Read/Write Control | | | Inpu | uts <sup>(1)</sup> | | | Out | puts | | |------------------|-------------|------|--------------------|----|------------------|---------|--------------------|--------------------------| | <u>CE</u> (2) | R/ <b>W</b> | 뜽 | ŪB | lВ | MBSEL | I/O8-15 | I/O <sub>0-7</sub> | Mode | | Н | Х | Х | Х | Х | Ι | High-Z | High-Z | Deselcted: Power-Down | | X <sup>(3)</sup> | х | Х | Ι | Ι | X <sup>(3)</sup> | High-Z | High-Z | Both Bytes Deselected | | L | L | Х | L | Η | Ι | DATAN | High-Z | Write to Upper Byte Only | | L | L | Х | Ι | ٦ | Ι | High-Z | DATAIN | Write to Lower Byte Only | | L | L | Х | L | ١ | Ι | DATAN | DATAIN | Write to Both Bytes | | L | н | ١ | L | Η | Ι | DATAout | High-Z | Read Upper Byte Only | | L | н | L | Н | L | Н | High-Z | DATAout | Read Lower Byte Only | | L | н | ٦ | L | ٦ | Ι | DATAout | DATAout | Read Both Bytes | | X <sup>(3)</sup> | Х | Н | Х | Х | X <sup>(3)</sup> | High-Z | High-Z | Outputs Disabled | #### NOTES 3592 tbl 03 - 1. BAoL BA1L ≠ BA0R BA1R: cannot access same bank simultaneously from both ports. - 2. Refer to Truth Table I. - 3. $\overline{CE}$ and $\overline{MBSEL}$ cannot both be active at the same time. ## Truth Table III - Mailbox Read/Write Control(1) | | Inputs | | | | | | puts | | |-------------------|--------|----|------------------|------------------|-------|---------|--------------------|-------------------------------------------| | CE <sup>(2)</sup> | R/W | ŌĒ | ŪB | IВ | MBSEL | I/O8-15 | I/O <sub>0-7</sub> | Mode | | Н | Н | L | X <sup>(3)</sup> | X <sup>(3)</sup> | L | DATAout | <b>DATA</b> out | Read Data from Mailbox, ↓clears interrupt | | Н | Н | L | L | L | L | DATAout | <b>DATA</b> out | Read Data from Mailbox, ↓clears interrupt | | Н | L | Х | L <sup>(3)</sup> | L <sup>(3)</sup> | L | DATAIN | DATAIN | Write Data into Mailbox | | L | Х | Х | Х | Х | L | _ | _ | Not Allowed | #### NOTES: 3592 tbl 04 - 1. There are four mailbox locations per port written to and read from all the I/O's (I/Oo-I/O1s). These four mailboxes are addressed by Ao-As. Refer to Truth Table V. - 2. Refer to Truth Table I. - 3. Each mailbox location contains a 16-bit word, controllable in bytes by setting input levels to UB and LB appropriately. ## **Absolute Maximum Ratings**(1) | Symbol | Rating | Commercial<br>& Industrial | <b>U</b> nit | |----------------------|--------------------------------------------|----------------------------|--------------| | VTERM <sup>(2)</sup> | Terminal Voltage<br>with Respect<br>to GND | -0.5 to +7.0 | <b>V</b> | | TBIAS | Temperature<br>Under Bias | -55 to +125 | °C | | Тѕтс | Storage<br>Temperature | -55 to +125 | °C | | Юит | DC Output<br>Current | 50 | mA | ## NOTES: 3592 tol 05 - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. VTERM must not exceed Vcc + 10% for more than 25% of the cycle time or 10ns maximum, and is limited to $\leq$ 20mA for the period of VTERM $\geq$ Vcc + 10%. ## Capacitance<sup>(1)</sup> #### (TA = +25°C, f = 1.0mhz) TQFP Package | Sy <b>m</b> bol | Para <b>m</b> eter | Conditions <sup>(2)</sup> | Max. | <b>U</b> nit | |---------------------|--------------------|---------------------------|------|--------------| | Cin | Input Capacitance | VIN = 3dV | 9 | pF | | Cout <sup>(3)</sup> | Output Capacitance | Vout = 3dV | 10 | pF | #### NOTES: - This parameter is determined by device characterization but is not production tested. - 3dV represents the interpolated capacitance when the input and output signals switch from 0V to 3V or from 3V to 0V. - 3. Cout represents Ci/o as well. ## **Maximum Operating Temperature** and Supply Voltage<sup>(1,2)</sup> | Grade | A <b>m</b> bient<br><b>T</b> emperature | GND | Vcc | |------------|-----------------------------------------|-----|-------------------| | Commercial | 0°C to +70°C | 0\ | 5.0V <u>+</u> 10% | | Industrial | -40°C to +85°C | 0V | 5.0V ± 10% | #### NOTES: 3592 tbl 06 - 1. This is the parameter TA. - Industrial temperature: for specific speeds, packages and powers contact your sales office. ## Recommended DC Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|--------------------|---------------------|------|--------|------| | Vcc | Supply Voltage | 4.5 | 5.0 | 5.5 | ٧ | | GND | Ground | 0 | 0 | 0 | ٧ | | VIH | Input High Voltage | 2.2 | _ | 6.0(2) | ٧ | | V⊩ | Input Low Voltage | -0.5 <sup>(1)</sup> | _ | 0.8 | ٧ | #### 3592 tbl 07 - NOTES: - 1. $V_{IL} \ge -1.5V$ for pulse width less than 10ns. - 2. VTERM must not exceed Vcc + 10%. ## DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (Vcc = 5.0V ± 10%) | | | | 707288\$ | | 7072 | | | |--------|--------------------------------------|-----------------------------------------|----------|------|------|------|------| | Symbol | Parameter | Test Conditions | Min. | Max. | Min. | Max. | Unit | | ILI | Input Leakage Current <sup>(1)</sup> | Vcc = 5.5V, Vin = 0V to Vcc | _ | 10 | _ | 5 | μA | | LO | Output Leakage Current | CE = ViH, MBSEL = ViH, Vout = 0V to Vcc | _ | 10 | _ | 5 | μA | | Vol | Output Low Voltage | IoL = +4mA | _ | 0.4 | _ | 0.4 | ٧ | | Voн | Output High Voltage | юн = -4mA | 2.4 | _ | 2.4 | _ | ٧ | #### NOTE 1. At Vcc ≤ 2.0V, input leakages are undefined. 3592 tbl 09 # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range $^{(1,6,7)}$ (Vcc = 5.0V ± 10%) | | | | | | 70728<br>Co <b>m</b> 'l | | 70728<br>Co <b>m</b> 'l | | 70728<br>Com'l | | | |-----------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|-----------------------------|------------|-----------------------------|------------|----------------|------------|------| | Sy <b>m</b> bol | Para <b>m</b> eter | Test Condition | Versi | on | <b>T</b> yp. <sup>(2)</sup> | Max. | <b>T</b> yp. <sup>(2)</sup> | Max. | Тур.(2) | Max. | Unit | | Icc | Dynamic Operating Current (Both Ports Active) | CE = VIL, Outputs Open MBSEL = VIH f = fMax <sup>(3)</sup> | COM'L | S<br>L | 220<br>220 | 350<br>300 | 200<br>200 | 340<br>290 | 190<br>190 | 330<br>280 | mA | | | | T = TMAX <sup>O</sup> | IND | Ş<br>L | 1 1 | | 250<br>250 | 370<br>320 | 240<br>240 | 360<br>310 | | | ISB1 | Standby Current<br>(Both Ports - TTL Level | CEL = CER = VIH<br>MBSELR = MBSELL = VIH<br>f = MAX <sup>(3)</sup> | COM'L | Ş<br>L | 50<br>50 | 90<br>65 | 45<br>45 | 90<br>65 | 40<br>40 | 90<br>65 | mA | | | Inputs) | T = IMAX <sup>®</sup> / | IND | Ş<br>L | 1 1 | | 45<br>45 | 100<br>75 | 40<br>40 | 100<br>75 | | | ISB2 | Standby Current<br>(One Port - TTL Level Inputs) | CE"A" = VIL and CE"B" = VIH <sup>(5)</sup> Active Port Outputs Open, f=fMaX <sup>(3)</sup> | COM'L | S<br>L | 130<br>130 | 230<br>200 | 120<br>120 | 215<br>185 | 110<br>110 | 200<br>170 | mA | | | | MBSELR = MBSELL = VH | IND | S<br>L | | | 140<br>140 | 235<br>205 | 130<br>130 | 220<br>190 | | | ISB3 | Full Standby Current (Both<br>Ports - All CMOS Level | Both Ports CEL and<br>CER ≥ Vcc - 0.2V | COM'L | Ş<br>L | 1.5<br>1.5 | 15<br>5 | 1.5<br>1.5 | 15<br>5 | 1.5<br>1.5 | 15<br>5 | mA | | | Inputs) | $ \begin{array}{l} \text{VIN} \geq \text{VCC} - 0.2 \text{V or} \\ \text{VIN} \leq 0.2 \text{V, f} = 0^{(4)} \\ \overline{\text{MBSELR}} = \overline{\text{MBSELL}} \geq \text{VCC} - 0.2 \text{V} \end{array} $ | IND | S<br>L | 1 1 | | 1.5<br>1.5 | 30<br>10 | 1.5<br>1.5 | 30<br>10 | | | ISB4 | Full Standby Current<br>(One Port - All CMOS Level | CE"a" ≤ 0.2V and<br>CE"b" ≥ Vcc - 0.2V <sup>(5)</sup> | COM'L | Ş<br>L | 145<br>145 | 230<br>195 | 135<br>135 | 210<br>180 | 130<br>130 | 200<br>170 | mA | | | ilipuis) | Inputs) | | S<br>L | _ | _ | 135<br>135 | 230<br>200 | 130<br>130 | 220<br>190 | | 3592 tbl 10 - 1. 'X' in part numbers indicates power rating (S or L). - 2. Vcc = 5V, TA = +25°C, and are not production tested. Icccc = 120mA (Typ.) - 3. At f = fmax, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/ trc, and using "AC Test Conditions" of input levels of GND to 3V. - 4. f = 0 means no address or control lines change. - 5. Port "A" may be either left or right port. Port "B" is the opposite from port "A". - 6. Refer to Truth Table I. - 7. Industrial temperature: for specific speeds, packages and powers contact your sales office. #### **AC Test Conditions** ∆ tace/taa (Typical, ns) 2 | Input Pulse Levels | GND to 3.0V | |-------------------------------|-------------------| | Input Rise/Fall Times | 3ns Max. | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | Figures 1,2 and 3 | 3592 tbl 11 - 10pF is the I/O capacitance of this device, and 30pF is the **AC Test Load Capacitance** 80 100 120 140 160 180 200 3592 drw 05 Figure 1. AC Output Test Load Figure 2. Output Test Load (for tLZ, tHZ, tWZ, tOW) \*Including scope and jig. 3592 tbl 12 Figure 3. Lumped Capacitance Load Typical Derating Curve Capacitance (pF) 40 60 ## **AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range** (4,6) | | | | <b>38X</b> 15<br>I Only | | <b>38X</b> 20<br>I Only | | <b>38X</b> 25<br>I Only | | |-----------------|--------------------------------------------------|------|-------------------------|------|-------------------------|------|-------------------------|------| | Sy <b>m</b> bol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | READ CYCLE | | | | | | | | | | trc | Read Cycle Time | 15 | | 20 | | 25 | | ns | | <b>t</b> AA | Address Access Time | _ | 15 | _ | 20 | | 25 | ns | | tace | Chip Enable Access Time <sup>(3)</sup> | | 15 | _ | 20 | _ | 25 | ns | | tabe | Byte Enable Access Time <sup>(3)</sup> | | 15 | | 20 | | 25 | ns | | <b>t</b> AOE | Output Enable Access Time | _ | 9 | _ | 10 | _ | 11 | ns | | tон | Output Hold from Address Change | 3 | _ | 3 | | 3 | _ | ns | | <b>t</b> .z | Output Low-Z Time <sup>(1,2)</sup> | 0 | | 0 | | 0 | _ | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | _ | 8 | _ | 9 | | 10 | ns | | tpu | Chip Enable to Power Up Time <sup>(2,5)</sup> | 0 | _ | 0 | | 0 | | ns | | <b>t</b> PD | Chip Disable to Power Down Time <sup>(2,5)</sup> | _ | 15 | _ | 20 | _ | 25 | ns | | <b>t</b> MOP | Mailbox Flag Update Pulse (OE or MBSEL) | 10 | _ | 10 | | 10 | | ns | | <b>t</b> MAA | Mailbox Address Access Time | | 15 | | 20 | | 25 | ns | - 1. Transition is measured ±200mV from Low or High-impedance voltage with Output Test Load (Figure 2). - This parameter is guaranteed by device characterization, but is not production tested. - To access RAM, $\overline{CE}$ = VIL and $\overline{MBSEL}$ = VIH. To access mailbox, $\overline{CE}$ = VIH and $\overline{MBSEL}$ = VIL. - 'X' in part numbers indicates power rating (S or L). 4. - Refer to Truth Table I. - Industrial temperature: for specific speeds, packages and powers contact your sales office. ### Assigning the Banks via the External Bank Selects There are four bank select pins available on the IDT707288, and each of these pins is associated with a specific bank within the memory array. The pins are user-controlled inputs: access to a specific bank is assigned to a particular port by setting the input to the appropriate level. The process of assigning the banks is detailed in Truth Table IV. Once a bank is assigned to a port, the owning port has full access to read and write within that bank. The opposite port is unable to access that bank until the user reassigns the port. Access by a port to a bank which it does not control will have no effect if written, and if read unknown values on Do-D15 will be returned. Each port can be assigned as many banks within the array as needed, up to and including all four banks. The bank select pin inputs must be set at either VIH or VIL-these inputs are nottri-statable. When changing the bankassignments, accesses of the affected banks must be suspended. Accesses may continue uninterrupted in banks that are not being reallocated. ## Truth Table IV – Memory Bank Assignment (CE = Vін)<sup>(2,3)</sup> | BKSEL0 | BKSEL1 | BKSEL2 | BKSEL3 | BANK AND<br>DIRECTION <sup>(1)</sup> | |--------|--------|--------|--------|--------------------------------------| | Н | Х | Х | Х | BANK 0 LEFT | | Х | Н | Х | Х | BANK 1 LEFT | | Х | Х | Н | Х | BANK 2 LEFT | | Х | Х | Х | Н | BANK 3 LEFT | | L | Х | Х | Х | BANK 0 RIGHT | | Х | L | Х | Х | BANK 1 RIGHT | | Х | Х | L | Х | BANK 2 RIGHT | | Х | Х | Х | L | BANK 3 RIGHT | #### **NOTES:** 3592 tbl 13 - Bank 0 refers to the first 16Kx16 memory spaces, Bank 1 to the second 16Kx16 memory spaces, Bank 2 to the third 16Kx16 memory spaces, and Bank 3 to the fourth 16Kx16 memory spaces. 'LEFT' indicates the bank is assigned to the left port; 'RIGHT' indicates the bank is assigned to the right port. 0-4 banks may be assigned to either port. - The bank select pin inputs must be set at either ViH or ViL these inputs are not tri-statable. When changing the bank assignments, accesses of the affected banks must be suspended. Accesses may continue uninterrupted in banks that are not beign reallocated. - 3. 'H' = VIH, 'L' = VIL, 'X' = Don't Care. ## Mailbox Interrupts and Interrupt Control Registers If the user chooses the mailbox interrupt function, four mailbox locations are assigned to each port. These mailbox locations are external to the memory array. The mailboxes are accessed by setting $\overline{\text{MBSEL}}$ = VIL while holding $\overline{\text{CE}}$ = VIH. The mailboxes are 16 bits wide and controllable by byte: the message is user-defined since these are addressable SRAM locations. An interrupt is generated to the opposite port upon writing to the upper byte of any mailbox location. A port can read the message it has just written in order toverify it: this read will not alter the status of the interrupt sent to the opposite port. The interrupted port can clear the interrupt by reading the upper byte of the applicable mailbox. This read will not alter the contents of the mailbox. The use of mailboxes to generate interrupts to the opposite port and the reading of mailboxes to clear interrupts is detailed in Truth Table V. If desired, any of the mailbox interrupts can be independently masked via software. Masking of the interrupt sources is done in the Mask Register. The masks are individual and independent: a port can mask any combination of interrupt sources with no effect on the other sources. Each port can modify only its own Mask Register. The use of this register is detailed in Truth Table V. Two registers are provided to permit interpretation of interrupts: these are the Interrupt Cause Register and the Interrupt Status Register. The Interrupt Cause Register gives the user a snapshot of what has caused the interrupt to be generated - the specific mailbox written to by the opposite port. The information in this register provides post-mask signals: interrupt sources that have been masked will not be updated. The Interrupt Status Register gives the user the status of all bits that could potentially cause an interrupt regardless of whether they have been masked. The use of the Interrupt Cause Register and the Interrupt Status Register is detailed in Truth Table V. ## Truth Table V – Mailbox Interrupts ( $\overline{CE} = V_{IH}$ )<sup>(8,9)</sup> | MB | | | | | | | | | | | | | | | | | | | | | | | | | | | |-----------|-----|-----|-----|----|----|----|----|-----|----|-----|------|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------------------------------------------| | MB<br>SEL | R/W | ŪB | LΒ | A5 | A4 | A3 | A2 | A1 | A0 | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7 | D8 | D9 | D10 | D11 | D12 | D13 | D14 | D15 | DESCRIPTION | | L | Х | Х | Х | L | L | L | L | L | L | RE | SERV | ED (7) | | | | | | | | | | | | | | RESERVED (7) | | L | Х | Х | Х | : | : | : | ÷ | - : | : | RE | SERV | ED (7) | | | | | | | | | | | | | | RESERVED (7) | | L | (1) | (1) | (1) | Н | L | L | L | L | L | Х | Х | Χ | Х | Χ | Χ | Х | Χ | Χ | Х | Х | Χ | Χ | Х | Χ | Х | MAILBOX 0 - SET INTERRUPT ON OPPOSITE PORT | | L | (1) | (1) | (1) | Н | L | L | L | L | Н | Х | Х | Χ | Х | Х | Х | Х | Χ | Χ | Х | Χ | Χ | Х | Χ | Χ | Х | MAILBOX 1 - SET INTERRUPT ON OPPOSITE PORT | | L | (1) | (1) | (1) | Н | L | L | L | Н | L | Х | Х | Χ | Х | Х | Χ | Х | Χ | Χ | Х | Х | Χ | Х | Х | Χ | Х | MAILBOX 2 - SET INTERRUPT ON OPPOSITE PORT | | L | (1) | (1) | (1) | Н | L | L | L | Н | Н | Х | Х | Χ | Х | Х | Х | Х | Χ | Χ | Х | Χ | Χ | Х | Χ | Χ | Х | MAILBOX 3 - SET INTERRUPT ON OPPOSITE PORT | | 1 | Н | (2) | (2) | Ξ | L | L | Н | L | L | Х | Х | Х | Х | Х | Х | Х | Х | Χ | Х | Х | Х | Х | Х | Х | Х | MAILBOX 0 - CLEAR OPPOSITE PORT INTERRUPT | | 1 | н | (2) | (2) | Ξ | L | L | Н | L | Н | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | MAILBOX 1 - CLEAR OPPOSITE PORT INTERRUPT | | 1 | Н | (2) | (2) | Ξ | L | L | Н | Н | L | Χ | Х | Χ | Χ | Χ | Χ | Х | Χ | Χ | Х | Χ | Χ | Х | Χ | Χ | Х | MAILBOX 2 - CLEAR OPPOSITE PORT INTERRUPT | | 1 | н | (2) | (2) | Ξ | L | L | Н | Н | Н | Χ | Χ | Χ | Χ | Χ | Χ | Х | Χ | Χ | Χ | Χ | Χ | Х | Χ | Χ | Χ | MAILBOX 3 - CLEAR OPPOSITE PORT INTERRUPT | | L | (3) | (3) | (3) | Η | L | Н | L | L | L | (4) | (4) | (4) | (4) | (5) | (5) | (5) | (5) | (6) | (6) | (6) | (6) | Х | Х | Х | Х | MAILBOX INTERRUPT CONTROLS | | L | Х | Х | Х | : | : | : | : | : | : | RE | SERV | ED (7) | | | | | | | | | | | | | | RESERVED (7) | | L | Х | Х | Х | Ξ | Н | Н | Н | Н | Н | RE | SERV | ED (7) | | | | | | | | | | | | | | RESERVED (7) | - 1. There are four independent mailbox locations available to each side, external to the standard memory array. The mailboxes can be written to in either 8-bit or 16-bit widths. The upper byte of each mailbox has an associated interrupt to the opposite port. The mailbox interrupts can be individually masked if desired, and the status of the interrupt determined by polling the Interrupt Status Register (see Note 6 for this table). A port can read its own mailboxes to verify the data written, without affecting the interrupt which is sent to the opposite port. - 2. These registers allow a port to read the data written to a specific mailbox location by the opposite port. Reading the upper byte of the data in a particular mailbox clears the interrupt associated with that mailbox without modifying the data written. Once the address and R/W are stable, the actual clearing of the interrupt is triggered by the transition of MBSEL from Viii to Viii. - 3. This register contains the Mask Register (bits D<sub>0</sub>-D<sub>3</sub>), the Interrupt Cause Register (bits D<sub>4</sub>-D<sub>7</sub>), and the Interrupt Status Register (bits D<sub>8</sub>-D<sub>11</sub>). The controls for RM, UB, and LB are manipulated in accordance with the appropriate function. See Notes 4, 5, and 6 for this table. Bits D<sub>12</sub>-D<sub>15</sub> are "Don't Care". - 4. This register, the Mask Register, allows the user to independently mask the various interrupt sources. Writing VIH to the appropriate bit (Do = Mailbox 0, D1 = Mailbox 1, D2 = Mailbox 2, and D3 = Mailbox 3) disables the interrupt, while writing VIL enables the interrupt. All four bits in this register must be written at the same time. This register can be read at any time to verify the mask settings. The masks are individual and independent: any single interrupt source can be masked with no effect on the other sources. Each port can modify only its own mask settings. - 5. This register, the Interrupt Cause Register, gives the user a snapshot of what has caused the interrupt to be generated. Reading Vol for a specific bit (D4 = Mailbox 0, D5 = Mailbox 1, D6 = Mailbox 2, and D7 = Mailbox 3) indicates that the associated interrupt source has generated an interrupt. Acknowledging the interrupt clears the bit in this register (see Note 2 for this table). This register provides post-mask information: if the interrupt source has been masked, the associated bit in this register will not update. - 6. This register, the Interrupt Status Register, gives the user the status of all interrupt sources that could potentially cause an interrupt regardless of whether they have been masked. Reading Vol. for a specific bit (D8 = Mailbox 0, D9 = Mailbox 1, D10 = Mailbox 2, and D11 = Mailbox 3) indicates that the associated interrupt source has generated an interrupt. Acknowledging the interrupt clears the associated bit in this register (see Note 2 for this table). This register provides pre-mask information: regardless of whether an interrupt source has been masked, the associated bit in this register will update. - 7. Access to registers defined as "RESERVED" will have no effect, if written, and if read unknown values on Do-D15 will be returned. - 8. These registers are not guaranteed to initialize in any known state. At power-up, the initialization sequence should include the set-up of these registers. - 9. 'L' = VIL or Vol, 'H' = VIH or Voh, 'X' = Don't Care. ## Waveform of Read Cycles<sup>(4)</sup> #### NOTES: - Timing depends on which signal is asserted last, \(\overline{CE}\), \(\overline{OE}\), \(\overline{LB}\), or \(\overline{UB}\). Timing depends on which signal is de-asserted first \(\overline{CE}\), \(\overline{OE}\), \(\overline{LB}\), or \(\overline{UB}\). - 3. Start of valid data depends on which timing becomes effective last: taoe, tace, tabe or taa. - 4. MBSEL = VIH. - 5. Refer to Truth Table I. ## **Timing of Power-Up Power-Down** ## AC Electrical Characteristics Over the Operating Temperature and Supply Voltage<sup>(5,6)</sup> | | | | B8X15<br>I Only | | 88X20<br>I Only | 7072<br>Com' | | | |-------------|----------------------------------------------------|------|-----------------|------|-----------------|--------------|------|------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | WRITE CYCLE | | | | | | | | | | twc | Write Cycle Time | 15 | | 20 | _ | 25 | | ns | | tew | Chip Enable to End-of-Write <sup>(3)</sup> | 12 | - | 15 | _ | 20 | | ns | | taw | Address Valid to End-of-Write | 12 | | 15 | _ | 20 | | ns | | tas | Address Set-up Time <sup>(3)</sup> | 0 | | 0 | _ | 0 | | ns | | tBS | Bank Set-up Time | 0 | | 0 | _ | 0 | | ns | | twp | Write Pulse Width | 12 | | 15 | _ | 20 | | ns | | twr | Write Recovery Time | 0 | | 0 | _ | 0 | | ns | | tow | Data Valid to End-of-Write | 15 | | 15 | _ | 20 | | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | | 8 | _ | 9 | _ | 10 | ns | | ton | Data Hold Time <sup>(4)</sup> | 0 | | 0 | _ | 0 | | ns | | twz | Write Enable to Output in High-Z <sup>(1,2)</sup> | | 8 | _ | 9 | _ | 10 | ns | | tow | Output Active from End-of-Write <sup>(1,2,4)</sup> | 3 | | 3 | _ | 3 | | ns | | tmwrd | Mailbox Write to Read Time | 5 | | 5 | _ | 5 | | ns | NOTES: 3592 tbl 15 - 1. Transition is measured ±200mV from Low or High-impedance voltage with Output Test Load (Figure 2). - 2. This parameter is guaranteed by device characterization, but is not production tested. - 3. To access RAM, CE = VIL and MBSEL = VIH. To access mailbox, CE = VIH and MBSEL = VIL. Either condition must be valid for the entire tew time. Refer to Truth Tables I and III. - 4. The specification for toh must be met by the device supplying write data to the RAM under all operating conditions. Although toh and tow values will vary over voltage and temperature, the actual toh will always be smaller than the actual tow. - 5. 'X' in part numbers indicates power rating (S or L). - 6. Industrial temperature: for specific speeds, packages and powers contact your sales office. ## Timing Waveform of Write Cycle No. 1, R/W Controlled Timing<sup>(1,5,8)</sup> ## Timing Waveform of Write Cycle No. 2, $\overline{\text{CE}}$ , $\overline{\text{UB}}$ , $\overline{\text{LB}}$ Controlled Timing<sup>(1,5)</sup> - 1. R/ $\overline{W}$ or $\overline{CE}$ or $\overline{UB}$ and $\overline{LB}$ = ViH during all address transitions. - 2. A write occurs during the overlap (tew or twp) of a $\overline{CE} = VIL$ and a $R\overline{W} = VIL$ for memory array writing cycle. - 3. twn is measured from the earlier of $\overline{\text{CE}}$ or $\overline{\text{R/W}}$ (or $\overline{\text{MBSEL}}$ or $\overline{\text{R/W}}$ ) going to ViH to the end of write cycle. - 4. During this period, the I/O pins are in the output state and input signals must not be applied. - 5. If the $\overline{\text{CE}}$ or $\overline{\text{MBSEL}}$ = VIL transition occurs simultaneously with or after the R/ $\overline{\text{W}}$ = VIL transition, the outputs remain in the High-impedance state. - 6. Timing depends on which enable signal is asserted last, $\overline{CE}$ or $R\overline{W}$ . - 7. This parameter is guaranteed by device characterization, but is not production tested. Transition is measured ±200mV from steady state with the Output Test Load (Figure 2). - 8. If $\overline{OE} = VIL$ during R/W controlled write cycle, the write pulse width must be the larger of twp or (twz + tow) to allow the I/O drivers to turn off and data to be placed on the bus for the required tow. If $\overline{OE} = VIH$ during an R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp. - 9. To access RAM, $\overline{\text{CE}} = \text{V}_{\text{IL}}$ and $\overline{\text{MBSEL}} = \text{V}_{\text{IH}}$ . To access mailboxes, $\overline{\text{CE}} = \text{V}_{\text{IH}}$ and $\overline{\text{MBSEL}} = \text{V}_{\text{IL}}$ . tew must be met for either condition. - 10. Refer to Truth Table I. ## Timing Waveform of Left Port Write to right Port Read of Same Data<sup>(1,2,3)</sup> #### NOTES: - 1. $\overline{UB}$ and $\overline{LB}$ are controlled as necessary to enable the desired byte accesses. - 2. Timing for Right Port Write to Left Port Read is identical. - 3. Refer to Truth Table I and IV. ## Timing Waveform of Mailbox Read after Write Timing, Either Side(1,2) - 1. $\overline{CE}$ = ViH for the duration of the above timing (both write and read cycle), refer to Truth Table I. - 2. $\overline{\text{UB}}$ and $\overline{\text{LB}}$ are controlled as necessary to enable the desired byte accesses. ## AC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(1,2)</sup> | | | | 88X15<br>I Only | | 38X20<br>'I Only | 707288X25<br>Com'l Only | | | | | | | |------------------|----------------------|------|-----------------|------|------------------|-------------------------|------|------|--|--|--|--| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | | | | | INTERRUPT TIMING | | | | | | | | | | | | | | tas | Address Set-up Time | 0 | | 0 | | 0 | | ns | | | | | | twr | Write Recovery Time | 0 | | 0 | _ | 0 | | ns | | | | | | tins | Interrupt Set Time | | 15 | | 20 | | 25 | ns | | | | | | tinr | Interrupt Reset Time | _ | 15 | | 20 | | 25 | ns | | | | | #### NOTES: 3592 tbl 16 - 1. 'X' in part numbers indicates power rating (S or L). - 2. Industrial temperature: for specific speeds, packages and powers contact your sales office. ## **Waveform of Interrupt Timing**<sup>(1,5)</sup> - 1. All timing is the same for left and right ports. Port "A" may be either the left or right port. Port "B" is the port opposite from port "A". - 2. See Interrupt Truth Table V. - 3. Timing depends on which enable signal ( $\overline{\text{CE}}$ or $R/\overline{W}$ ) is asserted last. - 4. Timing depends on which enable signal $(\overline{CE} \text{ or } R/\overline{W})$ is de-asserted first. - 5. Refer to Truth Table I. ## **Depth and Width Expansion** The IDT707288 features dual chip enables (refer to Truth Table I) in order to facilitate rapid and simple depth expansion with no requirements for external logic. Figure 4 illustrates how to control the various chip enables in order to expand two devices in depth. The IDT707288 can also be used in applications requiring expanded width, as indicated in Figure 4. Since the banks are allocated at the discretion of the user, the external controller can be set up to drive the input signals for the various devices as required to allow for 32-bit or wider applications. Figure 4. Depth and Width Expansion with IDT707288 #### NOTE 1. This signal is provided by external logic. It is not a bit present on the address bus. #### ORDERING INFORMATION #### NOTE: Industrial temperature range is available. For specific speeds, packages and powers contact your sales office. ## **Datasheet Document History** 1/18/99: Initiated datasheet document history Converted to new format Cosmetic and typographical corrections Page 2 Added additional notes to pin configurations 3/11/99 Removed preliminary note Cosmetic and typographical corrections **CORPORATE HEADQUARTERS** 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com for Tech Support: 831-754-4613 DualPortHelp@idt.com ### PACKAGE DIAGRAM OUTLINES ### TQFP (Continued) | | DWG # | | PN64- | 1 | DWC | ; <b> </b> | PN80 | -1 | DW | G / | PN10 | 0-1 | DW | DWG # PN12 | | 0-1 | |-----|-------|----------|-------|-----|-----------|--------------------------------------------------|------|-----|-----------|----------------|------|--------|-----------|----------------|------|----------| | Ş | JEDE | C VARIAT | ION | Z | JEDE | EC VARIATION N JEDEC VARIATION N JEDEC VARIATION | | | | | ION | l " | | | | | | B | | BP | | P | BQ | | | P | BR | | | Ŷ | BS | | | P | | , | MIN | NOM | MAX | E | MIN | NOM | MAX | Ē | MIN | NOM | MAX | ] É | MIN | NOM | MAX | 7 É | | A | - | | 1.60 | | _ | - | 1.60 | | - | - <sup>-</sup> | 1.60 | | | - | 1.60 | | | A1 | .05 | .10 | .15 | | .05 | .10 | .15 | | .05 | .10 | .15 | | .05 | .10 | .15 | | | A2 | 1.35 | 1.40 | 1.45 | | 1.35 | 1.40 | 1.45 | | 1.35 | 1.40 | 1.45 | | 1.35 | 1.40 | 1.45 | | | ٥ | | 6.00 BS | C | 4 | 16.00 BSC | | | 4 | | 16.00 BSC | | | | 6.00 85 | c | 4 | | 01 | 1 | 14.00 BS | С | 5,2 | 1 | 14.00 BSC | | | 14.00 BSC | | | 5,2 | 14.00 BSC | | | 5,2 | | E | 1 | 16.00 BS | C | 4 | 1 | 6.00 85 | С | 4 | 16.00 BSC | | | 4 | 16.00 BSC | | | 4 | | E١ | .1 | 4.00 BS | С | 5,2 | 1 | 4.00 BS | С | 5,2 | 14.00 BSC | | | 5,2 | 14.00 BSC | | | 5.2 | | N | | 64 | | | | 80 | | | | 100 | | | 120 | | | T | | e | | .80 BSC | | | | .65 BSC | | | | .50 BSC | | | | .40 BSC | | <b>†</b> | | Ь | .30 | .37 | .45 | 7 | .22 | .32 | .38 | 7 | .17 | .22 | .27 | 7 | .13 | .18 | .23 | 7 | | ы | .30 | .35 | .40 | | .22 | .30 | .33 | | .17 | .20 | .23 | | .13 | .16 | .19 | 1 | | ccc | - | - | .10 | | - | _ | .10 | | - | i - | .08 | $\top$ | _ | <del> -</del> | .08 | | | ppp | - | _ | .20 | | - | - | .13 | | - | <b> </b> | .08 | | - | - | .07 | 1 | #### NOTES: - 1 ALL DIMENSIONING AND TOLERANCING CONFORM TO ANSI Y14.5M-1982 - TOP PACKAGE MAY BE SMALLER THAN BOTTOM PACKAGE BY .15 mm - ⚠ DATUMS A-B AND -D- TO BE DETERMINED AT DATUM PLANE -H- - Δ DIMENSIONS D AND ε ARE TO BE DETERMINED AT SEATING PLANE -C- - DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION IS .25 mm PER SIDE. D1 AND E1 ARE MAXIMUM BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH - DETAILS OF PIN 1 IDENTIFIER IS OPTIONAL BUT MUST BE LOCATED WITHIN THE ZONE INDICATED - DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION IS .08 mm in excess of the 6 dimension at maximum material condition. Dambar cannot be located on the lower radius or the foot. - A EXACT SHAPE OF EACH CORNER IS OPTIONAL - THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN .10 AND .25 mm FROM THE LEAD TIP - 10 ALL DIMENSIONS ARE IN MILLIMETERS - 11 This outline conforms to jedec publication 95 registration MO-136, variation 8P, 8Q, 8R & 8S | | REVISIONS | | | | | | | | | | | | |-------|-----------|------------------------|----------|----------|--|--|--|--|--|--|--|--| | DCN | REV | DESCRIPTION | DATE | APPROVED | | | | | | | | | | 22167 | 00 | INITIAL RELEASE | 03/12/92 | T. VU | | | | | | | | | | 23823 | 01 | ADD 80 & 100 LD | 02/26/93 | T. VU | | | | | | | | | | 24911 | 02 | ADD 120 LD | 10/06/93 | T. VU | | | | | | | | | | 27384 | 03 | REDRAW TO JEDEC FORMAT | 11/18/94 | | | | | | | | | | ## LAND PATTERN DIMENSIONS | | MIN | MAX | MRN | MAX | MIN | MAX | MIN | MAX | | |----|-------|-------|-----------|-------|-------|-------|-----------|-------|--| | ď | 16.80 | 17.00 | 16.80 | 17.00 | 16.80 | 17.00 | 16.80 | 17.00 | | | P1 | 13.80 | 14.00 | 13.80 | 14.00 | 13.80 | 14.00 | 13.80 | 14.00 | | | P2 | 12.00 | BSC | 12.35 BSC | | 12.00 | BSC | 11.60 BSC | | | | Χ | .40 | .60 | .30 | .50 | .30 | 40 | .20 | .30 | | | e | .80 ( | SC | .65 | BSC | .50 ( | 3SC | .40 BSC | | | | N | 6 | 4 | 8 | 10 | 1 | 00 | 120 | | | | TOLERANCES<br>UNLESS SPE<br>DECIMAL<br>XX±<br>XXX±<br>XXXX± | CIRED<br>ANGULAR<br>± | | Integrated Device Technology<br>2975 Stender Way, Santa Clore, CA<br>4 PHONE: (408) 727-5116<br>FAM: (408) 492-8874 TWM: 910-33 | 95054 | |-------------------------------------------------------------|-----------------------|-------|---------------------------------------------------------------------------------------------------------------------------------|-------| | APPROVALS | DATE | TITLE | PN PACKAGE OUTLINE | | | DRAWN ALA | 03/12/92 | | 14.0 X 14.0 X 1.4 mm TQFP | | | CHECKED | · · · · | | 1.00/.10 FORM | | | | | SIZE | DRAWING No. | REV | | | | С | PSC-4036 | 03 | | | | DO NO | OT SCALE DRAWING | CX_ | | | | | la | K | **■** 4825771 0021997 468 **■**