**CMOS PARALLEL FIFO** 64 x 4-BIT AND 64 x 5-BIT IDT72401 IDT72402 IDT72403 IDT72404 #### **FEATURES:** - First-In/First-Out dual-port memory - 64 x 4 organization (IDT72401/03) - 64 x 5 organization (IDT72402/04) - IDT72401/02 pin and functionally compatible with MMI67401/02 - RAM-based FIFO with low fall-through time - Low power consumption - Active: 175mW (typ.) - Maximum shift rate 45MHz - High data output drive capability - Asynchronous and simultaneous read and write - Fully expandable by bit width - Fully expandable by word depth - IDT72403/04 have Output Enable pin to enable output - High-speed data communications applications - High-performance CEMOS™ technology - Available in CERDIP, plastic DIP and SOIC - Military product compliant to MIL-STD-883, Class B - Standard Military Drawing# 5962-86846 and 5962-89523 is listed on this function. # **DESCRIPTION:** The IDT72401 and IDT72403 are asynchronous highperformance First-In/First-Out memories organized 64 words by 4 bits. The IDT72402 and IDT72404 are asynchronous high-performance First-In/First-Out memories organized as 64 words by 5 bits. The IDT72403 and IDT72404 also have an Output Enable (OE) pin. The FIFOs accept 4-bit or 5-bit data at the data input (Do-D3, 4). The stored data stack up on a firstin/first-out basis. A Shift Out (SO) signal causes the data at the next to last word to be shifted to the output while all other data shifts down one location in the stack. The Input Ready (IR) signal acts like a flag to indicate when the input is ready for new data (IR = HIGH) or to signal when the FIFO is full (IR = LOW). The Input Ready signal can also be used to cascade multiple devices together. The Output Ready (OR) signal is a flag to indicate that the output remains valid data (OR = HIGH) or to indicate that the FIFO is empty (OR = LOW). The Output Ready can also be used to cascade multiple devices together. Width expansion is accomplished by logically ANDing the Input Ready (IR) and Output Ready (OR) signals to form composite signals. Depth expansion is accomplished by tying the data inputs of one device to the data outputs of the previous device. The Input Ready pin of the receiving device is connected to the Shift Out pin of the sending device and the Output Ready pin of the sending device is connected to the Shift In pin of the receiving device. Reading and writing operations are completely asynchronous allowing the FIFO to be used as a buffer between two digital machines of widely varying operating frequencies. The 45MHz speed makes these FIFOs ideal for high-speed communication and controller applications. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B. # **FUNCTIONAL BLOCK DIAGRAM** CEMOS is a trademark of Integrated Device Technology, Inc. MILITARY AND COMMERCIAL TEMPERATURE RANGES **AUGUST 1990** ©1990 Integrated Device Technology, Inc. 6.17 DSC-2011/2 IDT72401, IDT72402, IDT72403, IDT72404 CMOS PARALLEL FIFO 64 x 4-BIT AND 64 x 5-BIT MILITARY AND COMMERCIAL TEMPERATURE RANGES # **PIN CONFIGURATIONS** # (IDT72404 Only) CERPACK **TOP VIEW** NOTES: 1. Pin 1: NC - No Connection IDT72401 OE - IDT72403 2. Pin 1: NC - No Connection IDT72402 OE - IDT72404 IDT72401, IDT72402, IDT72403, IDT72404 MILITARY AND COMMERCIAL TEMPERATURE RANGES CMOS PARALLEL FIFO 64 x 4-BIT AND 64 x 5-BIT ABSOLUTE MAXIMUM RATINGS(1) | Symbol | Rating | Commercial | Military | Unit | |-----------|--------------------------------------------|--------------|--------------|------| | VTERM | Terminal Voltage<br>with Respect<br>to GND | -0.5 to +7.0 | -0.5 to +7.0 | ٧ | | TA | Operating<br>Temperature | 0 to +70 | -55 to +125 | ů | | TBIAS | Temperature<br>Under Bias | -55 to +125 | -65 to +135 | ç | | Tstg<br>· | Storage<br>Temperature | -55 to +125 | -65 to +150 | ô | | lout | DC Output<br>Current | 50 | 50 | mA | NOTE: Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------------------|------------------------------|------|------|------|----------| | Vcc | Military Supply<br>Voltage | 4.5 | 5.0 | 5.5 | ٧ | | Vcc | Commercial Supply<br>Voltage | 4.5 | 5.0 | 5.5 | <b>V</b> | | GND | Supply Voltage | 0 | 0 | 0 | ٧ | | VIH | Input High Voltage | | - | | ٧ | | VIL <sup>(1)</sup> | Input High Voltage | _ | _ | 0.8 | ٧ | NOTE: 1. 1.5V undershoots are allowed for 10ns once per cycle. CAPACITANCE (TA = +25°C, f = 1.0MHz) | Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit | |--------|--------------------------|------------------|------|------| | CIN | Input Capacitance | VIN = OV | 5 | ρF | | Соит | Output Capacitance | Vουτ <b>=</b> 0V | 7 | ρF | NOTE: 1. This parameter is sampled and not 100% tested. 2747 tol 02 2747 tbl 03 # DC ELECTRICAL CHARACTERISTICS (Commercial: $Vcc = 5.0V \pm 10\%$ , $TA = 0^{\circ}C$ to $+70^{\circ}C$ ; Military: $Vcc = 5.0V \pm 10\%$ , $TA = -55^{\circ}C$ to $+125^{\circ}C$ ) | Symbol | Parameter | Test Conditions | Min. | Max. | Unit | |----------------------|------------------------------|-------------------------------------------------|------|----------|------| | Vic <sup>(1)</sup> | Input Clamp Voltage | | | | | | ViL | Low-Level Input Current | Vcc = Max., GND ≤ Vi ≤ Vcc | -10 | _ | μА | | ViH | High-Level Input Current | Vcc = Max., GND ≤ Vi ≤ Vcc | | 10 | μА | | VOL | Low-Level Output Current | Vcc = Min., IoL = 8mA | | 0.4 | . V | | Vон | High-Level Output Current | Vcc = Min., IoH = -4mA | 2.4 | - | . V | | los <sup>(2)</sup> | Output Short-Circuit Current | Vcc = Max., Vo = GND | -20 | -90 | mA | | İHZ | Off-State Output Current | Vcc = Max., Vo = 2.4V | | 20 | μА | | lLZ | (IDT72403 and IDT72404) | Vcc = Max., Vo = 0.4V | -20 | _ | μΑ | | кс <sup>(3, 4)</sup> | Supply Current | Vcc = Max., f = 10MHz<br>Commercial<br>Military | | 35<br>45 | mA | FIFO is able to withstand a -1.5V undershoot for less than 10ns. Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. Guaranteed but not tested. Icc measurements are made with outputs open. OE is HIGH for IDT72403/72404. For frequencies greater than 10MHZ, Icc = 35mA + (1.5mA x [f - 10MHz]) commercial, and Icc = 45mA + (1.5mA x [f - 10MHz]) military. INTEGRATED DEVICE BAE D 4825771 0006416 1 **III**IDT -46-35 MILITARY AND COMMERCIAL TEMPERATURE RANGES # **OPERATING CONDITIONS** IDT72401, IDT72402, IDT72403, IDT72404 CMOS PARALLEL FIFO 64 x 4-BIT AND 64 x 5-BIT (Commercial: $VCC = 5.0V \pm 10\%$ , $TA = 0^{\circ}C$ to $+70^{\circ}C$ ; Military: $VCC = 5.0V \pm 10\%$ , $TA = -55^{\circ}C$ to $+125^{\circ}C$ ) | | | | Com | nercial | Military and Commercial | | | | | | | | | |---------------------|--------------------------|--------|----------------|--------------------------------------|-------------------------|--------------------------------------|-------|--------------------------------------|----------------|--------------------------------------|-------|--------------------------------------|------| | | | | IDT72<br>IDT72 | 401L45<br>402L45<br>403L45<br>404L45 | IDT72 | 401L35<br>402L35<br>403L35<br>404L35 | IDT72 | 401L25<br>402L25<br>403L25<br>404L25 | IDT72<br>IDT72 | 401L15<br>402L15<br>403L15<br>404L15 | IDT72 | 401L10<br>402L10<br>403L10<br>404L10 | | | Symbol | Parameters Parameters | Figure | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | ts:H <sup>(1)</sup> | Shift in HIGH Time | 2 | 9 | | 9 | _ | 11 | | 11 | | 11 | | ns | | tsil | Shift in LOW Time | 2 | 11 | _ | 17 | _ | 24 | | 25 | Г — | 30 | _ | ns | | tios | Input Data Set-up | 2 | 0 | | 0 | _ | 0 | _ | 0 | | 0 | | ris | | tiDH | Input Data Hold Time | 2 | 13 | | 15 | | 20 | | 30 | _ | 40 | _ | กร | | tson <sup>(1)</sup> | Shift Out HIGH Time | 5 | 9 | | 9 | | 11 | _ | 11 | - | 11 | | ns | | tsol. | Shift Out LOW Time | 5 | 11 | | 17 | _ | 24 | _ | 25 | | 25 | _ | ns | | turw | Master Reset Pulse | 8 | 20 | Γ- | 25 | _ | 25 | _ | 25 | _ | 30 | | ns | | <b>TMRS</b> | Master Reset Pulse to SI | 8 | 10 | | 10 | _ | 10 | | 25 | _ | 35 | | ns | | tsia | Data Set-up to IR | 4 | 3 | | 3 | | 5 | | 5 | _ | 5 | _ | ns | | ыя | Data Hold from IR | 4 | 13 | _ | 15 | | 20 | _ | 30 | _ | 30 | _ | ns | | tson <sup>(4)</sup> | Data Set-up to OR HIGH | 7 | 0 | | 0 | | 0 | _ | 0 | | 0 | _ | ns | | | | | | | | | | | | | | | | 2747 tbi 05 10 July 20 44 6 # **AC ELECTRICAL CHARACTERISTICS** (Commercial: $VCC = 5.0V \pm 10\%$ , $TA = 0^{\circ}C$ to $+70^{\circ}C$ ; Military: $VCC = 5.0V \pm 10\%$ , $TA = -55^{\circ}C$ to $+125^{\circ}C$ ) | | | | Commercial | | Military and Commercial | | | | | | | | | |------------------------|-----------------------------------|--------|----------------------------------------------------------|------|-------------------------|--------------------------------------|-----------------|------|----------------------------------------------------------|------|----------------------------------------------------------|----------------|------| | | | | IDT72401L45<br>IDT72402L45<br>IDT72403L45<br>IDT72404L45 | | IDT72 | 401L35<br>402L35<br>403L35<br>404L35 | L35 IDT72402L25 | | IDT72401L15<br>IDT72402L15<br>IDT72403L15<br>IDT72404L15 | | IDT72401L10<br>IDT72402L10<br>IDT72403L10<br>IDT72404L10 | | | | Symbol | Parameters | Figure | Min. | Max. | Min. | Max. | Min. | Max. | Mín. | Max. | Min. | Max. | Unit | | tın | Shift In Rate | 2 | _ | 45 | | 35 | | 25 | _ | 15 | | 10 | MHz | | tiAL <sup>(1)</sup> | Shift In to Input Ready LOW | 2 | - | 18 | _ | 18 | _ | 21 | _ | 35 | _ | 40 | ns | | ขลห <sup>(1)</sup> | Shift In to Input Ready HIGH | 2 | | 18 | | 20 | _ | 28 | _ | 40 | _ | 45 | ns | | tout | Shift Out Rate | 5 | _ | 45 | - | 35 | _ | 25 | - | 15 | | 10 | MHz | | torl(1) | Shift Out to Output Ready LOW | 5 | _ | 18 | | 18 | _ | 19 | _ | 35 | _ | 40 | ns | | torx <sup>(1)</sup> | Shift Out to Output Ready HIGH | 5 | - | 19 | | 20 | _ | 34 | _ | 40 | | 55 | ns | | tooH | Output Data Hold (Previous Word) | 5 | 5 | | 5 | _ | 5 | _ | 5 | _ | 5 | _ | ns | | toos | Output Data Shift (Next Word) | 5 | <b>—</b> | 19 | _ | 20 | _ | 34 | _ | 40 | _ | 55 | ns | | tet | Data Throughput or "Fall-Through" | 4, 7 | _ | 30 | _ | 34 | | 40 | | 65 | _ | 65 | ns | | tMRORL : | Master Reset to OR LOW | 8 | _ | 25 | _ | 28 | | 35 | _ | 35 | | 40 | ns | | MAIRM | Master Reset to IR HIGH | 8 | _ | 25 | | 28 | _ | 35 | = | 35 | _ | 40 | ns | | DRMI | Master Reset to Data Output LOW | 8 | _ | 20 | _ | 20 | _ | 25 | | 35 | _ | 40 | ns | | t00E <sup>(3)</sup> | Output Valid from OE LOW | 9 | _ | 12 | _ | 15 | _ | 20 | _ | 30 | _ | 35 | ns | | tHZOE <sup>(3,4)</sup> | Output HIGH-Z from OE HIGH | 9 | | 12 | _ | 12 | _ | 15 | _ | 25 | _ | 30 | ns | | tiPH <sup>(2,4)</sup> | Input Ready Pulse HIGH | 4 | 9 | | 9 | _ | 11 | _ | 11 | | 11 | _ | ns | | tорн <sup>(2,4)</sup> | Ouput Ready Pulse HIGH | 7 | 9 | | 9 | _ | 11 | _ | 11 | _ | 11 | <del> _</del> | ns | NOTES: <sup>2/4/</sup> ENGE 2.4/4 ENGE 2.4/4 ENGE 3. Since the FIFO is a very high-speed device, care must be exercised in the design of the hardware and timing utilized within the design. Device grounding and decoupling are crucial to correct operation as the FIFO will respond to very small glitches due to long reflective lines, high capacitances and/or poor supply decoupling and grounding. A monolithic ceramic capacitor of 0.1 µF directly between Vcc and GND with very short lead length is recommended. 2. This parameter applies to FIFOs communicating with each other in a cascaded mode. IDT FIFOs are guaranteed to cascade with other IDT FIFOs of like speed grades. 3. IDT72403 and IDT72404 only. 4. Guaranteed by design but not currently tested. 7 - 46 - 35 MILITARY AND COMMERCIAL TEMPERATURE RANGES # CMOS PARALLEL FIFO 64 x 4-BIT AND 64 x 5-BIT IDT72401, IDT72402, IDT72403, IDT72404 **AC TEST CONDITIONS** | Input Pulse Levels | GND to 3.0V | |-------------------------------|--------------| | Input Rise/Fall Times | 3ns | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | See Figure 1 | | Colpor Load | See Figure 1 | 2747 drw 07 Figure 1. AC Test Load \*Including scope and iid # 3.0V GND <3ns **ALL INPUT PULSES:** # SIGNAL DESCRIPTIONS # INPUTS: #### DATA INPUT (Do-3, 4) Data input lines. The IDT72401 and IDT72403 have a 4bit data input. The IDT72402 and IDT72404 have a 5-bit data input. ### **CONTROLS:** #### SHIFT IN (SI) Shift In controls the input of the data into the FIFO. When Slis HIGH, data can be written to the FIFO via the Do-3,4 lines. #### SHIFT OUT (SO) Shift Out controls the output of data of the FIFO. When SO is HIGH, data can be read from the FIFO via the Data Output (Qo-3, 4) lines. # MASTER RESET (MR) Master Reset clears the FIFO of any data stored within. Upon power up, the FIFO should be cleared with a Master Reset. Master Reset is active LOW. #### INPUT READY (IR) When Input Ready is HIGH, the FIFO is ready for new input data to be written to it. When IR is LOW the FIFO is unavailable for new input data. Input Ready is also used to cascade many FIFOs together, as shown in Figures 10 and 11 in the Applications section. # **OUTPUT READY (OR)** When Output Ready is HIGH, the output (Qo-3, 4) contains valid data. When OR is LOW, the FIFO is unavailable for new output data. Output Ready is also used to cascade many FIFOs together, as shown in Figures 10 and 11. # **OUTPUT ENABLE (OE) (IDT72403 AND IDT72404 ONLY)** Output enable is used to read FIFO data onto a bus. Output Enable is active LOW. # **OUTPUTS:** # DATA OUTPUT (Q0-3, 4) Data Output lines. The IDT72401 and IDT72403 have a 4bit data output. The IDT72402 and IDT72404 have a 5-bit data # **FUNCTIONAL DESCRIPTION** These 64 x 4 and 64 x 5 FIFOs are designed using a dual port RAM architecture as opposed to the traditional shift register approach. This FIFO architecture has a write pointer, a read pointer and control logic, which allow simultaneous read and write operations. The write pointer is incremented by the falling edge of the Shift In (SI) control; the read pointer is incremented by the falling edge of the Shift Out (SO). The Input Ready (IR) signals when the FIFO has an available memory location; Output Ready (OR) signals when there is valid data on the output. Output Enable (OE) provides the capability of three-stating the FIFO outputs. ### **FIFO Reset** The FIFO must be reset upon power up using the Master Reset (MR) signal. This causes the FIFO to enter an empty state, signified by Output Ready (OR) being LOW and Input Ready (IR) being HIGH. In this state, the data outputs (Qo-3, 4) will be LOW. #### Data Input Data is shifted in on the LOW-to-HIGH transition of Shift In (SI). This loads input data into the first word location of the FIFO and causes input Ready to go LOW. On the HIGH-to-LOW transition of Shift In, the write pointer is moved to the next word position and input Ready (IR) goes HIGH, indicating the readiness to accept new data. If the FIFO is full, Input Ready will remain LOW until a word of data is shifted out. 4825771 0006418 5 **IN**IDT T-46-35 MILITARY AND COMMERCIAL TEMPERATURE RANGES IDT72401, IDT72402, IDT72403, IDT72404 CMOS PARALLEL FIFO 64 x 4-BiT AND 64 x 5-BIT # **Data Output** Data is shifted out on the HIGH-to-LOW transition of Shift Out (SO). This causes the internal read pointer to be advanced to the next word location. If data is present, valid data will appear on the outputs and Output Ready (OR) will go HIGH. If data is not present, Output Ready will stay LOW indicating the FIFO is empty. The last valid word read from the FIFO will remain at the FIFOs output when it is empty. When the FIFO is not empty, Output Ready (OR) goes LOW on the LOW-to-HIGH transition of Shift Out. Previous data remains on the output until the HIGH-to-LOW transition of Shift Out (SO). ### Fall-Through Mode The FIFO operates in a fall-through mode when data gets shifted into an empty FIFO. After a fall-through delay the data propagates to the output. When the data reaches the output, the Output Ready (OR) goes HIGH. Fall-through mode also occurs when the FIFO is completely full. When data is shifted out of the full FIFO, a location is available for new data. After a fall-through delay, the Input Ready goes HIGH. If Shift In is HIGH, the new data can be written to the FIFO. # **TIMING DIAGRAMS** Figure 2. Input Timing - Input Ready HIGH indicates space is available and a Shift In pulse may be applied. - Input Data is loaded into the first word. - Input Ready goes LOW indicating the first word is full. - The write pointer is incremented. - The FIFO is ready for the next word. 6. If the FIFO is full then the Input Ready remains LOW. NOTE: Shift In pulses applied while Input Ready is LOW will be ignored (see Figure 4). Figure 3. The Mechanism of Shifting Data into the FIFO # **TIMING DIAGRAMS (Continued)** T-46-35 # NOTES: - FIFO is initially full. Shift Out pulse is applied. Shift In is held HIGH. - As soon as Input Ready becomes HIGH the Input Data is loaded into the FIFO. - 5. The write pointer is incremented. Shift In should not go LOW until (tPT + tIPH). Figure 4. Data is Shifted in Whenever Shift in and input Ready are Both HIGH # NOTES: - This data is loaded consecutively A, B, C. Data is shifted out when Shift Out makes a HIGH to LOW transition. Figure 5. Output Timing # MILITARY AND COMMERCIAL TEMPERATURE RANGES # NOTES: - Input Ready HIGH indicates that data is available and a Shift In pulse may be applied. Shift Out goes HIGH causing the next step. - 3. Output Ready goes LOW. - The read pointer is incremented. - Ine read pointer is incremented. Output Ready goes HIGH indicating that new data (B) is now available at the FIFO outputs. If the FIFO has only one word loaded (A DATA) then Output Ready stays LOW and the A DATA remains unchanged at the outputs. Shift Out pulses applied when Output Ready is LOW will be ignored. Figure 6. The Mechanism of Shifting Data Out of the FIFO NOTE: 1. FIFO initially empty. Figure 7. tpt and toph Specification NOTE: 1. Worst case, FIFO initially full. Figure 8. Master Reset Timing 1. High-Z transitions are referenced to the steady-state Von -500mV and Vol. +500mV levels on the output. tHzoE is tested with 5pF load capacitance instead of 30pF as shown in Figure 1. Figure 9. Output Enable Timing, IDT72403 and IDT72404 Only # **APPLICATIONS** NOTE: 1. FIFOs can be easily cascaded to any desired path. The handshaking and associated timing between the FIFOs are handled by the inherent timing of the devices. Figure 10. 128 x 4 Depth Expansion IDT72401, IDT72402, IDT72403, IDT72404 CMOS PARALLEL FIFO 64 x 4-BIT AND 64 x 5-BIT MILITARY AND COMMERCIAL TEMPERATURE RANGES #### NOTES: - When the memory is empty, the last word will remain on the outputs until the Master Reset is strobed or a new data word falls through to the output. However, OR will remain LOW, indicating data at the output is not valid. - When the output data changes as a result of a pulse on SO, the OR signal always goes LOW before there is any change in output data and stays LOW until the new data has appeared on the outputs. Anytime OR is HIGH, there is valid stable data on the outputs. - 3. If SO is held HIGH while the memory is empty and a word is written into the input, that word will appear at the output after a fall-through time. OR will go HIGH for one internal cycle (at least toxt.) and then go back LOW again. The stored word will remain on the outputs. If more words are written into the FIFO, they will line up behind the first word and will not appear on the outputs until SO has been brought LOW. - into the FIFO, they will line up behind the first word and will not appear on the outputs until SO has been brought LOW. When the Master Reset is brought Low, the outputs are cleared to LOW, IR goes HIGH and OR goes LOW. If SI is HIGH when the Master Reset goes HIGH, the data on the inputs will be written into the memory and IR will return to the LOW state until SI is brought LOW. If SI is LOW when the Master Reset is ended, IR will go HIGH, but the data in the inputs will not enter the memory until SI goes HIGH. - FIFOs are expandable on depth and width. However, in forming wider words, two external gates are required to generate composite input and Output Ready flags. This is due to the variation of delays of the FIFOs. Figure 11. 192 x 12 Depth and Width Expansion 38E D = 4825771 0006423 9 = IDT IDT72401, IDT72402, IDT72403, IDT72404 CMOS PARALLEL FIFO 64 x 4-BIT AND 64 x 5-BIT # MILITARY AND COMMERCIAL TEMPERATURE RANGES # **ORDERING INFORMATION** T-46-35 11 2747 drw 19