Integrated Device Technology, Inc. # CMOS PARALLEL FIFO 64 x 4-BIT AND 64 x 5-BIT IDT 72401 IDT 72402 IDT 72403 IDT 72404 T-46-35 #### **FEATURES:** - · First-In/First-Out dual-port memory - 64 x 4 organization (IDT72401/03) - 64 x 5 organization (IDT72402/04) - IDT72401/02 pin and functionally compatible with MMI67401/02 - RAM-based FIFO with low fall-through time - Low power consumption - Active: 175mW (typ.) - Maximum shift-rate 45MHz - High data output drive capability - Asynchronous and simultaneous read and write - · Fully expandable by bit width - Fully expandable by word depth at 35MHz - IDT72403/04 have Output Enable pin to enable output data - High-speed data communications applications - High-performance CEMOS<sup>™</sup> technology - · Available in CERDIP, plastic DIP and SOIC - Military product compliant to MIL-STD-883, Class B - Standard Military Drawing# 5962-86846 is pending listing on this function. Refer to Section 2/page 2-4. #### **DESCRIPTION:** The IDT72401 and IDT72403 are asynchronous, high-performance First-In/First-Out memories organized 64 words by 4 bits. The IDT72402 and IDT72404 are asynchronous, high-performance First-In/First-Out memories organized as 64 words by 5 bits. The IDT72403 and IDT72404 also have an Output Enable ( $\overline{OE}$ ) pin. The FIFOs accept 4-bit or 5-bit data at the data input ( $D_0$ - $D_{3,4}$ ). The stored data stack up on a first-in/first-out basis. A Shift Out (SO) signal causes the data at the next to last word to be shifted to the output while all other data shifts down one location in the stack. The Input Ready (IR) signal acts like a flag to indicate when the input is ready for new data (IR = HIGH) or to signal when the FIFO is full (IR = LOW). The Input Ready signal can also be used to cascade multiple devices together. The Output Ready (OR) signal is a flag to indicate that the output contains valid data (OR = HIGH) or to indicate that the FIFO is empty (OR = LOW). The Output Ready signal can also be used to cascade multiple devices together. Width expansion is accomplished by logically ANDing the input Ready (IR) and Output Ready (OR) signals to form composite signals Depth expansion is accomplished by tying the data inputs of one device to the data outputs of the previous device. The input Ready pin of the receiving device is connected to the Shift Out pin of the sending device and the Output Ready pin of the sending device is connected to the Shift in pin of the receiving device. Reading and writing operations are completely asynchronous, allowing the FIFO to be used as a buffer between two digital machines of widely varying operating frequencies. The 45MHz speed makes these FIFOs ideal for high-speed communication and controller applications. Military grade product is manufactured in compliance with the latest revision of MIL-STD-883, Class B. #### **FUNCTIONAL BLOCK DIAGRAM** CEMOS is a trademark of Integrated Device Technology, Inc. MILITARY AND COMMERCIAL TEMPERATURE RANGES **JANUARY 1989** © 1989 Integrated Device Technology, Inc. S6-123 DSC-2011/1 ŕ RATING Terminal Voltage with Respect to GND Operating Temperature Temperature Under Bias Temperature DC Output Current Storage SYMBOL V<sub>TERM</sub> ΤA TBIAS Tsta POUT NOTE: IDT72401/02/03/04 CMOS PARALLEL FIFO 64 x 4-BIT and 64 x 5-BIT COMMERCIAL -0.5 to +7.0 0 to +70 -55 to +125 -55 to +125 50 Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. MILITARY -55 to +125 -65 to +135 -65 to +150 50 MILITARY AND COMMERCIAL TEMPERATURE RANGES T-46-35 # ABSOLUTE MAXIMUM RATINGS (1) RECOMMENDED DC OPERATING CONDITIONS UNIT ٧ °C ٥C °C mΑ | SYMBOL | PARAMETER | MIN. | TYP. | MAX. | UNIT | | |---------------------|------------------------------|------|------|------|------|--| | v <sub>cc</sub> | Military<br>Supply Voltage | 4.5 | 5.0 | 5.5 | ٧ | | | V <sub>cc</sub> | Commercial<br>Supply Voltage | 4.5 | 5.0 | 5.5 | ٧ | | | GND | Supply Voltage • | 0 | 0 | 0 | ٧ | | | V <sub>tH</sub> | Input High Voltage | 2.0 | - | | ,V | | | V <sub>IL</sub> (1) | Input High Voltage | _ | | 0.8 | ٧ | | NOTE: ### DC ELECTRICAL CHARACTERISTICS (Commercial: $V_{CC} = 5.0V \pm 10\%$ , $T_A = 0$ °C to +70°C; Military: $V_{CC} = 5V \pm 10\%$ , $T_A = -55$ °C to +125°C) | SYMBOL | PARAMETER | TEST CONDITIONS | MIN. | MAX. | UNIT | |------------------------|------------------------------|--------------------------------------------------------------|------|----------|------| | V <sub>IC</sub> (1) | Input Clamp Voltage | | _ | _ | ·· - | | la. | Low-Level Input Current | V <sub>CC</sub> = Max., GND ≤V <sub>I</sub> ≤V <sub>CC</sub> | -10 | - "- | μA | | I <sub>BH</sub> | High-Level Input Current | V <sub>CC</sub> = Max., GND ≤V <sub>I</sub> ≤V <sub>CC</sub> | - | +10 | μA | | V <sub>OL</sub> · | Low-Level Output Current | V <sub>CO</sub> = Min., I <sub>OL</sub> = 8mA | - | 0.4 | V | | <b>V</b> 6н | High-Level Output Voltage | V <sub>CC</sub> = Min., I <sub>OH</sub> = -4mA | 2.4 | | V | | fos <sup>(2)</sup> | Output Short-Circuit Current | V <sub>CC</sub> = Max., V <sub>O</sub> = GND | -20 | -90 | mA. | | I <sub>HZ</sub> | Off-State Output Current | V <sub>CC</sub> = Max., V <sub>O</sub> = 2.4V | - | +20 | μA | | I <sub>LZ</sub> | (IDT72403 and IDT72404) | V <sub>CO</sub> = Max., V <sub>O</sub> = 0.4V | -20 | . – | μA | | 1 <sub>CC</sub> (3, 4) | Supply Current | V <sub>CC</sub> = Max.: f = 10MHz<br>Commercial<br>Military | - | 35<br>45 | mA | - FIFO is able to withstand a -1.5V undershoot for less than 10ns. - 2. Not more than one output should be shorted at a time and duration of the short-circuit should not exceed one second. Guaranteed but not tested. - 3. loc measurements are made with outputs open. OE is HIGH for IDT72403/72404. - 4. For frequencies greater than 10MHz, Icc = 35mA + (1.5mA x [f 10MHz]) commercial, and Icc = 40mA + (1.5mA x [f 10MHz]) military. <sup>1. 1.5</sup>V undershoots are allowed for 10ns once per cycle. IDT72401/02/03/04 CMOS PARALLEL FIFO 64 x 4-BIT and 64 x 5-BIT # MILITARY AND COMMERCIAL TEMPERATURE RANGES T-46-35 ### **OPERATING CONDITIONS** (Commercial: $V_{CC} = 5.0V \pm 10\%$ , $T_A = 0$ °C to +70 °C; Military: $V_{CC} = 5V \pm 10\%$ , $T_A = -55$ °C to +125 °C) | | | | COMM | COMMERCIAL MILITARY AN | | | | RY AND | ID COMMERCIAL | | | | | |----------------------|--------------------------|--------|-----------------------------------------------------------------------|------------------------|-----------------------------------------------------------------------|----------|-----------------------------------------------------------------------|--------|----------------------------|----------|----------------------------------------------------------------------|---|------| | SYMBOL | PARAMETER | FIGURE | IDT72401L45<br>IDT72402L45<br>IDT72403L45<br>IDT72404L45<br>MIN. MAX. | | IDT72401L35<br>IDT72402L35<br>IDT72403L35<br>IDT72404L35<br>MIN. MAX. | | IDT72401L25<br>IDT72402L25<br>IDT72403L25<br>IDT72404L25<br>MIN. MAX. | | IDT72403L15<br>IDT72404L15 | | IDT72401L10<br>IDT72402L10<br>IDT72403L10<br>IDT72404L10<br>MIN. MAX | | UNIT | | t <sub>SiH</sub> (1) | Shift In HIGH Time | 2 | 9 | _ | 9 | | 11 | - | 11 | <i>:</i> | 11 | | ns | | tsa | Shift In LOW Time | . 2 | 11 | - | 17 | | 24 | | 25 | | 30 | - | ns | | t <sub>iDS</sub> | Input Data Set-up | 2 | 0 | - | 0 | | 0 | _ | 0 | | 0 | | ns | | t <sub>IOH</sub> | Input Data Hold Time | 2 | 13 | - | 15 | _ | 20 | | 30 | | 40 | | ns | | t <sub>soH</sub> (1) | Shift Out HIGH Time | 5 | 9 | | 9 | | 11 | _ | 11 | | 11 | _ | ns | | tsou | Shift Out LOW Time | 5 | 11 | | 17 | <b>-</b> | 24 | | 25 | - | 25 | · | ns | | t <sub>MRW</sub> | Master Reset Pulse | - 8 | 20 | | 25 | · – | 25 | | 25 | | 30 | | ns | | t <sub>MRS</sub> | Master Reset Pulse to SI | 8 | 10 | _ | 10 | | 10 | | 25 | | 35 | | ns | | t <sub>SIR</sub> | Data Set-up to IR | 4 | 3 | | 3 | | 5 | | 5 | _ | 5 | | ns | | t <sub>HIR</sub> | Data Hold from IR | 4 | 13 | | 15 | | 20 | | 30 | <u> </u> | 30 | | ns | | t <sub>SOR</sub> (4) | Data Set-up to OR HIGH | 7 | 0 | | 0 | - | 0 | | 0 | | 0 | | ns | # AC ELECTRICAL CHARACTERISTICS (Commercial: $V_{CC} = 5.0V \pm 10\%$ , $T_A = 0$ °C to $\pm 70$ °C; Military: $V_{CC} = 5V \pm 10\%$ , $T_A = -55$ °C to $\pm 125$ °C) | | | | СОММ | ERCIAL | | | MILITA | ARY AND | COMM | ERCIAL | | | | |-------------------------|-----------------------------------|--------|----------------------------------------------|------------------|-------|----------------------------------------------|----------------|----------------------------------------------|----------------|----------------------------------------------|----------------|----------------------------------------------|------| | SYMBOL | PARAMETER | FIGURE | IDT724<br>IDT724<br>IDT724<br>IDT724<br>MIN. | 102L45<br>103L45 | IDT72 | 401L35<br>402L35<br>403L35<br>403L35<br>MAX. | IDT72<br>IDT72 | 401L25<br>402L25<br>403L25<br>403L25<br>MAX. | IDT72<br>IDT72 | 401L15<br>402L15<br>403L15<br>404L15<br>MAX. | IDT72<br>IDT72 | 401L10<br>402L10<br>403L10<br>404L10<br>MAX. | UNIT | | ٩N | Shift In Rate | 2 | - | 45 | - | 35 | | 25 | 1 | 15 | - | 10 | MHz | | t <sub>IRL</sub> (1) | Shift in to input Ready LOW | 2 . | _ | 18 | - | 18 | 1 | 21 | ٠1 | 35 | 1 | 40 | ns | | t <sub>iRH</sub> (1) | Shift in to Input Ready HIGH | 2 | - | 18 | - | 20 | - | 28 | - | 40 | _ | 45 | ns | | four | Shift Out Rate | 5 | | 45 | + | 35 | _ | 25 | i | 15 | | 10 | MHz | | t <sub>ORL</sub> (1) | Shift Out to Output Ready LOW | 5 | _ | 18 | - | 18 | _ | 19 | 1 | 35 | _ | 40 | ns | | | Shift Out to Output Ready HIGH | 5 | | 18 | 1 | 20 | _ | 34 | 1 | 40 | - | 55 | ns | | t <sub>ooh</sub> | Output Data Hold (Previous Word) | 5 | 5 | _ | 5 | | 5 | | 5 | | 5 | | ns | | toos | Output Data Shift (Next Word) | 5 | | 20 | - | 25 | - | 35 | - | 55 | - | 55 | ns | | t <sub>PT</sub> | Data Throughput or "Fall-Through" | 4, 7 | _ | 25 | 1 | 28 | | 40 | _ | 65 | | 65 | ns | | t <sub>MRORL</sub> | Master Reset to OR LOW | 8 | | 25 | - | 28 | - | 35 | 1 | 35 | - | 40 | ns | | t <sub>MRIRH</sub> | Master Reset to IR HIGH | 8 | - | 25 | - | 28 | - | 35 | - | 35 | - | 40 | ns | | t <sub>MRQ</sub> | Master Reset to Data Output LOW | 8 | _ | 20 | - | 20 | - | 25 | 1 | 35 | _ | 40 | ns | | t <sub>OOE</sub> (3) | Output Valid from OE LOW | 9 | - | 12 | - | 15 | - | 20 | - | 30 | | 35 | ns | | t <sub>HZOE</sub> (3,4) | Output HIGH-Z from OE HIGH | 9 | - | 12 | • | 12 | _ | 15 | - | 25 | | 30 | ns | | t <sub>IPH</sub> (2,4) | Input Ready Pulse HiGH | 4 | 9 | - | 9 | | 11 · | _ | 11 | - | 11 | | ns | | t <sub>OPH</sub> (2,4) | Output Ready Pulse HIGH | 7 | 9 | | 9 | _ | 11 | - | 11 | - | 11 | 1 | ns | - 1. Since the FIFO is a very high-speed device, care must be exercised in the design of the hardware and timing utilized within the design. Device grounding and decoupling are crucial to correct operation as the FIFO will respond to very small glitches due to long reflective lines, high capacitances and/or poor supply decoupling and grounding. A monolithic ceramic capacitor of 0.1µF directly between V<sub>CC</sub> and GND with very short lead length is recommended. - 2. This parameter applies to FIFOs communicating with each other in a cascaded mode. IDT FIFOs are guaranteed to cascade with other IDT FIFOs of like speed grades. - 3. IDT72403 and IDT72404 only. - 4. Guaranteed by design but not currently tested. IDT72401/02/03/04 CMOS PARALLEL FIFO 64 x 4-BIT and 64 x 5-BIT 14E D **MILITARY AND COMMERCIAL TEMPERATURE RANGES** ## **AC TEST CONDITIONS** | Input Puise Levels | GND to 3.0V | | |-------------------------------|--------------|-----| | Input Rise/Fall Times | 3ns | . 2 | | Input Timing Reference Levels | 1.5V | | | Output Reference Levels | 1.5V | | | Output Load | See Figure 1 | | ## CAPACITANCE (TA = +25°C, f = 1.0MHz) | SYMBOL | PARAMETER <sup>(1)</sup> | CONDITIONS | MAX. | UNIT | |------------------|--------------------------|-----------------------|------|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | 5 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = OV | 7 | рF | #### NOTE: - 1. This parameter is sampled and not 100% tested. - Characterized values, not currently tested. \*Includes jig and scope capacitances Figure 1, AC Test Load # **SIGNAL DESCRIPTIONS** # INPUTS: ### DATA INPUT (Do-3, 4) Data input lines. The IDT72401 and IDT72403 have a 4-bit data input. The IDT72402 and IDT72404 have a 5-bit data input. #### CONTROLS Shift In controls the input of the data into the FIFO. When SI is HIGH, data can be written to the FIFO via the $D_{0-3,\,4}$ lines. ## SHIFT OUT (SO) Shift Out controls the output of data out of the FIFO. When SO is HIGH, data can be read from the FIFO via the Data Output (Q0-3, 4) #### MASTER RESET (MR) Master Reset clears the FIFO of any data stored within. Upon power up, the FIFO should be cleared with a Master Reset. Master Reset is active LOW. #### INPUT READY (IR) When Input Ready is HIGH, the FIFO is ready for new input data to be written to it. When IR is LOW the FIFO is unavailable for new input data. Input Ready is also used to cascade many FIFOs together, as shown in Figures 10 and 11 in the Applications section. **OUTPUT READY (OR)** When Output Ready is HIGH, the output (Q<sub>0-3,4</sub>) contains valid data. When OR is LOW, the FIFO is unavailable for new output data. Output Ready is also used to cascade many FIFOs together, as shown in Figures 10 and 11. ### OUTPUT ENABLE (OE) (IDT72403 AND IDT72404 ONLY) Output Enable is used to read FIFO data onto a bus. Output Enable is active LOW. #### **OUTPUTS** #### DATA OUTPUT (Q<sub>0-3,4</sub>) Data Output lines. The IDT72401 and IDT72403 have a 4-bit data output. The IDT72402 and IDT72404 have a 5-bit data output. MILITARY AND COMMERCIAL TEMPERATURE RANGES # IDT72401/02/03/04 CMOS PARALLEL FIFO 64 x 4-BIT and 64 x 5-BIT #### **FUNCTIONAL DESCRIPTION** These 64 x 4 and 64 x 5 FIFOs are designed using a dual-port RAM architecture as opposed to the traditional shift register ap-proach. This FIFO architecture has a write pointer, a read pointer and control logic, which allow simultaneous read and write operations. The write pointer is incremented by the falling edge of the Shift in (SI) control; the read pointer is incremented by the falling edge of the Shift Out (SO). The input Ready (IR) signals when the FIFO has an available memory location; Output Ready (OR) signals when the FIFO has an available memory location; Output Ready (OR) signals when the signal signa nals when there is valid data on the output. Output Enable (OE) provides the capability of three-stating the FIFO outputs. The FIFO must be reset upon power up using the Master Reset (MR) signal. This causes the FIFO to enter an empty state, signified by Output Ready (OR) being LOW and Input Ready (IR) being HIGH. In this state, the data outputs (Q<sub>0-3</sub>, 4) will be LOW. Data is shifted in on the LOW-to-HIGH transition of Shift In (SI). This loads input data into the first word location of the FIFO and causes input Ready to go LOW. On the HIGH-to-LOW transition of Shift In, the write pointer is moved to the next word position and Input Ready (IR) goes HIGH, indicating the readiness to accept new data. If the FIFO is full, input Ready will remain LOW until a word of data is shifted out. #### **Data Output** Data is shifted out on the HIGH-to-LOW transition of Shift Out (SO). This causes the internal read pointer to be advanced to the next word location. If data is present, valid data will appear on the outputs and Output Ready (OR) will go HIGH. If data is not present, Output Ready will stay LOW indicating the FIFO is empty. The last valid word read from the FIFO will remain at the FIFO's output. when it is empty. When the FIFO is not empty, Output Ready (OR) goes LOW on the LOW-to-HIGH transition of Shift Out. Previous data remains on the output until the HIGH-to-LOW transition of Shift Out (SO). #### Fall-Through Mode The FIFO operates in a fall-through mode when data gets shifted into an empty FIFO. After a fall-through delay the data propagates to the output. When the data reaches the output, the Output Ready (OR) goes HIGH. Fall-through mode also occurs when the FIFO is completely full. When data is shifted out of the full FIFO, a location is available for new data. After a fall-through delay, the input Ready goes HIGH. If Shift in is HIGH, the new data can be written to the Since these FIFOs are based on an internal dual-port RAM ar-chitecture with separate read and write pointers, the fall-through time (tp) is one cycle long. A word may be written into the FIFO on a clock cycle and can be accessed on the next clock cycle. #### TIMING DIAGRAMS Figure 2. Input Timing # TIMING DIAGRAMS (Continued) #### NOTES: - 1. Input Ready HIGH indicates space is available and a Shift in pulse may be applied. - 2. Input Data is loaded into the first word. - 3. Input Ready goes LOW indicating the first word is full. - 4. The write pointer is incremented. - 5. The FIFO is ready for the next word. - 6. If the FIFO is full then the Input Ready remains LOW. NOTE: Shift in pulses applied while Input Ready is LOW will be ignored (see Figure 4). Figure 3. The Mechanism of Shifting Data into the FIFO - 1. FIFO is initially full. - 2. Shift Out pulse is applied. - 3. Shift in is held HIGH. - 4. As soon as input Ready becomes HIGH the input Data is loaded into the FIFO. - 5. The write pointer is incremented. Figure 4. Data is Shifted in Whenever Shift in and Input Ready are Both HIGH IDT72401/02/03/04 CMOS PARALLEL FIFO 64 x 4-BiT and 64 x 5-BiT # MILITARY AND COMMERCIAL TEMPERATURE RANGES # **TIMING DIAGRAMS (Continued)** - 1. This data is loaded consecutively A, B, C. - 2. Data is shifted out when Shift Out makes a HIGH to LOW transition. Figure 5. Output Timing - Output Ready HIGH indicates that data is available and a Shift Out pulse may be applied. Shift Out goes HIGH causing the next step, - 3. Output Ready goes LOW. - 4. Read pointer is incremented. - 5. Output Ready goes HIGH indicating that new data (B) is now available at the FIFO outputs. 6. If the FIFO has only one word loaded (A DATA) then Output Ready stays LOW and the A DATA remains unchanged at the outputs. - 7. Shift Out pulses applied when Output Ready is LOW will be ignored. Figure 6. The Mechanism of Shifting Data Out of the FIFO High-Z transitions are referenced to the steady-state V<sub>OH</sub> - 500mV and V<sub>OL</sub> + 500mV levels on the output. t<sub>HZOE</sub> is tested with 5pF load capacitance instead of 30pF as shown in Figure 1. Figure 9. Output Enable Timing, IDT72403 and IDT72404 Only IDT72401/02/03/04 CMOS PARALLEL FIFO 64 x 4-BIT and 64 x 5-BIT F46-35 #### **APPLICATIONS** #### NOTE: 1. FIFOs can be easily cascaded to any desired depth. The handshaking and associated timing between the FIFOs are handled by the inherent timing of the devices. Figure 10. 128 x 4 Depth Expansion - 1. When the memory is empty, the last word read will remain on the outputs until the Master Reset is strobed or a new data word falls through to the output. However, OR will remain LOW, indicating data at the output is not valid. - 2. When the output data changes as a result of a pulse on SO, the OR signal always goes LOW before there is any change in output data and stays LOW until the new data has appeared on the outputs. Anytime OR is HIGH, there is valid stable data on the outputs. - 3. If SO is held HIGH while the memory is empty and a word is written into the input, that word will appear at the output after a fall-through time. OR will go HIGH for one internal cycle (at least took) and then go back LOW again. The stored word will remain on the outputs. If more words are written into the FIFO, they will line up behind the first word and will not appear on the outputs until SO has been brought LOW. - 4. When the Master Reset is brought LOW, the outputs are cleared to LOW, IR goes HIGH and OR goes LOW. If SI is HIGH when the Master Reset goes HIGH, the data on the inputs will be written into the memory and IR will return to the LOW state until SI is brought LOW. If SI is LOW when the Master Reset is ended, IR will go HIGH, but the data on the inputs will not enter the memory until SI goes HIGH. - 5. FIFOs are expandable in depth and width. However, in forming wider words, two external gates are required to generate composite input and Output Ready flags. This is due to the variation of delays of the FIFOs. Figure 11, 192 x 12 Depth and Width Expansion INTEGRATED DEVICE IDT72401/02/03/04 CMOS PARALLEL FIFO 64 x 4-BIT and 64 x 5-BIT 14E D 4825771 0003785 b 🖿 MILITARY AND COMMERCIAL TEMPERATURE RANGES # **ORDERING INFORMATION** Commercial (0°C to +70°C) Military (-55°C to +125°C) Compliant to MIL-STD-883, Class B Cerpack (IDT72404 Only) CERDIP Leadless Chip Carrier Plastic Dip Small Outline IC Commercial Only Shift Frequency (MHz) Low Power 64 x 4 FiFO 64 x 5 FiFO 64 x 4 FiFO with Output Enable 64 x 5 FiFO with Output Enable