### 3.3V CMOS 18-BIT READ/WRITE BUFFER WITH 5 VOLT TOLERANT I/O AND BUS-HOLD #### IDT74LVCH16701A ### **FEATURES:** - Typical tsk(0) (Output Skew) < 250ps - ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0) - 0.635mm pitch SSOP, 0.50mm pitch TSSOP and 0.40mm pitch TVSOP packages - Extended commercial range of -40°C to +85°C - $Vcc = 3.3V \pm 0.3V$ , Normal Range - Vcc = 2.7V to 3.6V, Extended Range - CMOS power levels (0.4µW typ. static) - All inputs, outputs and I/O are 5 Volt tolerant - Supports hot insertion #### Drive Features for LVCH16701A: - High Output Drivers: ±24mA - Reduced system switching noise ### **APPLICATIONS:** - 5V and 3.3V mixed voltage systems - Data communication and telecommunication systems #### **DESCRIPTION:** The LVCH16701A 18-bit read/write buffer is built using advanced dual metal CMOS technology. The device is designed as an 18-bit read/write buffer with a four deep FIFO and a read-back latch. It can be used as a read/write buffer between a CPU and a memory or to interface a high-speed bus and a slow peripheral. The A-to-B (write) path has a four deep FIFO for pipelined operations. The FIFO can be reset and a FIFO full condition is indicated by the full flag ( $\overline{\text{FF}}$ ). The B-to-A (read) path has a latch. All pins can be driven from either 3.3V or 5V devices. This feature allows the use of this device as a translator in a mixed 3.3V/5V supply system. The LVCH16701A has been designed with a $\pm 24$ mA output driver. This driver is capable of driving a moderate to heavy load while maintaining speed performance. The LVCH16701A has "bus-hold" which retains the inputs' last state whenever the input goes to a high impedance. This prevents floating inputs and eliminates the need for pull-up/down resistors. ### **Functional Block Diagram** #### **EXTENDED COMMERCIAL TEMPERATURE RANGE** **MARCH 1999** ### **PIN CONFIGURATION** SSOP/ TSSOP/ TVSOP TOP VIEW ### **ABSOLUTE MAXIMUM RATINGS (1)** | Symbol | Description | Max. | Unit | |----------|--------------------------------------|---------------|----------| | VTERM(2) | Terminal Voltage with Respect to GND | - 0.5 to +6.5 | ٧ | | VTERM(3) | Terminal Voltage with Respect to GND | - 0.5 to +6.5 | ٧ | | Tstg | Storage Temperature | - 65 to +150 | °C | | lout | DC Output Current | - 50 to +50 | mA | | lik | Continuous Clamp Current, | <b>–</b> 50 | mA | | Іок | VI < 0 or Vo < 0 | | | | Icc | Continuous Current through | ±100 | mA | | Iss | each Vcc or GND | | 11/6 1:- | #### NOTES: - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 2. Vcc terminals. - 3. All terminals except Vcc. ### **CAPACITANCE** (TA = +25°C, f = 1.0MHz) | Symbol | Parameter <sup>(1)</sup> | Conditions | Тур. | Max. | Unit | |--------|--------------------------|------------|------|------|------| | Cin | Input Capacitance | VIN = 0V | 4.5 | 6 | pF | | Соит | Output<br>Capacitance | Vout = 0V | 6.5 | 8 | pF | | Cı/o | I/O Port<br>Capacitance | VIN = 0V | 6.5 | 8 | pF | #### NOTE: 1. As applicable to the device type. #### PIN DESCRIPTION | Pin Names | 1/0 | Description | |---------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <b>A</b> 1-18 | 1/0 | 18 bit I/O port <sup>(1)</sup> | | B1-18 | 1/0 | 18 bit I/O port <sup>(1)</sup> | | CLK | I | Clock for write path FIFO. Clocks data into FIFO when WCE is low, clocks data out of FIFO when RCE is low. When FIFO is full all further writes to the FIFO are inhibited. When FIFO is empty all reads from the FIFO are inhibited. CLK also resets the FIFO when RESET is low. | | WCE | I | Enable pin for FIFO input clock (Active LOW) | | RCE | I | Enable pin for FIFO output clock (Active LOW) | | FF | 0 | Write path FIFO full flag. Goes low when FIFO is full. | | RESET | I | Synchronous FIFO reset - when low CLK resets the FIFO. The FIFO pointers are initialized to the "empty" condition and FIFO output is forced high (all ones). The FIFO full flag (FF) will be high immediately after reset. (Active LOW) | | OEAB | I | Output Enable pin for B port (Active LOW) | | ŌĒBĀ | I | Output Enable pin for A port (Active LOW) | | LE | | Read path latch enable pin. When high, data flows transparently from B port to A port, B data is latched on the falling edge of LE. (Note: LE is independent of CLK and data) | #### NOTE: #### **FUNCTION TABLE (1)** | | Inputs | | | | Outputs | | | |------|--------|----|-------|----------|-----------------------------|--------------------------------------|----------------------| | OEBA | OEAB | LE | RESET | CLK | Ax | Вх | Notes | | Н | Н | Н | Н | <b>↑</b> | Q <sub>0</sub> (B) Bus Hold | Q <sub>0</sub> (A) -4CLKS Bus Hold | | | L | Η | Ι | Н | <b>↑</b> | B to A | | Transparent Mode | | L | Н | L | Н | <b>↑</b> | Qo(B) | | | | Н | Н | Х | Н | <b>↑</b> | Q <sub>0</sub> (A) Bus Hold | Q <sub>0</sub> (B) Bus Hold | | | Н | L | Х | Н | <b>↑</b> | | A to B - 4 CLKS | | | L | L | L | Н | <b>↑</b> | Q <sub>0</sub> (B) Bus Hold | Q <sub>0</sub> (B) - 4 CLKS Bus Hold | Case not recommended | #### NOTE: #### **FUNCTIONAL DESCRIPTION** This device is useful as a read/write buffer for modular high end designs. It provides multi-level buffering in the write path and single deep buffering in the read path, and is suited to write back cache implementation. The read path provides a transparent latch. The four deep FIFO uses one clock with two clock enable pins, WCE and RCE to clock data in and out. The FIFO has an external full flag which goes LOW when the FIFO is full. Internal read and write pointers keep track of the words stored in the FIFO. A write attempt to a full FIFO is ignored. An attempt to read from an empty FIFO will have no effect and the last read data remains at the output of the FIFO. The FIFO may be reset by the synchronous RESET input. This resets the read and write pointers to the original "empty" condition and also sets all B outputs = 1. Simultaneous read and write attempts (clock data into FIFO as well as clock data out of FIFO) are possible except on FIFO empty and full boundaries. When the FIFO is empty, and a simultaneous read and write is attempted, the read is ignored while the write is executed. If the same is attempted when the FIFO is full, the write is ignored while the read is executed. Normal operation of the four deep FIFO in the write path is independent of the read path operation. <sup>1.</sup> These pins have "Bus-hold". All other pins are standard inputs, outputs, or I/Os. H = HIGH Voltage Level L = LOW Voltage Level X = Don't Care <sup>↑ =</sup> LOW-to-HIGH Transition Q<sub>0</sub> = Level of Q before the indicated steady-state input conditions were established. ### **TIMING DIAGRAM** #### DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE Following Conditions Apply Unless Otherwise Specified: Operating Condition: TA = -40°C to +85°C | Symbol | Parameter | Test Conditions | | Min. | Typ. <sup>(1)</sup> | Max. | Unit | |--------------|------------------------------------------|-------------------------------------------------------|------------------------------|------|---------------------|-------|------| | ViH | Input HIGH Voltage Level | Vcc = 2.3V to 2.7V | Vcc = 2.3V to 2.7V | | _ | _ | ٧ | | | | Vcc = 2.7V to 3.6V | | 2 | _ | _ | 1 | | VIL | Input LOW Voltage Level | Vcc = 2.3V to 2.7V | | _ | _ | 0.7 | ٧ | | | | Vcc = 2.7V to 3.6V | | _ | _ | 0.8 | 1 | | lih<br>lil | Input Leakage Current | Vcc = 3.6V | VI = 0 to 5.5V | _ | _ | ±5 | μA | | Іохн | High Impedance Output Current | Vcc = 3.6V | Vo = 0 to 5.5V | _ | _ | ±10 | μA | | lozL | (3-State Output pins) | | | | | 1 | | | loff | Input/Output Power Off Leakage | Vcc = 0V, Vin or Vo | ≤ 5.5V | _ | _ | ±50 | μA | | VIK | Clamp Diode Voltage | Vcc = 2.3V, lin = -1 | 8mA | _ | - 0.7 | - 1.2 | ٧ | | <b>V</b> H | Input Hysteresis | Vcc = 3.3V | | _ | 100 | _ | mV | | ICCL<br>ICCH | Quiescent Power Supply Current | Vcc = 3.6V | VIN = GND or Vcc | _ | _ | 10 | μA | | lccz | | | $3.6 \le VIN \le 5.5V^{(2)}$ | _ | _ | 10 | 1 | | Δlcc | Quiescent Power Supply Current Variation | One input at Vcc - 0.6V<br>other inputs at Vcc or GND | | _ | _ | 500 | μА | Typical values are at Vcc = 3.3V, +25°C ambient. This applies in the disabled state only. #### **BUS-HOLD CHARACTERISTICS** | Symbol | Parameter <sup>(1)</sup> | Test C | onditions | Min. | Typ. <sup>(2)</sup> | Max. | Unit | |--------------|----------------------------------|------------|----------------|-------------|---------------------|-------|------| | Івнн | Bus-Hold Input Sustain Current | Vcc = 3.0V | VI = 2.0V | <b>-</b> 75 | _ | _ | μA | | <b>I</b> BHL | | | VI = 0.8V | 75 | _ | _ | | | Івнн | Bus-Hold Input Sustain Current | Vcc = 2.3V | Vı = 1.7V | _ | _ | _ | μA | | <b>I</b> BHL | | | VI = 0.7V | _ | _ | _ | | | Івнно | Bus-Hold Input Overdrive Current | Vcc = 3.6V | VI = 0 to 3.6V | _ | _ | ± 500 | μΑ | | Івньо | | | | | | | | LVC. Link #### NOTES: - 1. Pins with Bus-hold are identified in the pin description. - 2. Typical values are at Vcc = 3.3V, +25°C ambient. #### **OUTPUT DRIVE CHARACTERISTICS** | Symbol | Parameter | Test Cor | nditions <sup>(1)</sup> | Min. | Max. | Unit | |--------|---------------------|--------------------|-------------------------|-----------|------|------| | Vон | Output HIGH Voltage | Vcc = 2.3V to 3.6V | Iон = - 0.1mA | Vcc - 0.2 | _ | V | | | | Vcc = 2.3V | IOH = -6mA | 2 | _ | | | | | Vcc = 2.3V | IOH = - 12mA | 1.7 | _ | | | | | Vcc = 2.7V | | 2.2 | _ | | | | | Vcc = 3.0V | | 2.4 | _ | | | | | Vcc = 3.0V | IOH = - 24mA | 2.2 | _ | | | VoL | Output LOW Voltage | Vcc = 2.3V to 3.6V | IoL = 0.1mA | _ | 0.2 | V | | | | Vcc = 2.3V | IoL = 6mA | _ | 0.4 | | | | | | IoL = 12mA | _ | 0.7 | | | | | Vcc = 2.7V | IoL = 12mA | _ | 0.4 | | | | | Vcc = 3.0V | IoL = 24mA | _ | 0.55 | | #### NOTE: ## OPERATING CHARACTERISTICS, $V_{CC}$ = 3.3V $\pm$ 0.3V, $T_{A}$ = 25°C | Symbol | Parameter | Test Conditions | Typical | Unit | |--------|----------------------------------------------------------------|---------------------|---------|------| | CPD | Power Dissipation WCE Mode OEAB = 0 | | | pF | | CPD | Power Dissipation in RCE mode OEBA = 0 | CL = 0pF, f = 10Mhz | | pF | | CPD | Registered channel (B to A) Power Dissipation OEBA = 0; CE = 0 | | | pF | | CPD | Registered channel Power Dissipation OEBA = 0: CE = 1 | | | pF | <sup>1.</sup> V<sub>IH</sub> and V<sub>IL</sub> must be within the min. or max. range shown in the DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE table for the appropriate V<sub>CC</sub> range. T<sub>A</sub> = − 40 °C to +85 °C. ### **SWITCHING CHARACTERISTICS (1)** | | | | Vcc : | = 2.7V | Vcc = 3.3 | V±0.3V | | |--------|--------------------------------------------|-----------------|-------|--------|-----------|--------|------| | | Parameter | Test Conditions | Min. | Max. | Min. | Max. | Unit | | PROPA | GATION DELAYS | • | | • | • | | | | 1 | B1-18 to A 1-18 | Read path/latch | | | 2 | 4.5 | ns | | 2 | LE (LOW to HIGH) to A 1-18 | Read path/latch | | | 2 | 4.8 | ns | | 3 | CLK to FF | Write path | | | 1.5 | 6 | ns | | 4 | CLK to B 1-18 | Write path | | | 1.5 | 6 | ns | | 5 | Output Skew <sup>(2)</sup> | Write path | | | _ | 1 | ns | | SETUP | & HOLD TIMES | • | | • | • | | _ | | 6 | A1-18 to CLK (LOW to HIGH) Setup | Write path | | | 1.5 | _ | ns | | 7 | A1-18 to CLK (LOW to HIGH) Hold | Write path | | | 0.9 | - | ns | | 8 | B1-18 to LE (HIGH to LOW) Setup | Read path/latch | | | 1.2 | _ | ns | | 9 | B <sub>1-18</sub> to LE (HIGH to LOW) Hold | Read path/latch | | | 1 | _ | ns | | 10 | WCE, RCE (LOW) to CLK Setup | Write path | | | 3.5 | _ | ns | | 11 | WCE, RCE (LOW) to CLK Hold | Write path | | | 0 | _ | ns | | 12 | RESET (LOW) to CLK Setup | Write path | | | 1.8 | _ | ns | | 13 | RESET (LOW) to CLK Hold | Write path | | | 0.6 | _ | ns | | ENABL | E & DISABLE TIMES | | | • | • | | | | 14 | OEBA LOW to A 1-18 Enable | Write path | | | 1.5 | 6 | ns | | 15 | OEBA HIGH to A 1-18 Disable | Write path | | | 1.5 | 5.7 | ns | | 16 | OEBA LOW to B 1-18 Enable | Read path | | | 1.5 | 6 | ns | | 17 | OEBA HIGH to B 1-18 Disable | Read path | | | 1.5 | 5.7 | ns | | MINIMU | IM PULSE WIDTHS | | | | | | | | 18 | CLK HIGH or LOW Pulse Width | Write path | | | 5 | _ | ns | | 19 | LE HIGH Pulse Width | Read path/latch | | | 5 | _ | ns | | | • | | | • | • | | _ | | 19 | Clock Frequency | | | | | 83 | MHz | | 20 | Clock Cycle Time | | | | 12 | | ns | #### NOTES: <sup>1.</sup> See test circuits and waveforms. $TA = -40 \,^{\circ}\text{C}$ to $+85 \,^{\circ}\text{C}$ . <sup>2.</sup> Skew between any two outputs of the same package and switching in the same direction. ### **TEST CIRCUITS AND WAVEFORMS** #### **TEST CONDITIONS** | $Vcc^{(1)} = 3.3V \pm 0.3V$ | Vcc <sup>(1)</sup> = 2.7V | Vcc <sup>(2)</sup> = 2.5V ±0.2V | Unit | |-----------------------------|-------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------| | 6 | 6 | 2 x Vcc | ٧ | | 2.7 | 2.7 | Vcc | ٧ | | 1.5 | 1.5 | Vcc/2 | ٧ | | 300 | 300 | 150 | mV | | 300 | 300 | 150 | m۷ | | 50 | 50 | 30 | pF | | | 6<br>2.7<br>1.5<br>300<br>300 | 6 6 2.7 2.7 1.5 1.5 300 300 300 | 6 6 2 x Vcc 2.7 2.7 Vcc 1.5 1.5 Vcc / 2 300 300 150 300 300 150 | ### TEST CIRCUITS FOR ALL OUTPUTS #### **DEFINITIONS:** CL = Load capacitance: includes jig and probe capacitance. LVC Link RT = Termination resistance: should be equal to ZouT of the Pulse Generator. #### NOTES: - 1. Pulse Generator for All Pulses: Rate ≤ 10MHz; tF ≤ 2.5ns; tR ≤ 2.5ns. - 2. Pulse Generator for All Pulses: Rate ≤ 10MHz; tF ≤ 2ns; tR ≤ 2ns. #### **SWITCH POSITION** | Test | Switch | |-----------------|--------| | Open Drain | Vload | | Disable Low | | | Enable Low | | | Disable High | GND | | Enable High | | | All Other tests | Open | ### **OUTPUT SKEW - tsk (x)** tsk(x) = |tPLH2 - tPLH1| or |tPHL2 - tPHL1| #### NOTES: 1. For tsk(o) OUTPUT1 and OUTPUT2 are any two outputs. For tsk(b) OUTPUT1 and OUTPUT2 are in the same bank. ### PROPAGATION DELAY # ENABLE AND DISABLE TIMES LVC Link #### NOTE: 1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH. ### SET-UP, HOLD, AND RELEASE #### **PULSE WIDTH** LVC Link #### **ORDERING INFORMATION** #### **CORPORATE HEADQUARTERS** 2975 Stender Way Santa Clara, CA 95054 #### for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com\*