# FULLY INTEGRATED BALLAST CONTROL IC #### **Features** - Programmable preheat time & frequency - Programmable ignition ramp - Protection from failure-to-strike - Lamp filament sensing & protection - Protection from operation below resonance - Protection from low-line condition & automatic restart (mimics a magnetic ballast) - Thermal overload protection - Programmable deadtime - Integrated 600V level-shifting gate driver - Internal 15.6V zener clamp diode on VCC - True micropower startup (150uA) - Latch immunity protection on all leads - ESD protection on all leads ### Description The IR2157 is a fully integrated, fully protected 600V ballast control IC designed to drive virtually all types of rapid start fluorescent lamp ballasts. Externally programmable features such as preheat time & frequency, ignition ramp characteristics, and running mode operating frequency provide a high degree of flexibility for the ballast design engineer. Comprehensive protection features such as protection from failure of a lamp to strike, filament failures, low dc bus conditions, thermal overload, or lamp failure during normal operation, as well as an automatic restart function, have been included in the design. The heart of this control IC is a variable frequency oscillator with externally programmmable deadtime. Precise control of a 50% duty cycle is accomplished using a T-flip-flop. The IR2157 is available in both 16 pin DIP and 16 pin narrow body SOIC packages. ### **Packages** ### **Typical Connection** ### **Absolute Maximum Ratings** Absolute maximum ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to COM, all currents are defined positive into any lead. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions. | Symbol | Definition | Min. | Max. | Units | | | |-------------------|-----------------------------------------------------------------------------------------|----------------------|-----------------------|-----------------------|--------|--| | V <sub>B</sub> | High side floating supply voltage | -0.3 | 625 | | | | | VS | High side floating supply offset voltage | V <sub>B</sub> - 25 | V <sub>B</sub> + 0.3 | ] , | | | | $V_{HO}$ | High side floating output voltage | V <sub>S</sub> - 0.3 | V <sub>B</sub> + 0.3 | T * | | | | $V_{LO}$ | Low side output voltage | | -0.3 | V <sub>CC</sub> + 0.3 | | | | IOMAX | Maximum allowable output current due to r | niller effect | -500 | 500 | mA | | | I <sub>RT</sub> | R <sub>T</sub> pin current | | -5 | 5 | "'A | | | V <sub>CT</sub> | C <sub>T</sub> pin voltage | | -0.3 | V <sub>CC</sub> +0.3 | V | | | ІСРН | CPH pin current | | -5 | 5 | mA | | | $V_{RPH}$ | RPH pin voltage | -0.3 | V <sub>CC</sub> + 0.3 | | | | | V <sub>RUN</sub> | RUN pin voltage | -0.3 | V <sub>CC</sub> + 0.3 | 1 | | | | $V_{\mathrm{DT}}$ | Deadtime pin voltage | -0.3 | 5.5 | ] v | | | | V <sub>CS</sub> | Current sense pin voltage | -0.3 | 5.5 | ] | | | | $V_{\mathrm{SD}}$ | Shutdown pin voltage | -0.3 | 5.5 | 1 | | | | lcc | Supply current (note 1) | | _ | 20 | mA | | | dV/dt | Allowable offset voltage slew rate | | -50 | 50 | V/ns | | | PD | Package power dissipation @ T <sub>A</sub> ≤ +25 °C (16 lead PDIP) | | _ | 1.60 | | | | | | _ | 1.25 | 1 | | | | Rth <sub>JA</sub> | Rth <sub>JA</sub> Thermal resistance, junction to ambient (16 lead PDIP) (16 lead SOIC) | | _ | 75 | °C/W | | | | | | _ | 100 | ] 0/** | | | TJ | Junction temperature | -55 | 150 | | | | | T <sub>S</sub> | Storage temperature | -55 | 150 | °C | | | | TL | Lead temperature (soldering, 10 seconds) | _ | 300 | | | | Note 1: This IC contains a zener clamp structure between the chip V<sub>CC</sub> and COM which has a nominal breakdown voltage of 15.6V. Please note that this supply pin should not be driven by a DC, low impedance power source greater than the V<sub>CLAMP</sub> specified in the Electrical Characteristics section. ### **Recommended Operating Conditions** For proper operation the device should be used within the recommended conditions. | Symbol | Definition | Min. | Max. | Units | | |------------------|-------------------------------------------------------|-----------------------|--------|-------|--| | V <sub>Bs</sub> | High side floating supply voltage | V <sub>CC</sub> - 0.7 | VCLAMP | | | | Vs | Steady state high side floating supply offset voltage | -3.0 | 600 | v | | | Vcc | Supply voltage | V <sub>CCUV+</sub> | VCLAMP | | | | lcc | Supply current | note 2 | 10 | mA | | | V <sub>DC</sub> | V <sub>DC</sub> lead voltage | 0 | VCC | V | | | C <sub>T</sub> | C <sub>T</sub> lead capacitance | 220 | _ | pF | | | R <sub>DT</sub> | Deadtime resistance | 1.0 | _ | kΩ | | | I <sub>RT</sub> | R <sub>T</sub> lead current (note 3) | -500 | -50 | uA | | | I <sub>RPH</sub> | RPH lead current (note 3) | 0 | 450 | uA | | | I <sub>RUN</sub> | RUN lead current (note 3) | 0 | 450 | uA | | | I <sub>SD</sub> | Shutdown lead current | -1 | 1 | mA | | | Ics | Current sense lead current | -1 | 1 | mA | | | TJ | Junction temperature | -40 | 125 | °C | | #### **Electrical Characteristics** $V_{CC} = V_{BS} = V_{BIAS} = 15 V + /-0.25 V, R_T = 40.0 k\Omega, C_T = 470 \ pF, RPH \ and RUN \ leads \ no \ connection, V_{CPH} = 0.0 V, R_{DT} = 6.1 k\Omega, V_{CS} = 0.5 V, V_{SD} = 0.0 V, C_L = 1000 pF, T_A = 25 °C \ unless \ otherwise \ specified.$ | Supply Characteristics | | | | | | | | |------------------------|--------------------------------------------------------------|------|------|------|----------|----------------------------------------------|--| | Symbol | Definition | Min. | Тур. | Max. | Units | Test Conditions | | | V <sub>CCUV+</sub> | V <sub>CC</sub> supply undervoltage positive going threshold | | 11.4 | _ | | V <sub>CC</sub> rising from 0V | | | V <sub>CCUV</sub> - | V <sub>CC</sub> supply undervoltage positive going threshold | _ | 9.6 | _ | V | V <sub>CC</sub> falling from 15V | | | VHYSTUV | V <sub>CC</sub> supply undervoltage lockout hysteresis | _ | 1.8 | _ | ] | | | | Iqccuv | UVLO mode quiescent current | | 150 | _ | | V <sub>CC</sub> = 10V rising | | | IQCCFLT | Fault-mode quiescent current (undervoltage | _ | 200 | _ | μΑ | | | | | lockout, shutdown, over-current, over-temp) | | | | | | | | lacc | Quiescent V <sub>CC</sub> supply current | _ | 3.8 | _ | | R <sub>T</sub> no connection, C <sub>T</sub> | | | | | | | | <u>^</u> | connected to COM | | | IQCC50K | V <sub>CC</sub> supply current, f= 50kHz | | 4.5 | _ | mA | $R_T = 36k\Omega$ , $R_{DT} =$ | | | | | | | | | 5.6kΩ, C <sub>T</sub> =220pF | | | V <sub>CLAMP</sub> | V <sub>CC</sub> zener clamp voltage | | 15.6 | _ | V | I <sub>CC</sub> = 10mA | | Note 2: Enough current should be supplied into the VCC lead to keep the internal 15.6V zener clamp diode on this lead regulating its voltage. Note 3: Due to the fact that the RT input is a voltage-controlled current source, the total RT pin current is sum of all of the parallel current sources connected to that pin. For optimum oscillator current mirror performance, this total current should be kept between 50mA and 500mA. During the preheat mode, the total current flowing out of the RT pin consists of the RPH pin current plus the current due to the RT resistor. During the run mode, the total RT pin current consists of the RUN pin current plus the the current due to the RT resistor. # **Electrical Characteristics (cont.)** | Floating Supply Characteristics | | | | | | | | |---------------------------------|--------------------------------------------|------|------|--------------|-------|--------------------------------------------|--| | Symbol | Definition | Min. | Тур. | Max. | Units | Test Conditions | | | I <sub>QBS0</sub> | Quiescent V <sub>BS</sub> supply current | _ | 0 | _ | μΑ | V <sub>HO</sub> = V <sub>S</sub> | | | I <sub>QBS1</sub> | Quiescent V <sub>BS</sub> supply current | _ | 30 | _ | Τ μΛ | $V_{HO} = V_{B}$ | | | VBSMIN | Minimum required VBS voltage for proper | _ | 4 | 5 | V | | | | | HO functionality | | | | | | | | lk | Offset supply leakage current | _ | _ | 50 | μА | $V_{B} = V_{S} = 600V$ | | | Oscillat | or I/O Characteristics | | | | | | | | Symbol | Definition | Min. | Тур. | Max. | Units | Test Conditions | | | fosc | Oscillator frequency | _ | 30 | _ | | $R_T = 32k\Omega$ , $R_{DT} =$ | | | | | | | | 1411- | 6.1kΩ, C <sub>T</sub> =470pF | | | | | _ | 100 | _ | + kHz | $R_T = 6.1k\Omega$ , $R_{DT} =$ | | | | | | | | | 6.1kΩ, C <sub>T</sub> =470pF | | | df/dV | Oscillator frequency voltage stability | _ | 0.5 | _ | %/V | V <sub>CCUV+</sub> < V <sub>CC</sub> < 15V | | | df/dT | Oscillator frequency temperature stability | _ | 0.02 | _ | %/C | -40°C < Tj < 125° | | | d | Oscillator duty cycle | _ | 50 | _ | % | | | | V <sub>CT+</sub> | Upper C⊤ ramp voltage threshold | _ | 4.0 | _ | V | | | | Vct- | Lower CT ramp voltage threshold | _ | 2.0 | _ | T ' | | | | VCTFLT | Fault-mode C⊤ pin voltage | _ | 0 | _ | mV | SD = 5V, CS = 2V | | | | | | | | | or Tj > TSD | | | $V_{RT}$ | R⊤ pin voltage | _ | 2.0 | _ | V | | | | VRTFLT | Fault-mode RT pin voltage | _ | 0 | _ | mV | SD = 5V, CS = 2V | | | | | | | | 1117 | or Tj > TSD | | | tdlo | LO output deadtime | _ | 2.0 | _ | 1 | | | | toho | HO output deadtime | | 2.0 | _ | μsec | | | | dtd/dV | Deadtime voltage stability | | 0.5 | _ | %/V | V <sub>CCUV+</sub> < V <sub>CC</sub> < 15\ | | | dtd/dT | Deadtime temperature stability | | 0.02 | _ | %/C | -40°C < Tj < 125°C | | | Prehea <sup>-</sup> | t Characteristics | | | | | | | | Symbol | Definition | Min. | Тур. | Max. | Units | Test Conditions | | | Ісрн | CPH pin charging current | _ | 1.0 | <del>-</del> | μА | V <sub>CPH</sub> = 0V | | | V <sub>CPHIGN</sub> | CPH pin Ignition mode threshold voltage | T — | 4.0 | l – | | | | | VCPHRUN | CPH pin run mode threshold voltage | _ | 5.15 | l – | 7 v | | | | VCPHCLMF | CPH pin clamp voltage | _ | 7.6 | l – | 1 | I <sub>CPH</sub> = 1mA | | | V <sub>CPHFLT</sub> | Fault-mode CPH pin voltage | _ | 0 | <b>—</b> | mV | SD = 5V, CS = 2\ | | | | _ | | 1 | 1 | | or Ti > TSD | | ### **Electrical Characteristics (cont.)** | Liectiit | electrical Characteristics (cont.) | | | | | | | | | |------------------------------------|------------------------------------------------------------|------|------|------|-------|---------------------------------------------------------|--|--|--| | RPH Characteristics | | | | | | | | | | | Symbol | Definition | Min. | Тур. | Max. | Units | Test Conditions | | | | | IRPHLK | Open circuit RPH pin leakage current | | 0.1 | | μА | $V_{RPH} = 5V, V_{RPH} = 5V$ | | | | | V <sub>RPHFLT</sub> | Fault-mode RPH pin voltage | _ | 0 | _ | mV | SD = 5V, CS = 2V, | | | | | | | | | | | or Tj > TSD | | | | | RUN Ch | RUN Characteristics | | | | | | | | | | Symbol Definition | | Min. | Тур. | Max. | Units | Test Conditions | | | | | I <sub>RUNLK</sub> | Open circuit RUN pin leakage current | | 0.1 | | μА | V <sub>RUN</sub> = 5V | | | | | V <sub>RUNFLT</sub> | Fault-mode RUN pin voltage | _ | 0 | _ | mV | SD = 5V, CS = 2V, | | | | | | | | | | | or Tj > TSD | | | | | Protect | Protection Circuitry Characteristics | | | | | | | | | | Symbol | Definition | Min. | Тур. | Max. | Units | Test Conditions | | | | | V <sub>SDTH+</sub> | Rising shutdown pin threshold voltage | _ | 2.0 | _ | V | | | | | | V <sub>SDHYS</sub> | Shutdown pin threshold hysteresis | _ | 150 | _ | mV | | | | | | V <sub>CSTH+</sub> | Over-current sense threshold voltage | _ | 1.0 | _ | V | | | | | | V <sub>CSTH</sub> - | Under-current sense threshold voltage | _ | 0.2 | _ | | | | | | | T <sub>CS</sub> | Over-current sense propogation delay | _ | 160 | _ | nsec | Delay from CS to LO<br>or HO | | | | | V <sub>DC+</sub> | Low V <sub>BUS</sub> /rectified line input upper threshold | | 5.15 | _ | | 01110 | | | | | V <sub>DC</sub> - | Low V <sub>BUS</sub> /rectified line input lower threshold | _ | 3.0 | _ | · | | | | | | T <sub>SD</sub> | Thermal shutdown junction temperature | _ | 175 | _ | °C | | | | | | Gate Driver Output Characteristics | | | | | | | | | | | Symbol | Definition | Min. | Тур. | Max. | Units | Test Conditions | | | | | VOL | Low-level output voltage | _ | 0 | 100 | | l <sub>0</sub> = 0 | | | | | V <sub>OH</sub> | High level output voltage | | 0 | 100 | mV | V <sub>BIAS</sub> - V <sub>O</sub> , I <sub>o</sub> = 0 | | | | | t <sub>r</sub> | Turn-on rise time | | 85 | 150 | nsec | | | | | | tf | Turn-off fall time | _ | 45 | 100 | nsec | | | | | Note 4: When the IC senses an overtemperature condition (Tj > 175°C), the IC is latched off. In order to reset this Fault Latch, the SD pin must be cycled high and then low, or the VCC supply to the IC must be cycled below the falling undervoltage lockout threshold (VCCUV-). # **Lead Assignments & Definitions** | Lead # | Symbol | Description | | | | | |--------|-----------------|-------------------------------------------------|-------|--------|---------------|----------| | 1 | V <sub>DC</sub> | DC bus sensing input | VDC | П | $\overline{}$ | 161 HO | | 2 | СРН | Preheat timing capacitor | V D C | '낵 | U | | | 3 | R <sub>PH</sub> | Preheat frequency resistor & ignition capacitor | СРН | 2 | | 15 VS | | 4 | R <sub>T</sub> | Oscillator timing resistor | | | | | | 5 | RUN | Run frequency resistor | RPH | 3 | $\neg$ | 14 VB | | 6 | CT | Oscillator timing capacitor | | $\Box$ | رر | | | 7 | D <sub>T</sub> | Deadtime programming | RT | 4 | R2 | 13 N/C | | 8 | SD | Shutdown input | | ႕ | | 151 1400 | | 9 | cs | Current sensing input | RUN | 5 | | 12 VCC | | 10 | LO | Low-side gate driver output | СТ | 6 | C | 111 сом | | 11 | COM | IC Power & signal ground | 01 | Щ | _ : | ш сом | | 12 | V <sub>CC</sub> | Logic & low-side gate driver supply | DT | 7 | 7 | 101 LO | | 13 | N/C | Unused | | 벅 | | | | 14 | V <sub>B</sub> | High-side gate driver floating supply | SD | 8 | | 91 cs | | 15 | VS | High voltage floating return | | | | | | 16 | НО | High-side gate driver output | | | | | # **Functional Block Diagram** ### **Description of Operation & Component Selection Tips** # Supply Bypassing and PC Board Layout Rules Component selection and placement on the pc board is extremely important when using power control ICs VCC should be bypassed to COM as close to the IC terminals as possible with a low ESR/ESL capacitor, as shown in Figure 1 below. A rule of thumb for the value of this bypass capacitor is to keep its minimum value at least 2500 times the value of the total input capacitance (Ciss) of the power transistors being driven. This decoupling capacitor can be split between a higher valued electrolytic type and a lower valued ceramic type connected in parallel, although a good quality electrolytic (e.g., 10mF) placed immediately adjacent to the VCC and COM terminals will work well. In a typical application circuit, the supply voltage to the IC is normally derived by means of a high value startup resistor (1/4W) from the rectified line voltage, in combination with a charge pump from the output of the half-bridge. With this type of supply arrangement, the internal 15.6V zener clamp diode from VCC to COM will determine the steady state IC supply voltage. # Connecting the IC Ground (COM) to the Power Ground Both the low power control circuitry and low side gate driver output stage grounds return to this pin within the IC. The COM pin should be connected to the bottom terminal of the current sense resistor in the source of the low side power MOSFET using an individual pc board trace, as shown in Figure 2. In addition, the ground return path of the timing components and VCC decoupling capacitor should be connected directly to the IC COM pin, and not via separate traces or jumpers to other ground traces on the board. These connection technique prevents high current ground loops from interfering with sensitive timing component operation, and allows the entire control circuit to reject common-mode noise due to output switching. # The Control Sequence & Timing Component Selection The IR2157 uses the following control sequence (Figure 3) to drive rapid start fluorescent lamps. The control sequence used in the IR2157 allows the Run Mode operating frequency of the ballast to be higher than the ignition frequency (i.e., fstart > fph > frun > fign). This control sequence is recommended for lamp types where the ignition frequency is too close to the run frequency to ensure proper lamp striking for all production resonant LC component tolerances (please note that it is possible to use the IR2157 in systems where fstart > fph > fign > frun, simply by leaving the RUN pin open). Six pins in the IC are used to control the **Startup**, **Preheat**, **Ignition Ramp**, and **Run** modes of operation, and to allow ballast and lamp engineers the flexibility to optimize their designs for virtually any lamp type. The heart of this controller is an oscillator which resembles those found in many popular PWM voltage regulator ICs. In its simplest form, this oscillator consists of a timing resistor and capacitor connected to ground. The voltage across the timing capacitor CT is a sawtooth, where the rising portion of the ramp is determined by the current in the RT pin, and the falling portion of the ramp is determined by an external deadtime resistor RDT. The oscillograph in Figure 4 illustrates the relationship between the oscillator capacitor waveform and the gate driver outputs. The deadtime can be programmed by means of the external RDT resistor, given a certain range of CT capacitor values, using the graph shown in Figure 5. The RT input is a voltage-controlled current source, where the voltage is regulated to be approximately 2.0V. In order to maintain proper linearity between the RT pin current and the CT capacitor charging current, the value of the RT pin current should be kept between $50\mu A$ and $500\mu A$ . The RT pin can also be used as a feedback point for closed loop control. During the **Startup Mode**, the operating frequency is determined by the parallel combination of RPH, RSTART, and RT, combined with the values of CSTART, CT and RDT, as shown in Figure 6. This frequency is normally chosen to ensure that the instantaneous voltage across the lamp during the first few cycles of operation does not exceed the strike potential of the lamp. As the voltage across CSTART charges up to the RT pin voltage, the output frequency exponentially decays to the preheat frequency. During the Preheat Mode, the operating frequency is determined by the parallel combination of RPH and RT, combined with the value of CT and RDT. This frequency, along with the Preheat Time, is normally chosen to ensure that adequate heating of the lamp filaments occurs. Typically, a 4.5:1 ratio of the hot filament-to-cold filament resistance is desired for maximum lamp life, as shown in Figure 7 The Preheat Time is programmed by means of the preheat capacitor, CPH, an internal 1mA current source, and an internal threshold on the CPH pin of 4.0V, according to the following formula: $$t_{PH} = 4E6 \cdot C_{PH}$$ , or $C_{PH} = 250E - 9 \cdot t_{PH}$ At the end of the Preheat Time, the internal, opendrain transistor holding the RPH pin to ground turns off, and the voltage on this pin charges exponentially up to the RT pin potential. During this Ignition Ramp Mode, the output frequency exponentially decays to a minimum value. The rate of decay of this frequency is a function of the RPH \* CPH time constant. Because the Ignition Ramp Mode ends when the voltage on the CPH pin reaches 5.15V, the ignition ramp is always 1/4th as long as the preheat time. When the CPH pin reaches 5.15V, an open-drain transistor on the RUN pin turns on, and the external RRUN resistor is then in parallel with the RT resistor. The Run Mode operating frequency is therefore a function of the parallel combination of RRUN and RT , and this means that the operating power of the lamp can be programmed by means of RRUN . The following graphs, Figures 8 and 9, illustrate the relationship between the effective RT resistance (i.e., the parallel combination of resistors which programs the CT capacitor charging current) and the operating frequency. #### **Lamp Protection & Automatic Restart Circuitry Operation** Three pins on the IR2157 are used for protection, as shown in Figure 10 below. These are VDC (dc bus monitor), SD (unlatched shutdown), and CS (latched shutdown). #### Sensing the DC Bus Voltage The first of these protection pins senses the voltage on the DC bus by means of an external resistor divider and an internal comparator with hysteresis. When power is first supplied to the IC at system startup, 3 conditions are required before oscillation is initiated: 1.) the voltage on the VCC pin must exceed the rising undervoltage lockout threshold (11.5V), 2.) the voltage at the VDC pin must exceed 5.1V, and 3.) the voltage on the SD pin must be below approximately 1.85V. If a low dc bus condition occurs during normal operation, or if power to the ballast is shut off, the dc bus will collapse prior to the VCC of the chip (assuming the VCC is derived from a charge pump off of the output of the half-bridge). In this case, the voltage on the VDC pin will shut the oscillator off, thereby protecting the power transistors from potentially hazardous hard switching. Approximately 2V of hysteresis has been designed into the internal comparator sensing the VDC pin, in order to account for variations in the dc bus voltage under varying load conditions. When the dc bus recovers, the chip restarts from the beginning of the control sequence, as shown in timing diagram 11 below. # Lamp Presence Detection and Automatic Restart The second protection pin, SD, is used for both unlatched shutdown and automatic restart functions. The SD pin would normally be connected to an external circuit which senses the presence of the lamp (or lamps), as shown in Figure 12. When the SD pin exceeds 2.0V (approximately 150mV of hysteresis is included to increase noise immunity), signaling either a lamp fault or lamp removal, the oscillator is disabled, both gate driver outputs are pulled low, and the chip is put into the micropower mode. Since a lamp fault would normally lead to a lamp exchange, when a new lamp is inserted into the fixture, the SD pin would be pulled back to near the ground potential. Under these conditions a reset signal would restart the chip from the beginning of the control sequence, as shown in the timing diagram in Figure 13. Thus, for a lamp removal and replacement, the ballast automatically restarts the lamp in the proper manner, maximizing lamp life and minimizing stress on the power MOSFETs or IGBTs. The SD pin contains an internal 7.5V zener diode clamp, thereby reducing the number of external components required. # Half-Bridge Current Sensing and Protection The third pin used for protection is the CS pin, which is normally connected to a resistor in the source of the lower power MOSFET, as shown in Figure 14. The CS pin is used to sense fault conditions such a failure of a lamp to strike, over-current during normal operation, hard switching, no load, and operation below resonance. If any one of these conditions is sensed, the fault latch is set, the oscillator is disabled, the gate driver outputs go low, and the chip is put into the micropower mode. The CS pin performs its sensing functions on a cycle-by-cycle basis in order to maximize ballast reliability. failure-to-strike, and For the over-current, hard switching fault conditions, the 1V, positive-going CS threshold is enabled at the end of the preheat time. For the under-current and under-resonance conditions, there is a negativegoing threshold of 0.2V which is enabled at the onset of the run mode. The sensing of this 0.2V threshold is synchronized with the falling edge of the LO output. Figures 15, 16 and 17 are oscillographs of fault conditions. Figure 15 shows a failure of the lamp to strike, Figure 16 shows a hard switching condition and Figure 17 shows an under-current condition. Recovery from such a fault condition is accomplished by cycling either SD pin or the VCC pin. When a lamp is removed, the SD pin goes high, the fault latch is reset, and the chip is held off in an unlatched state. Lamp replacement causes the SD pin to go low again, reinitiating the startup sequence. The fault latch can also be reset by the undervoltage lockout signal, if VCC falls below the lower undervoltage threshold. ### **Bootstrap Supply Considerations** Power is normally supplied to the high-side circuitry by means of a simple charge pump from VCC, as shown in Figure 19 below. A high voltage, fast recovery diode DBOOT (the so-called bootstrap diode) is connected between VCC (anode) and VB (cathode), and a capacitor CBOOT (the so-called bootstrap capacitor) is connected between the VB and VS pins. During half-bridge switching, when MOSFET Q2 is on and Q1 is off, the bootstrap capacitor CBOOT is charged from the VCC decoupling capacitor, through the bootstrap diode DBOOT, and through Q2. Alternately, when Q2 is off and Q1 is on, the bootstrap diode is reverse-biased, and the bootstrap capacitor (which 'floats' on the source of the upper power MOSFET) serves as the power supply to the upper gate driver CMOS circuitry. Since the quiescent current in this CMOS circuitry is very low (typically 45mA in the on-state), the majority of the drop in the VBS voltage when Q1 is on occurs due to the transfer of charge from the bootstrap capacitor to the gate of the power MOSFET. VB should be bypassed to VS as close as possible to the pins of the IC with a low ESR/ESL capacitor. A PCB layout example is shown in figure 20. A rule of thumb for the value of this capacitor is to keep its minimum value at least 50 times the value of the total input capacitance (Ciss) of the MOSFET or IGBT being driven. In addition, the VS pin should be connected directly to the high side power MOSFET source. #### **Characteristic Curves** #### **ADVANCED INFORMATION** # International Rectifier # International Rectifier WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245 Tel: (310) 322 3331 IR GREAT BRITAIN: Hurst Green, Oxted, Surrey RH8 9BB, UK Tel: ++ 44 1883 732020 IR CANADA: 15 Lincoln Court, Brampton, Ontario L6T 3Z2 Tel: (905) 453-2200 IR GERMANY: Saalburgstrasse 157, 61350 Bad Homburg Tel: ++ 49 6172 96590 IR ITALY: Via Liguria 49, 10071 Borgaro, Torino Tel: ++ 39 11 451 0111 IR FAR EAST: K&H Bldg., 2F, 30-4 Nishi-Ikebukuro 3-Chome, Toshima-Ku, Tokyo, Japan 171 Tel: 81 3 3983 0086 IR SOUTHEAST ASIA: 1 Kim Seng Promenade, Great World City West Tower, 13-11, Singapore 237994 Tel: 65 838 4630 IR TAIWAN: 16 Fl. Suite D..207, Sec.2, Tun Haw South Road, Taipei, 10673, Taiwan Tel: 886-2-2377-9936 http://www.irf.com/ Data and specifications subject to change without notice. 3/1/99