1048576-word × 16-bit Dynamic Random Access Memory

# HITACHI

ADE-203-000 (Z) Preliminary Rev. 1.0 Dec. 1, 1995

#### **Description**

The Hitachi HM5118165B is a CMOS dynamic RAM organized as 1,048,576-word × 16-bit. It employs the most advanced CMOS technology for high performance and low power. The HM5118165B offers Extended Data Out (EDO) Page Mode as a high speed access mode.

#### **Features**

- Single 5 V (±10%)
- · High speed
  - Access time: 60 ns/70 ns/80 ns (max)
- · Low power dissipation
  - Active mode : 935 mW/825 mW/715mW (max)
  - Standby mode: 11 mW (max)
    - : 0.83 mW (max) (L-version)
- EDO page mode capability
- · Long refresh period
  - 1024 refresh cycles: 16 ms

: 128 ms (L-version)

- 4 variations of refresh
  - RAS-only refresh
  - <del>CAS</del>-before-<del>RAS</del> refresh
  - Hidden refresh
  - Self refresh (L-version)
- 2CAS-byte control
- Battery backup operation (L-version)

Note: The specifications of this device are subject to change without notice. Please contact your nearest Hitachi's Sales Dept. regarding specifications.

This specification is fully compatible with the 16-Mbit DRAM specifications from TEXAS INSTRUMENTS.

**■** 4496203 0027238 5**1**9 **■** 

# **Ordering Information**

| Type No.        | Access time | Package                                      |
|-----------------|-------------|----------------------------------------------|
| HM5118165BJ-6   | 60 ns       | 400-mil 42-pin plastic SOJ (CP-42D)          |
| HM5118165BJ-7   | 70 ns       | Fin Flacing 200 (Of 12D)                     |
| HM5118165BJ-8   | 80 ns       |                                              |
| HM5118165BLJ-6  | 60 ns       | <del></del>                                  |
| HM5118165BLJ-7  | 70 ns       |                                              |
| HM5118165BLJ-8  | 80 ns       |                                              |
| HM5118165BTT-6  | 60 ns       | 400-mil 50-pin plastic TSOP II (TTP-50/44DC) |
| HM5118165BTT-7  | 70 ns       |                                              |
| HM5118165BTT-8  | 80 ns       |                                              |
| HM5118165BLTT-6 | 60 ns       | <del></del>                                  |
| HM5118165BLTT-7 | 70 ns       |                                              |
| HM5118165BLTT-8 | 80 ns       |                                              |

# Pin Arrangement



### **Pin Description**

| Pin name        | Function               |
|-----------------|------------------------|
| A0 to A9        | Address input          |
| A0 to A9        | Refresh address input  |
| I/O0 to I/O15   | Data input/Data output |
| RAS             | Row address strobe     |
| UCAS, LCAS      | Column address strobe  |
| WE              | Read/Write enable      |
| ŌĒ              | Output enable          |
| V <sub>cc</sub> | Power supply (+5 V)    |
| V <sub>ss</sub> | Ground                 |
| NC              | No connection          |

#### **Block Diagram**



#### **Truth Table**

| RAS      | LCAS | ÜCAS | WE             | ŌĒ     | Output    |            | Operation                       |
|----------|------|------|----------------|--------|-----------|------------|---------------------------------|
| Н        | D    | D    | D              | D      | Open      |            | Standby                         |
| L        | L    | Н    | Н              | L      | Valid     | Lower byte | Read cycle                      |
| L        | Н    | L    | Н              | L      | Valid     | Upper byte | - · · ·                         |
| <u>L</u> | L    | L    | Н              | L      | Valid     | Word       | -                               |
| L        | L    | Н    | L"2            | D      | Open      | Lower byte | Early write cycle               |
| L        | Н    | L    | L'2            | D      | Open      | Upper byte | -                               |
| L        | L    | L    | L <sup>2</sup> | D      | Open      | Word       | -                               |
| L        | L    | Н    | L°2            | Н      | Undefined | Lower byte | Delayed write cycle             |
| L        | Н    | L    | L*2            | Н      | Undefined | Upper byte |                                 |
| L        | L    | L    | L*2            | Н      | Undefined | Word       | -                               |
| L        | L    | Н    | H to L         | L to H | Valid     | Lower byte | Read-modify-write cycle         |
| <u>L</u> | Н    | L    | H to L         | L to H | Valid     | Upper byte | -                               |
| L        | L    | L    | H to L         | L to H | Valid     | Word       | -                               |
| L        | Н    | Н    | D              | D      | Open      | Word       | RAS-only refresh cycle          |
| H to L   | Н    | L    | D              | D      | Open      | Word       | CAS-before-RAS refresh cycle or |
| H to L   | L    | Н    | D              | D      | Open      | Word       | Self refresh cycle (L-version)  |
| H to L   | L    | L    | D              | D      | Open      | Word       |                                 |
| L        | L    | L    | Н              | Н      | Open      |            | Read cycle (Output disabled)    |

Notes: 1. H: High (inactive) L: Low (active) D: H or L

- 2.  $t_{wcs} \ge 0$  ns Early write cycle  $t_{wcs} < 0$  ns Delayed write cycle
- 3. Mode is determined by the OR function of the UCAS and LCAS. (Mode is set by the earliest of UCAS and LCAS active edge and reset by the latest of UCAS and LCAS inactive edge.) However write OPERATION and output HIZ control are done independently by each UCAS, LCAS. ex. if RAS = H to L, UCAS = H, LCAS = L, then CAS-before-RAS refresh cycle is selected.

# **Absolute Maximum Ratings**

| Parameter                                      | Symbol          | Value        | Unit |
|------------------------------------------------|-----------------|--------------|------|
| Voltage on any pin relative to V <sub>ss</sub> | V <sub>T</sub>  | -1.0 to +7.0 | V    |
| Supply voltage relative to V <sub>ss</sub>     | V <sub>cc</sub> | -1.0 to +7.0 | ٧    |
| Short circuit output current                   | lout            | 50           | mA   |
| Power dissipation                              | Рт              | 1.0          | W    |
| Operating temperature                          | Topr            | 0 to +70     | °C   |
| Storage temperature                            | Tstg            | -55 to +125  | °C   |

# **Recommended DC Operating Conditions** ( $Ta = 0 \text{ to } +70^{\circ}\text{C}$ )

| Parameter          | Symbol          | Min  | Тур | Max | Unit | Notes |
|--------------------|-----------------|------|-----|-----|------|-------|
| Supply voltage     | V <sub>cc</sub> | 4.5  | 5.0 | 5.5 | V    | 1, 2  |
| Input high voltage | V <sub>IH</sub> | 2.4  |     | 6.5 | V    | 1     |
| Input low voltage  | V <sub>IL</sub> | -1.0 |     | 0.8 | V    | 1     |

Notes: 1. All voltage referred to  $V_{\rm ss}$ 

2. The supply voltage with all  $V_{cc}$  pins must be on the same level. The supply voltage with all  $V_{ss}$  pins must be on the same level.

# DC Characteristics (Ta = 0 to +70°C, $V_{CC}$ = 5 V $\pm$ 10%, $V_{SS}$ = 0 V)

#### HM5118165B

|                             |                  | -6  |     | -7  |     | -8  |     |      |                                                                                                             |  |  |
|-----------------------------|------------------|-----|-----|-----|-----|-----|-----|------|-------------------------------------------------------------------------------------------------------------|--|--|
| Parameter                   | Symbol           | Min | Max | Min | Max | Min | Max | Unit | Test conditions                                                                                             |  |  |
| Operating current'1, '2     | I <sub>CC1</sub> | _   | 170 | _   | 150 | _   | 130 | mA   | t <sub>RC</sub> = min                                                                                       |  |  |
| Standby current             | I <sub>CC2</sub> | _   | 2   | _   | 2   |     | 2   | mA   | TTL interface<br>RAS, UCAS, LCAS = V <sub>IH</sub><br>Dout = High-Z                                         |  |  |
|                             |                  | _   | 1   |     | 1   |     | 1   | mA   | CMOS interface<br>RAS, UCAS,<br>$\overline{\text{LCAS}} \ge V_{\text{cc}} - 0.2 \text{ V}$<br>Dout = High-Z |  |  |
| Standby current (L-version) | I <sub>cc2</sub> |     | 150 |     | 150 |     | 150 | μА   | CMOS interface RAS, UCAS,  CCAS ≥ V <sub>cc</sub> – 0.2 V  Dout = High-Z                                    |  |  |

# **DC Characteristics** (Ta = 0 to +70°C, $V_{CC} = 5 \text{ V} \pm 10\%$ , $V_{SS} = 0 \text{ V}$ ) (cont)

#### HM5118165B

|                                                                 |                   | -6  |                 | -7  |          | -8  |                 | -    |                                                                                                     |
|-----------------------------------------------------------------|-------------------|-----|-----------------|-----|----------|-----|-----------------|------|-----------------------------------------------------------------------------------------------------|
| Parameter                                                       | Symbol            | Min | Max             | Min | Max      | Min | Max             | Unit | Test conditions                                                                                     |
| RAS-only refresh current <sup>2</sup>                           | I <sub>cc3</sub>  | _   | 170             | _   | 150      | _   | 130             | mA   | t <sub>RC</sub> = min                                                                               |
| Standby current <sup>-1</sup>                                   | I <sub>CC5</sub>  | _   | 5               |     | 5        | _   | 5               | mA   | RAS = V <sub>IH</sub> , UCAS, LCAS = V <sub>IL</sub><br>Dout = enable                               |
| CAS-before-RAS refresh current                                  | I <sub>cce</sub>  |     | 170             |     | 150      | _   | 130             | mA   | t <sub>RC</sub> = min                                                                               |
| EDO page mode current 1.13                                      | I <sub>CC7</sub>  |     | 185             | _   | 165      |     | 150             | mA   | t <sub>HPC</sub> = min                                                                              |
| Battery backup current 4 (Standby with CBR refresh) (L-version) | I <sub>CC10</sub> |     | 500             | _   | 500      | _   | 500             | μА   | CMOS interface<br>Dout = High-Z<br>CBR refresh: $t_{RC}$ = 125 $\mu$ s<br>$t_{RAS} \le 0.3 \ \mu$ s |
| Self refresh mode current (L-version)                           | I <sub>CC11</sub> | _   | 300             | _   | 300      | _   | 300             | μА   | CMOS interface<br>RAS, UCAS, LCAS ≤ 0.2 V<br>Dout = High-Z                                          |
| Input leakage current                                           | I <sub>LI</sub>   | -10 | 10              | -10 | 10       | -10 | 10              | μА   | 0 V ≤ Vin ≤ 7 V                                                                                     |
| Output leakage current                                          | I <sub>LO</sub>   | -10 | 10              | -10 | 10       | -10 | 10              | μА   | 0 V ≤ Vout ≤ 7 V<br>Dout = disable                                                                  |
| Output high voltage                                             | V <sub>OH</sub>   | 2.4 | V <sub>cc</sub> | 2.4 | $V_{cc}$ | 2.4 | V <sub>cc</sub> | ٧    | High lout = -2 mA                                                                                   |
| Output low voltage                                              | V <sub>OL</sub>   | 0   | 0.4             | 0   | 0.4      | 0   | 0.4             | ٧    | Low lout = 2 mA                                                                                     |

Notes: 1. I<sub>cc</sub> depends on output load condition when the device is selected. I<sub>cc</sub> max is specified at the output open condition.

- 2. Address can be changed once or less while  $\overline{RAS}$  =  $V_{IL}$ .
- 3. Address can be changed once or less while  $\overline{UCAS}$  and  $\overline{LCAS}$  =  $V_{H}$ .
- 4.  $V_{\text{IH}} \geq V_{\text{CC}} 0.2 \; \text{V, 0} \; \text{V} \leq V_{\text{IL}} \leq 0.2 \; \text{V}.$

# Capacitance (Ta = 25°C, $V_{CC}$ = 5 V $\pm$ 10%)

| Parameter                              | Symbol          | Тур | Max | Unit | Notes |
|----------------------------------------|-----------------|-----|-----|------|-------|
| Input capacitance (Address)            | C <sub>I1</sub> | _   | 5   | pF   | 1     |
| Input capacitance (Clocks)             | C <sub>12</sub> |     | 7   | pF   | 1     |
| Output capacitance (Data-in, Data-out) | C <sub>vo</sub> |     | 7   | pF   | 1, 2  |

Notes: 1. Capacitance measured with Boonton Meter or effective capacitance measuring method.

2.  $\overline{RAS}$ ,  $\overline{UCAS}$  and  $\overline{LCAS}$  =  $V_{IH}$  to disable Dout.

**AC Characteristics** (Ta = 0 to +70°C,  $V_{CC} = 5 \text{ V} \pm 10\%$ ,  $V_{SS} = 0 \text{ V})^{*1, *2, *18}$ 

#### **Test Conditions**

• Input rise and fall time: 2 ns

• Input levels: 0 V, 3.0 V

Input timing reference levels: 0.8 V, 2.4 V
Output timing reference levels: 0.8 V, 2.0 V

Output load: 1 TTL gate + C<sub>L</sub> (100 pF) (Including scope and jig)

#### Read, Write, Read-Modify-Write and Refresh Cycles (Common parameters)

#### HM5118165B -6 -7 -8 **Parameter Symbol** Min Max Min Max Min Max **Unit Notes** Random read or write cycle time $\mathbf{t}_{\mathrm{RC}}$ 104 124 144 RAS precharge time t<sub>RP</sub> 40 50 60 ns CAS precharge time $t_{\text{CP}}$ 10 13 15 ns RAS pulse width 10000 70 60 10000 t<sub>ras</sub> 80 10000 CAS pulse width 10 10000 tcas 13 10000 15 10000 ns Row address setup time t<sub>ASR</sub> 0 0 ns Row address hold time 10 10 t<sub>rah</sub> 10 ns Column address setup time $\mathbf{t}_{\mathsf{ASC}}$ 0 0 ns 21 Column address hold time $\mathbf{t}_{\mathsf{CAH}}$ 10 13 21 15 ns RAS to CAS delay time t<sub>RCD</sub> 20 45 20 20 60 3 ns RAS to column address delay time 15 $\mathbf{t}_{\mathsf{RAD}}$ 30 15 35 15 40 4 ns RAS hold time t<sub>RSH</sub> 15 18 20 ns CAS hold time t<sub>CSH</sub> 48 58 68 ns CAS to RAS precharge time tcrp 5 5 ns OE to Din delay time 15 18 20 toed 5 ns OE delay time from Din 0 tozo 0 ns 6 CAS delay time from Din 0 $t_{DZC}$ 0 0 6 ns Transition time (rise and fall) 50 2 50 2 7 $\mathbf{t}_{\mathsf{T}}$ 50 ns

# Read Cycle

#### HM5118165B

|                                 |                     | -6  |     | -7  |     | -8  |     |           |           |
|---------------------------------|---------------------|-----|-----|-----|-----|-----|-----|-----------|-----------|
| Parameter                       | Symbol              | Min | Max | Min | Max | Min | Max | —<br>Unit | Notes     |
| Access time from RAS            | t <sub>RAC</sub>    | _   | 60  |     | 70  |     | 80  | ns        | 8, 9      |
| Access time from CAS            | t <sub>CAC</sub>    |     | 15  |     | 18  | _   | 20  | ns        | 9, 10, 17 |
| Access time from address        | t <sub>AA</sub>     | _   | 30  | _   | 35  | _   | 40  | ns        | 9, 11, 17 |
| Access time from OE             | toEA                | -   | 15  |     | 18  | _   | 20  | ns        | 9         |
| Read command setup time         | t <sub>RCS</sub>    | 0   |     | 0   | _   | 0   |     | ns        | 21        |
| Read command hold time to CAS   | t <sub>RCH</sub>    | 0   | _   | 0   |     | 0   | _   | ns        | 12, 22    |
| Read command hold time from RAS | 5 t <sub>acha</sub> | 60  |     | 70  | _   | 80  | _   | ns        |           |
| Read command hold time to RAS   | t <sub>RRH</sub>    | 5   | _   | 5   | _   | 5   | _   | ns        | 12        |
| Column address to RAS lead time | t <sub>RAL</sub>    | 30  | _   | 35  | _   | 40  |     | ns        |           |
| Column address to CAS lead time | t <sub>CAL</sub>    | 18  | _   | 23  | _   | 28  | _   | ns        |           |
| CAS to output in low-Z          | t <sub>cLZ</sub>    | 0   | _   | 0   | _   | 0   | _   | ns        |           |
| Output data hold time           | t <sub>oH</sub>     | 3   | _   | 3   |     | 3   | _   | ns        | 27        |
| Output data hold time from OE   | t <sub>oho</sub>    | 3   |     | 3   | _   | 3   | _   | ns        |           |
| Output buffer turn-off time     | t <sub>off</sub>    |     | 15  |     | 15  | _   | 15  | ns        | 13, 27    |
| Output buffer turn-off to OE    | t <sub>oez</sub>    |     | 15  |     | 15  | _   | 15  | ns        | 13        |
| CAS to Din delay time           | t <sub>coo</sub>    | 15  | _   | 18  | _   | 20  | _   | ns        | 5         |
| Output data hold time from RAS  | t <sub>ohr</sub>    | 3   |     | 3   | _   | 3   | _   | ns        | 27        |
| Output buffer turn-off to RAS   | t <sub>ofR</sub>    | _   | 15  | _   | 15  |     | 15  | ns        | 27        |
| Output buffer turn-off to WE    | t <sub>wez</sub>    |     | 15  |     | 15  | _   | 15  | ns        |           |
| WE to Din delay time            | t <sub>weD</sub>    | 15  | -   | 18  | _   | 20  | _   | ns        |           |
| RAS to Din delay time           | t <sub>RDD</sub>    | 15  | _   | 18  |     | 20  | _   | ns        |           |

# Write Cycle

#### HM5118165B

|                                |                  | -6  |     | -7  |     | -8  |     | _         |        |
|--------------------------------|------------------|-----|-----|-----|-----|-----|-----|-----------|--------|
| Parameter                      | Symbol           | Min | Max | Min | Max | Min | Max | —<br>Unit | Notes  |
| Write command setup time       | t <sub>wcs</sub> | 0   |     | 0   | _   | 0   | _   | ns        | 14, 21 |
| Write command hold time        | t <sub>wch</sub> | 10  |     | 13  | _   | 15  | _   | ns        | 21     |
| Write command pulse width      | t <sub>wP</sub>  | 10  |     | 10  |     | 10  | _   | ns        |        |
| Write command to RAS lead time | t <sub>RWL</sub> | 10  |     | 13  | _   | 15  |     | ns        |        |
| Write command to CAS lead time | t <sub>cwL</sub> | 10  | _   | 13  |     | 15  | _   | ns        |        |
| Data-in setup time             | t <sub>DS</sub>  | 0   | _   | 0   |     | 0   | _   | ns        | 15     |
| Data-in hold time              | t <sub>DH</sub>  | 10  | _   | 13  | _   | 15  |     | ns        | 15     |

### Read-Modify-Write Cycle

#### HM5118165B

|                                 |                  | -6  |     | -7  |     | -8  |     |      |       |
|---------------------------------|------------------|-----|-----|-----|-----|-----|-----|------|-------|
| Parameter                       | Symbol           | Min | Max | Min | Max | Min | Max | Unit | Notes |
| Read-modify-write cycle time    | t <sub>RWC</sub> | 136 | _   | 161 | _   | 185 | _   | ns   |       |
| RAS to WE delay time            | t <sub>RWD</sub> | 79  | _   | 92  |     | 104 | _   | ns   | 14    |
| CAS to WE delay time            | t <sub>cwD</sub> | 34  |     | 40  | _   | 44  | _   | ns   | 14    |
| Column address to WE delay time | t <sub>AWD</sub> | 49  | _   | 57  | _   | 64  |     | ns   | 14    |
| OE hold time from WE            | toeh             | 15  | _   | 18  |     | 20  |     | ns   |       |

#### Refresh Cycle

#### HM5118165B

|                                    |                  | -6  |     | -7  |     | -8  |     |           |       |
|------------------------------------|------------------|-----|-----|-----|-----|-----|-----|-----------|-------|
| Parameter                          | Symbol           | Min | Max | Min | Max | Min | Max | _<br>Unit | Notes |
| CAS setup time (CBR refresh cycle) | t <sub>csn</sub> | 5   |     | 5   |     | 5   |     | ns        | 21    |
| CAS hold time (CBR refresh cycle)  | t <sub>CHR</sub> | 10  | _   | 10  |     | 10  |     | ns        |       |
| RAS precharge to CAS hold time     | t <sub>RPC</sub> | 0   | _   | 0   | _   | 0   |     | ns        | 21    |

### **EDO Page Mode Cycle**

#### HM5118165B

|                                           |                   | -6  |        | -7  |        | -8  |        | •    |       |
|-------------------------------------------|-------------------|-----|--------|-----|--------|-----|--------|------|-------|
| Parameter                                 | Symbol            | Min | Max    | Min | Max    | Min | Max    | Unit | Notes |
| EDO page mode cycle time                  | t <sub>HPC</sub>  | 25  | _      | 30  | _      | 35  | _      | ns   | 25    |
| EDO page mode RAS pulse width             | t <sub>RASP</sub> | _   | 100000 | _   | 100000 |     | 100000 | ns   | 16    |
| Access time from CAS precharge            | t <sub>CPA</sub>  | _   | 35     | _   | 40     |     | 45     | ns   | 9, 17 |
| RAS hold time from CAS precharge          | t <sub>CPRH</sub> | 35  | _      | 40  | _      | 45  | _      | ns   |       |
| Output data hold time from CAS low        | t <sub>DOH</sub>  | 3   | _      | 3   |        | 3   | _      | ns   | 9, 17 |
| CAS hold time referred OE                 | t <sub>coL</sub>  | 10  |        | 13  | _      | 15  | _      | ns   |       |
| CAS to OE setup time                      | t <sub>COP</sub>  | 5   | _      | 5   |        | 5   | _      | ns   |       |
| Read command hold time from CAS precharge | t <sub>RCHC</sub> | 35  | _      | 40  |        | 45  | _      | ns   |       |

### **EDO Page Mode Read-Modify-Write Cycle**

#### HM5118165B

|                                            |                    | -6  |     | -7  |     | -8  |     | _    |       |
|--------------------------------------------|--------------------|-----|-----|-----|-----|-----|-----|------|-------|
| Parameter                                  | Symbol             | Min | Max | Min | Max | Min | Max | Unit | Notes |
| EDO page mode read-modify-write cycle time | t <sub>HPRWC</sub> | 68  | _   | 79  |     | 88  | _   | ns   |       |
| WE delay time from CAS precharge           | t <sub>CPW</sub>   | 54  | _   | 62  |     | 69  | _   | ns   | 14    |

#### Refresh

| Parameter                  | Symbol           | Max | Unit | Note        |
|----------------------------|------------------|-----|------|-------------|
| Refresh period             | t <sub>REF</sub> | 16  | ms   | 1024 cycles |
| Refresh period (L-version) | t <sub>REF</sub> | 128 | ms   | 1024 cycles |

#### Self Refresh Mode (L-version)

#### HM5118165BL

| Parameter                         |                   | -6  |     | -7  |     | -8  |     |           |             |
|-----------------------------------|-------------------|-----|-----|-----|-----|-----|-----|-----------|-------------|
|                                   | Symbol            | Min | Max | Min | Max | Min | Max | —<br>Unit | Notes       |
| RAS pulse width (self refresh)    | t <sub>RASS</sub> | 100 | _   | 100 | _   | 100 |     | μs        | <del></del> |
| RAS precharge time (self refresh) | t <sub>RPS</sub>  | 110 | _   | 130 | _   | 150 | _   | ns        |             |
| CAS hold time (self refresh)      | t <sub>chs</sub>  | -50 | _   | -50 | _   | -50 | _   | ns        | , <u></u>   |

Notes: 1. AC measurements assume  $t_T = 2 \text{ ns}$ .

- 2. An initial pause of 200 μs is required after power up followed by a minimum of eight initialization cycles (any combination of cycles containing RAS-only refresh or CAS-before-RAS refresh).
- 3. Operation with the  $t_{RCD}$  (max) limit insures that  $t_{RAC}$  (max) can be met,  $t_{RCD}$  (max) is specified as a reference point only; if  $t_{RCD} \ge t_{RAD}$  (max) +  $t_{AA}$  (max)  $t_{CAC}$  (max), then access time is controlled exclusively by  $t_{CAC}$ .
- 4. Operation with the t<sub>RAD</sub> (max) limit insures that t<sub>RAC</sub> (max) can be met, t<sub>RAD</sub> (max) is specified as a reference point only; if t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max) limit, then access time is controlled exclusively by t<sub>AA</sub>.
- Either t<sub>oep</sub> or t<sub>opp</sub> must be satisfied.
- 6. Either t<sub>DZO</sub> or t<sub>DZC</sub> must be satisfied.
- 7.  $V_{IH}$  (min) and  $V_{IL}$  (max) are reference levels for measuring timing of input signals. Also, transition times are measured between  $V_{IH}$  (min) and  $V_{IL}$  (max).
- 8. Assumes that  $t_{RCD} \le t_{RCD}$  (max) and  $t_{RAD} \le t_{RAD}$  (max). If  $t_{RCD}$  or  $t_{RAD}$  is greater than the maximum recommended value shown in this table,  $t_{RAC}$  exceeds the value shown.
- Measured with a load circuit equivalent to 1 TTL loads and 100 pF.
- 10. Assumes that  $t_{RCD} \ge t_{RCD}$  (max) and  $t_{RCD} + t_{CAC}$  (max)  $\ge t_{RAD} + t_{AA}$  (max).
- 11. Assumes that  $t_{\text{RAD}} \ge t_{\text{RAD}}$  (max) and  $t_{\text{RCD}} + t_{\text{CAC}}$  (max)  $\le t_{\text{RAD}} + t_{\text{AA}}$  (max).
- 12. Either t<sub>RCH</sub> or t<sub>RRH</sub> must be satisfied for a read cycles.
- 13. t<sub>OFF</sub> (max) and t<sub>OEZ</sub> (max) define the time at which the outputs achieve the open circuit condition and are not referred to output voltage levels.
- 14.  $t_{WCS}$ ,  $t_{RWD}$ ,  $t_{CWD}$ ,  $t_{AWD}$  and  $t_{CPW}$  are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only; if  $t_{WCS} \ge t_{WCS}$  (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle; if  $t_{RWD} \ge t_{RWD}$  (min),  $t_{CWD} \ge t_{CWD}$  (min), and  $t_{AWD} \ge t_{AWD}$  (min), or  $t_{CWD} \ge t_{CWD}$  (min),  $t_{AWD} \ge t_{AWD}$  (min) and  $t_{CPW} \ge t_{CPW}$  (min), the cycle is a read-modify-write and the data output will contain data read from the selected cell; if neither of the above sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate.
- 15. These parameters are referred to UCAS and LCAS leading edge in early write cycles and to WE leading edge in delayed write or read-modify-write cycles.
- 16. t<sub>RASP</sub> defines RAS pulse width in EDO page mode cycles.
- 17. Access time is determined by the longest among  $t_{AA}$ ,  $t_{CAC}$  and  $t_{CPA}$ .
- 18. In delayed write or read-modify-write cycles, OE must disable output buffer prior to applying data to the device. After RAS is reset, if t<sub>OEH</sub> ≥ t<sub>CWL</sub>, the I/O pin will remain open circuit (high impedance); if t<sub>OEH</sub> < t<sub>CWL</sub>, invalid data will be out at each I/O.
- 19. When both UCAS and LCAS go low at the same time, all 16-bit data are written into the device.

  UCAS and LCAS cannot be staggered within the same write/read cycles.

- 20 All the  $V_{cc}$  and  $V_{ss}$  pins shall be supplied with the same voltages.
- 21. t<sub>ASC</sub>, t<sub>CAH</sub>, t<sub>RCS</sub>, t<sub>WCS</sub>, t<sub>WCH</sub>, t<sub>CSR</sub> and t<sub>RPC</sub> are determined by the earlier falling edge of UCAS or LCAS.
- 22. t<sub>crp</sub>, t<sub>chr</sub>, t<sub>chr</sub>, t<sub>crp</sub> and t<sub>crp</sub> are determined by the later rising edge of UCAS or LCAS.
- 23.  $t_{\text{CWL}}$ ,  $t_{\text{DH}}$ ,  $t_{\text{DS}}$  and  $t_{\text{CHS}}$  should be satisfied by both  $\overline{\text{UCAS}}$  and  $\overline{\text{LCAS}}$ .
- 24.  $t_{CP}$  is determined by the time that both  $\overline{UCAS}$  and  $\overline{LCAS}$  are high.
- 25. t<sub>HPC</sub> (min) can be achieved during a series of EDO page mode write cycles or EDO page mode read cycles. If both write and read operation are mixed in a EDO page mode RAS cycle (EDO page mode mix cycle (1), (2)), minimum value of CAS cycle (t<sub>CAS</sub> + t<sub>CP</sub> + 2 t<sub>T</sub>) becomes greater than the specified t<sub>HPC</sub> (min) value. The value of CAS cycle time of mixed EDO page mode is shown in EDO page mode mix cycle (1) and (2).
- 26. When output buffers are enabled once, sustain the low impedance state until valid data is obtained. When output buffer is turned on and off within a very short time, generally it causes large  $V_{cc}/V_{ss}$  line noise, which causes to degrade  $V_H$  min/ $V_{lL}$  max level.
- 27. Data output turns off and becomes high impedance from later rising edge of  $\overline{RAS}$  and  $\overline{CAS}$ . Hold time and turn off time are specified by the timing specifications of later rising edge of  $\overline{RAS}$  and  $\overline{CAS}$  between  $t_{OHP}$  and  $t_{OHP}$ , and between  $t_{OHP}$  and  $t_{OHP}$ .
- 28. Please do not use  $t_{RASS}$  timing, 10  $\mu s \le t_{RASS} \le 100 \ \mu s$ . During this period, the device is in transition state from normal operation mode to self refresh mode. If  $t_{RASS} \ge 100 \ \mu s$ , then  $\overline{RAS}$  precharge time should use  $t_{RPS}$  instead of  $t_{RPS}$ .
- 29. If you use distributed CBR refresh mode with 15.6 μs interval in normal read/write cycle, CBR refresh should be executed within 15.6 μs immediately after exiting from and before entering into self refresh mode.
- 30. If you use RAS only refresh or CBR burst refresh mode in normal read/write cycle, 1024 cycles of distributed CBR refresh with 15.6 μs interval should be executed within 16 ms immediately after exiting from and before entering into the self refresh mode.
- 31. Repetitive self refresh mode without refreshing all memory is not allowed. Once you exit from self fresh mode, all memory cells need to be refreshed before re-entering the self refresh mode again.
- 32.  $\bigvee$  H or L (H:  $V_{IH}$  (min)  $\leq V_{IN} \leq V_{IH}$  (max), L:  $V_{IL}$  (min)  $\leq V_{IN} \leq V_{IL}$  (max)) Invalid Dout

# Notes concerning 2CAS control

Please do not separate the  $\overline{UCAS}/\overline{LCAS}$  operation timing intentionally. However skew between  $\overline{UCAS}/\overline{LCAS}$  are allowed under the following conditions.

- 1. Each of the UCAS/LCAS should satisfy the timing specifications individually.
- 2. Different operation mode for upper/lower byte is not allowed; such as following.



3. Closely separated upper/lower byte control is not allowed. However when the condition  $(t_{CP} \le t_{UL})$  is satisfied, EDO page mode can be performed.



4. Byte control operation by remaining UCAS or LCAS high is guaranteed.

# $Timing\ Waveforms^{*32}$

### **Read Cycle**



#### HITACHI 15

■ 4496203 0027252 999 **■** 

#### **Early Write Cycle**



### Delayed Write Cycle\*18



#### HITACHI 17

**4**496203 0027254 761 🖿

# ${\bf Read\text{-}Modify\text{-}Write\ Cycle}^{*18}$



HITACHI 18

■ 4496203 0027255 6T8 🖿

# RAS-Only Refresh Cycle



# CAS-Before-RAS Refresh Cycle



### Hidden Refresh Cycle



HITACHI 21

4496203 0027258 307 🖿

### **EDO Page Mode Read Cycle**



#### **EDO Page Mode Read Cycle** (2CAS)



#### **EDO Page Mode Early Write Cycle**



# EDO Page Mode Delayed Write Cycle\*18



#### HITACHI 25

4496203 0027262 838 🖿

#### EDO Page Mode Read-Modify-Write Cycle\*18



#### **EDO Page Mode Mix Cycle (1)**



#### EDO Page Mode Mix Cycle (2)



# Self Refresh Cycle (L-version)\*28, 29, 30, 31



# **Package Dimensions**

**HM5118165BJ/ALJ Series** (CP-42D)

Unit: mm



HM5118165BTT/ALTT Series (TTP-50/44DC)

Unit: mm



Copyright © Each Manufacturing Company.

All Datasheets cannot be modified without permission.

This datasheet has been download from:

www.AllDataSheet.com

100% Free DataSheet Search Site.

Free Download.

No Register.

Fast Search System.

www.AllDataSheet.com