

January 2007

# FSQ211- Green Mode Fairchild Power Switch (FPS™)

#### **Features**

- Internal Avalanche Rugged SenseFET
- Precision Fixed Operating Frequency (67KHz)
- Consumes Under 0.2W at 265VAC & No Load with Advanced Burst-Mode Operation
- Internal Start-up Circuit
- Pulse-by-Pulse Current Limiting
- Over-Voltage Protection (OVP)
- Over-Load Protection (OLP)
- Internal Thermal Shutdown Function (TSD)
- Auto-Restart Mode
- Under-Voltage Lockout (UVLO) with Hysteresis
- Built-in Soft Start
- Secondary Side Regulation

### **Applications**

- Charger & Adapter for Mobile Phone, PDA & MP3
- Auxiliary Power for White Goods, PC, C-TV & Monitor

### **Related Application Notes**

- AN-4137, 4141, 4147 (Flyback)
- AN-4134 (Forward)
- AN-4138 (Charger)

### **Description**

The FSQ211 consists of an integrated Pulse Width Modulator (PWM) and SenseFET, and is specifically designed for high performance off-line Switch Mode Power Supplies (SMPS) with minimal external components. This device is an integrated high-voltage power switching regulator which combines a VDMOS SenseFET with a voltage mode PWM control block. The integrated PWM controller features include a fixed oscillator, Under Voltage Lock Out (UVLO) protection, Leading Edge Blanking (LEB), an optimized gate turnon/turn-off driver, Thermal Shut Down (TSD) protection, precision-current temperature compensated sources for loop compensation and fault protection circuitry. When compared to a discrete MOSFET and controller or RCC switching converter solution, the FSQ211 device reduces total component count, design size and weight, while increasing efficiency, productivity and system reliability. This device provides a basic platform that is well suited for the design of costeffective flyback converters.



### **Ordering Information**

| Product Number | Package | Marking Code | BV <sub>DSS</sub> | fosc  | R <sub>DS(ON)</sub> |
|----------------|---------|--------------|-------------------|-------|---------------------|
| FSQ211         | 8DIP    | Q211         | 650V              | 67KHz | 14Ω                 |

 $\mathsf{FPS}^{\mathsf{TM}} \text{ is a trademark of Fairchild Semiconductor Corporation}$ 

## Typical Application & Output Power Table



Figure 1. Typical Flyback Application

| OUTPUT POWER TABLE |                                |           |  |  |
|--------------------|--------------------------------|-----------|--|--|
| Product            | uct Open Frame <sup>(1)</sup>  |           |  |  |
|                    | 230VAC ±<br>15% <sup>(2)</sup> | 85~265VAC |  |  |
| FSQ211             | 13W                            | 8W        |  |  |

#### Notes:

- Maximum practical continuous power in an openframe design with sufficient drain pattern as a heat sinker, at 50°C ambient.
- 2. 230 VAC or 100/115 VAC with doubler.

### **Internal Block Diagram**



Figure 2. Functional Block Diagram of FSQ211

## **Pin Assignments**



Figure 3. Pin Configuration (Top View)

### **Pin Definitions**

| Pin#  | Pin   | Pin Function Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|-------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1     | GND   | Ground. SenseFET source terminal on primary side and internal control ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 2     | Vcc   | Positive supply voltage input. Although connected to an auxiliary transformer winding, current is supplied from pin 5 (Vstr) via an internal switch during startup (see Internal Block Diagram section). It is not until Vcc reaches the UVLO upper threshold (9V) that the internal start-up switch opens and device power is supplied via the auxiliary transformer winding.                                                                                                                                                                                                         |  |
| 3     | Vfb   | <b>Feedback</b> . Inverting input to the PWM comparator with its normal input level lies between 0.5V and 2.5V. It has a 0.4mA current source connected internally, while a capacitor and optocoupler are typically connected externally. A feedback voltage of 4.5V triggers over-load protection (OLP). There is a time delay while charging external capacitor Cfb from 3V to 4.5V using an internal 5uA current source. This time delay prevents false triggering under transient conditions, but still allows the protection mechanism to operate under true overload conditions. |  |
| 4     | NC    | No Connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 5     | Vstr  | <b>Start up</b> . This pin connects directly to the rectified AC line voltage source. At start up, the internal switch supplies internal bias and charges an external storage capacitor placed between the Vcc pin and ground. Once the Vcc reaches 9V, the internal switch stops charging the capacitor.                                                                                                                                                                                                                                                                              |  |
| 6,7,8 | Drain | SenseFET Drain. The drain pins are designed to connect directly to the primary lead of the transformer and are capable of switching a maximum of 650V. Minimizing the length of the trace connecting these pins to the transformer is recommended to decrease leakage inductance.                                                                                                                                                                                                                                                                                                      |  |

### **Absolute Maximum Ratings**

The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings.

(T<sub>A</sub>=25°C, unless otherwise specified)

| Symbol           | Parameter                                     | Value                     | Unit |  |
|------------------|-----------------------------------------------|---------------------------|------|--|
| $V_{DRAIN}$      | Drain Pin Voltage                             | 650                       | V    |  |
| $V_{STR}$        | Vstr Pin Voltage                              | 650                       | V    |  |
| $V_{DG}$         | Drain-Gate Voltage                            | 650                       | V    |  |
| V <sub>GS</sub>  | Gate-Source Voltage                           | ±20                       | V    |  |
| I <sub>DM</sub>  | Drain Current Pulsed <sup>(1)</sup>           | 1.5                       | Α    |  |
| I <sub>D</sub>   | Continuous Drain Current (Tc=25°C)            | 0.5                       | Α    |  |
| I <sub>D</sub>   | Continuous Drain Current (Tc=100°C)           | 0.32                      | Α    |  |
| E <sub>AS</sub>  | Single Pulsed Avalanche Energy <sup>(2)</sup> | 10                        | mJ   |  |
| V <sub>CC</sub>  | Supply Voltage                                | 20                        | V    |  |
| $V_{FB}$         | Feedback Voltage Range                        | -0.3 to V <sub>STOP</sub> | V    |  |
| P <sub>D</sub>   | Total Power Dissipation                       | 1.40                      | W    |  |
| $T_J$            | Operating Junction Temperature                | Internally limited        | °C   |  |
| T <sub>A</sub>   | Operating Ambient Temperature                 | -25 to +85                | °C   |  |
| T <sub>STG</sub> | Storage Temperature                           | -55 to +150               | °C   |  |

#### Notes:

- 1. Repetitive rating: Pulse width is limited by maximum junction temperature
- 2. L = 24mH, starting Tj = 25°C

### **Thermal Impedance**

(T<sub>A</sub>=25°C, unless otherwise specified)

| Symbol        | Parameter                                            | Value | Unit |  |
|---------------|------------------------------------------------------|-------|------|--|
| 8DIP          |                                                      |       |      |  |
| $\theta_{JA}$ | Junction-to-Ambient Thermal Impedance <sup>(1)</sup> | 88.84 | °C/W |  |
| $\theta_{JC}$ | Junction-to-Case Thermal Impedance <sup>(2)</sup>    | 13.94 | °C/W |  |

### Notes:

- 1. Free standing with no heatsink; Without copper clad.
  - ( Measurement Condition Just before junction temperature  $T_J$  enters into OTP )
- 2. Measured on the DRAIN pin close to plastic interface.

All items are tested with the standards JESD 51-2 and 51-10 (DIP).

### **Electrical Characteristics**

(T<sub>A</sub>=25°C, unless otherwise specified)

| Symbol                    | Parameter                                                      | Conditions                                                        | Min. | Тур. | Max. | Unit  |
|---------------------------|----------------------------------------------------------------|-------------------------------------------------------------------|------|------|------|-------|
| SenseFET                  | SECTION                                                        |                                                                   |      |      |      |       |
|                           | Zara Cata Valtaria Brain Cumant                                | V <sub>DS</sub> =650V, V <sub>GS</sub> =0V                        | -    | -    | 25   | A     |
| $I_{DSS}$                 | Zero-Gate-Voltage Drain Current                                | V <sub>DS</sub> =520V, V <sub>GS</sub> =0V, T <sub>C</sub> =125°C | -    | -    | 200  | mA    |
| R <sub>DS(ON)</sub>       | Drain-Source On-State Resistance <sup>(1)</sup>                | V <sub>GS</sub> =10V, I <sub>D</sub> =0.5A                        | -    | 14   | 19   | Ω     |
| g <sub>fs</sub>           | Forward Trans-Conductance                                      | V <sub>DS</sub> =50V, I <sub>D</sub> =0.5A                        | 1.0  | 1.3  | -    | S     |
| C <sub>ISS</sub>          | Input Capacitance                                              | \/ -0\/ \/ -25\/                                                  | -    | 162  | -    | pF    |
| $C_{OSS}$                 | Output Capacitance                                             | V <sub>GS</sub> =0V, V <sub>DS</sub> =25V,<br>f=1MHz              | -    | 18   | -    |       |
| $C_{RSS}$                 | Reverse Transfer Capacitance                                   | 1-1101112                                                         | -    | 3.8  | -    |       |
| $t_{\sf d(on)}$           | Turn-On Delay Time                                             |                                                                   | -    | 9.5  | -    |       |
| t <sub>r</sub>            | Rise Time                                                      | \/ -325\/   -1.04                                                 | -    | 19   | -    | ne    |
| $t_{d(off)}$              | Turn-Off Delay Time                                            | V <sub>DS</sub> =325V, I <sub>D</sub> =1.0A                       | -    | 33   | -    | ns    |
| t <sub>f</sub>            | Fall Time                                                      |                                                                   | -    | 42   | -    |       |
| $Q_g$                     | Total Gate Charge                                              | \\ -40\\ I -4.0\                                                  | -    | 7.0  | -    |       |
| $Q_gs$                    | Gate-Source Charge                                             | $V_{GS}$ =10V, $I_{D}$ =1.0A, $V_{DS}$ =325V                      | -    | 3.1  | -    | nC    |
| $Q_{gd}$                  | Gate-Drain (Miller) Charge                                     | V <sub>DS</sub> -323V                                             | -    | 0.4  | -    |       |
| CONTROL                   | . SECTION                                                      |                                                                   |      |      |      |       |
| f <sub>osc</sub>          | Switching Frequency                                            |                                                                   | 61   | 67   | 73   | KHz   |
| $\Delta f_{OSC}$          | Switching Frequency Variation <sup>(2)</sup>                   | -25°C ≤ T <sub>A</sub> ≤ 85°C                                     | -    | ±5   | ±10  | %     |
| D <sub>MAX</sub>          | Maximum Duty Cycle                                             |                                                                   | 60   | 67   | 74   | %     |
| $V_{START}$               | UVLO Threshold Voltage                                         | V <sub>FB</sub> =GND                                              | 8    | 9    | 10   | V     |
| $V_{STOP}$                | - OVEO Tilleshold Voltage                                      | V <sub>FB</sub> =GND                                              | 6    | 7    | 8    | V     |
| $I_{FB}$                  | Feedback Source Current                                        | $0V \le V_{FB} \le 3V$                                            | 0.35 | 0.40 | 0.45 | mA    |
| t <sub>S/S</sub>          | Internal Soft Start Time                                       |                                                                   | 10   | 15   | 20   | ms    |
| $V_{REF}$                 | Reference Voltage <sup>(3)</sup>                               |                                                                   | 4.2  | 4.5  | 4.8  | V     |
| $\Delta V_{REF}/\Delta T$ | Reference Voltage Variation with Temperature <sup>(2)(3)</sup> | -25°C ≤ T <sub>A</sub> ≤ 85°C                                     | -    | 0.3  | 0.6  | mV/°C |
| BURST MO                  | ODE SECTION                                                    |                                                                   |      |      |      |       |
| $V_{\text{BURH}}$         |                                                                | T:-05°C                                                           | 0.6  | 0.7  | 8.0  | V     |
| $V_{BURL}$                | Burst Mode Voltage                                             | Tj=25°C                                                           | 0.45 | 0.55 | 0.65 | V     |
| $V_{BUR(HYS)}$            | 1                                                              | Hysteresis                                                        | -    | 150  | -    | mV    |
|                           | ION SECTION                                                    |                                                                   |      | •    |      |       |
| I <sub>LIM</sub>          | Peak Current Limit                                             |                                                                   | 0.31 | 0.35 | 0.39 | Α     |
| T <sub>SD</sub>           | Thermal Shutdown Temperature <sup>(3)</sup>                    |                                                                   | 125  | 145  | -    | °C    |
| V <sub>SD</sub>           | Shutdown Feedback Voltage                                      |                                                                   | 4.0  | 4.5  | 5.0  | V     |
| V <sub>OVP</sub>          | Over Voltage Protection                                        |                                                                   | 20   | -    | -    | V     |
| I <sub>DELAY</sub>        | Shutdown Delay Current                                         | $3V \le V_{FB} \le V_{SD}$                                        | 4    | 5    | 6    | uA    |
|                           | '                                                              |                                                                   |      |      |      | 1     |
| <b>TOTAL DE</b>           | VICE SECTION                                                   |                                                                   |      |      |      |       |
| TOTAL DE                  | Operating Supply Current (control part only)                   | V <sub>CC</sub> ≤ 16V                                             | -    | 1.5  | 3.0  | mA    |

#### Notes

- 1. Pulse test: Pulse width ≤ 300us, duty ≤ 2%
- 2. These parameters, although guaranteed, are tested in EDS (wafer test) process
- 3. These parameters, although guaranteed, are not 100% tested in production

### **Typical Performance Characteristics**

(These characteristic graphs are normalized at Ta = 25°C)



Figure 4-L. Reference Voltage ( $V_{REF}$ ) vs.  $T_A$ 



Figure 4-R. Operating Supply Current (I<sub>OP</sub>) vs. T<sub>A</sub>



Figure 5-L. Start Threshold Voltage (V<sub>START</sub>) vs. T<sub>A</sub>



Figure 5-R. Stop Threshold Voltage (V<sub>STOP</sub>) vs. T<sub>A</sub>



Figure 6-L. Operating Frequency (fosc) vs. TA



Figure 6-R. Maximum Duty Cycle (D<sub>MAX</sub>) vs. T<sub>A</sub>

### Typical Performance Characteristics (continued)



Figure 7-L. Peak Current Limit (ILIM) vs. TA



Figure 7-R. Feedback Source Current (IFB) vs. TA



Figure 8-L. Shutdown Delay Current (IDELAY) vs. TA



Figure 8-R. Shut Down Feedback Voltage (V<sub>SD</sub>) vs. T<sub>A</sub>



Figure 9-L. Over-Voltage Protection (V<sub>OVP</sub>) vs. T<sub>A</sub>

### **Functional Description**

1. Startup: At startup, the internal high-voltage current source supplies the internal bias and charges the external Vcc capacitor as shown in Figure 10. In the case of the FSQ211, when Vcc reaches 9V, the device starts switching and the internal high-voltage current source stops charging the capacitor. The device is in normal operation provided that Vcc does not drop below 7V. After startup, the bias is supplied from the auxiliary transformer winding.



Figure 10. Internal Startup Circuit

Calculating the Vcc capacitor is an important step to design with the FSQ211. At initial start-up in the FSQ211, the maximum value of start operating current  $I_{\text{START}}$  is about 100uA, which supplies current to UVLO and Vref Blocks. The charging current  $I_{\text{Vcc}}$  of the Vcc capacitor is equal to Istr - 100uA. After Vcc reaches the UVLO start voltage, only the bias winding supplies Vcc current to the device. When the bias winding voltage is not sufficient, the Vcc level decreases to the UVLO stop voltage and the internal current source is activated again to charge the Vcc capacitor. To prevent this Vcc fluctuation (charging/discharging), the Vcc capacitor should be chosen to have the value between 10uF and 47uF.



Figure 11. Charging Vcc Capacitor through Vstr

2. Feedback Control: The FSQ211 is the voltage mode controlled device as shown in Figure 12. Usually, an opto-coupler and shunt regulator like KA431 are used to implement the feedback network. The feedback voltage is compared with an internally generated sawtooth waveform. This directly controls the duty cycle. When the KA431 reference pin voltage exceeds the internal reference voltage of 2.5V, the opto-coupler LED current increases, the feedback voltage Vfb is pulled down, and it reduces the duty cycle. This happens when the input voltage increases or the output load decreases.



Figure 12. PWM and Feedback Circuit

- 3. Leading Edge Blanking (LEB): At the instant the internal SenseFET is turned on, the primary side capacitance and secondary side rectifier diode reverse recovery typically cause a high current spike through the SenseFET. Excessive voltage across the Rsense resistor leads to incorrect pulse-by-pulse current limit protection. To avoid this, a leading edge blanking (LEB) circuit disables pulse-by-pulse current limit protection block for a fixed time ( $t_{LEB}$ ) after the SenseFET turns on.
- 4. Protection Circuit: The FSQ211 has several protective functions such as over-load protection (OLP). over voltage protection (OVP), under voltage lock out (UVLO) and thermal shutdown (TSD). Because these protection circuits are fully integrated inside the IC without external components, the reliability can be improved without increasing costs. Once a fault condition occurs, switching is terminated and the SenseFET remains off. This causes Vcc to fall. When Vcc reaches the UVLO stop voltage V<sub>STOP</sub> (7V), the protection is reset and the internal high-voltage current source charges the Vcc capacitor via the Vstr pin. When Vcc reaches the UVLO start voltage V<sub>START</sub> (9V), the device resumes normal operation. In this manner, the auto-restart can alternately enable and disable the switching of the power SenseFET until the fault condition is eliminated.



Figure 13. Protection Block

**4.1 Over Load Protection (OLP):** Overload is defined as the load current exceeding a pre-set level due to an unexpected event. In this situation, the protection circuit should be activated to protect the SMPS. However, even when the SMPS is operating normally, the over load protection (OLP) circuit can be activated during the load transition. To avoid this undesired operation, the OLP circuit is designed to be activated after a specified time to determine whether it is a transient situation or an overload situation. If the output consumes more than the maximum power determined by I<sub>LIM</sub>, the output voltage (Vo) decreases below its rating voltage. This reduces the current through the opto-coupler LED, which also reduces the opto-coupler transistor current, thus

increasing the feedback voltage ( $V_{FB}$ ). If  $V_{FB}$  exceeds 3V, the feedback input diode is blocked and the 5uA current source ( $I_{DELAY}$ ) starts to charge Cfb slowly up to Vcc. In this condition,  $V_{FB}$  increases until it reaches 4.5V, when the switching operation is terminated as shown in Figure 14. The shutdown delay time is the time required to charge Cfb from 3V to 4.5V with 5uA current source.



Figure 14. Overload Protection (OLP)

- **4.2 Thermal Shutdown (TSD):** The SenseFET and the control IC are integrated, making it easier for the control IC to detect the temperature of the SenseFET. When the temperature exceeds approximately 145°C, thermal shutdown is activated.
- **5. Soft-Start:** The FPS has an internal soft-start circuit that slowly increases the feedback voltage together with the SenseFET current right after it starts up. The typical soft-start time is 15msec, as shown in Figure 15, where progressive increment of the SenseFET current is allowed during the start-up phase. Soft-start circuit progressively increases current limits to establish proper working conditions for transformers, inductors, capacitors and switching device. It also helps to prevent transformer saturation and reduces the stress on the secondary diode.



Figure 15. Internal Soft-Start

**6. Burst operation:** To minimize the power dissipation in standby mode, the FSQ211 enters burst mode operation. As the load decreases, the feedback voltage decreases. The device automatically enters burst mode when the feedback voltage drops below  $V_{BURL}(0.55V)$ . At this point, switching stops and the output voltages start to drop. This causes the feedback voltage to rise. Once is passes  $V_{BURH}(0.70V)$ , switching starts again. The feedback voltage falls and the process repeats. Burst mode operation alternately enables and disables switching of the power MOSFET to reduce the switching loss in the standby mode.



**Figure 17. Burst Operation Function** 



Figure 16. Burst Operation Block

### **Application Tips**

#### 1. Methods of Reducing Audible Noise

Switching mode power converters have electronic and magnetic components, which generate audible noises when the operating frequency is in the range of 20~20,000 Hz. Even though they operate above 20 kHz, they can make noise depending on the load condition. Designers can employ several methods to reduce these noises. Here are three of these methods:

#### Glue or Varnish

The most common method involves using glue or varnish to tighten magnetic components. The motion of core, bobbin and coil; and the chattering or magnetostriction of core can cause the transformer to produce audible noise. The use of rigid glue and varnish helps reduce the transformer noise, but, it can crack the core. This is because sudden changes in the ambient temperature cause the core and the glue to expand or shrink in a different ratio.

#### **Ceramic Capacitor**

Using a film capacitor instead of a ceramic capacitor as a snubber capacitor is another noise reduction solution. Some dielectric materials show a piezoelectric effect, depending on the electric field intensity. Hence, a snubber capacitor becomes one of the most significant sources of audible noise. It is possible to use a zener clamp circuit instead of an RCD snubber for higher efficiency as well as lower audible noise.

#### **Adjusting Sound Frequency**

Moving the fundamental frequency of noise out of 2~4 kHz range is the third method. Generally, humans are more sensitive to noise in the range of 2~4 kHz. When the fundamental frequency of noise is located in this range, one perceives the noise as louder, although the noise intensity level is identical. Refer to Figure 18. Equal Loudness Curves.

When FPS acts in burst mode and the burst operation is suspected to be a source of noise, this method may be helpful. If the frequency of burst mode operation lies in the range of  $2\sim4$  kHz, adjusting the feedback loop can shift the burst operation frequency. To reduce the burst operation frequency, increase a feedback gain capacitor  $(C_F)$ , opto-coupler supply resistor  $(R_D)$  and feedback capacitor  $(C_B)$ ; and decrease a feedback gain resistor  $(R_F)$ , as shown in Figure 19.



Figure 18. Equal Loudness Curves



Figure 19. Typical Feedback Network of FPS

#### 2. Other Reference Materials

- **AN-4134**: Design Guidelines for Off-line Forward Converters Using Fairchild Power Switch  $(FPS^{TM})$
- AN-4137: Design Guidelines for Off-line Flyback Converters Using Fairchild Power Switch (FPS)
- **AN-4138**: Design Considerations for Battery Charger Using Green Mode Fairchild Power Switch (FPS<sup>TM</sup>)
- **AN-4140**: Transformer Design Consideration for Off-line Flyback Converters Using Fairchild Power Switch (FPS<sup>TM</sup>)
- **AN-4141**: Troubleshooting and Design Tips for Fairchild Power Switch (FPS<sup>TM</sup>) Flyback Applications
- **AN-4147**: Design Guidelines for RCD Snubber of Flyback
- **AN-4148**: Audible Noise Reduction Techniques for FPS Applications

### **Physical Dimensions**

Dimensions are in millimeters (inches) unless otherwise noted.

#### 8-DIP







FSQ211 Rev.01

NOTES: UNLESS OTHERWISE SPECIFIED
A) THIS PACKAGE CONFORMS TO
JEDEC MS-001 VARIATION BA
B) ALL DIMENSIONS ARE IN MILLIMETERS.
C) DIMENSIONS ARE EXCLUSIVE OF BURRS,
MOLD FLASH, AND TIE BAR EXTRUSIONS.
D) DIMENSIONS AND TOLERANCES PER
ASME Y14.5M-1994

MKT-N08FrevB

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx™                | FAST®               | ISOPLANAR™    | PowerEdge™          | SuperFET™              |
|----------------------|---------------------|---------------|---------------------|------------------------|
| ActiveArray™         | FASTr™              | LittleFET™    | PowerSaver™         | SuperSOT™-3            |
| Bottomless™          | FPS™                | MICROCOUPLER™ | PowerTrench®        | SuperSOT™-6            |
| Build it Now™        | FRFET™              | MicroFET™     | QFET®               | SuperSOT™-8            |
| CoolFET™             | GlobalOptoisolator™ | MicroPak™     | QS™                 | SyncFET™               |
| CROSSVOLT™           | GTO™                | MICROWIRE™    | QT Optoelectronics™ | TCM™                   |
| DOME™                | HiSeC™              | MSX™          | Quiet Series™       | TinyLogic <sup>®</sup> |
| EcoSPARK™            | I <sup>2</sup> C™   | MSXPro™       | RapidConfigure™     | TINYOPTO™              |
| E <sup>2</sup> CMOS™ | i-Lo™               | OCX™          | RapidConnect™       | TruTranslation™        |
| EnSigna™             | ImpliedDisconnect™  | OCXPro™       | μSerDes™            | UHC™                   |
| FACT™                | IntelliMAX™         | OPTOLOGIC®    | ScalarPump™         | UniFET™                |
| FACT Quiet Series    | 3 <sup>TM</sup>     | OPTOPLANAR™   | SILENT SWITCHER®    | UltraFET®              |
| Across the board.    | Around the world.™  | PACMAN™       | SMART START™        | VCX™                   |
| The Power Franchise® |                     | POP™          | SPM™                | Wire™                  |
| Programmable Act     | tive Droop™         | Power247™     | Stealth™            |                        |

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

# PRODUCT STATUS DEFINITIONS Definition of Terms

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or In<br>Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor.  The datasheet is printed for reference information only.                                                  |

Rev. I19