### SN74AUC2G80 **DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP** SCES540A - JANUARY 2004 - REVISED FEBRUARY 2004 - **Available in the Texas Instruments** NanoStar<sup>™</sup> and NanoFree<sup>™</sup> Packages - Optimized for 1.8-V Operation and Is 3.6-V I/O Tolerant to Support Mixed-Mode Signal Operation - Ioff Supports Partial-Power-Down Mode Operation - Sub 1-V Operable - Max t<sub>pd</sub> of 1.9 ns at 1.8 V - Low Power Consumption, 10-µA Max ICC - ±8-mA Output Drive at 1.8 V - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) #### **DCT OR DCU PACKAGE** (TOP VIEW) $h \vee_{CC}$ 1CLK [ 1 1 Q 1D [ 7 2<mark>Q</mark> ∏ 3 6 1 2D GND [ ∏ 2CLK #### YEP OR YZP PACKAGE (BOTTOM VIEW) | GND | 04 | 50 | 2CLK | |------|-----|----|-------------------------------------| | 2Q | ○3 | 60 | 2D | | 1D | 02 | 70 | 1Q | | 1CLK | O 1 | 80 | 2CLK<br>2D<br>1Q<br>V <sub>CC</sub> | #### description/ordering information This dual positive-edge-triggered D-type flip-flop is operational at 0.8-V to 2.7-V V<sub>CC</sub>, but is designed specifically for 1.65-V to 1.95-V V<sub>CC</sub> operation. When data at the data (D) input meets the setup time requirement, the data is transferred to the $\overline{Q}$ output on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs. NanoStar™ and NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. #### **ORDERING INFORMATION** | TA | PACKAGEŤ | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING‡ | |---------------|----------------------------------------------------------------|---------------|--------------------------|----------------------| | | NanoStar™ – WCSP (DSBGA)<br>0.23-mm Large Bump – YEP | Tape and reel | SN74AUC2G80YEPR | UX | | -40°C to 85°C | NanoFree™ – WCSP (DSBGA)<br>0.23-mm Large Bump – YZP (Pb-free) | Tape and reel | SN74AUC2G80YZPR | 0\_ | | | SSOP - DCT | Tape and reel | SN74AUC2G80DCTR | U80 | | | VSSOP – DCU | Tape and reel | SN74AUC2G80DCUR | UX_ | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. <sup>‡</sup> DCT: The actual top-side marking has three additional characters that designate the year, month, and assembly/test site. DCU: The actual top-side marking has one additional character that designates the assembly/test site. YEP/YZP: The actual top-side marking has three preceding characters to denote year, month, and sequence code, and one following character to designate the assembly/test site. Pin 1 identifier indicates solder-bump composition $(1 = SnPb, \bullet = Pb-free).$ Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. NanoStar and NanoFree are trademarks of Texas Instruments. #### **FUNCTION TABLE** (each flip-flop) | INPL | JTS | OUTPUT | |----------|-----|--------| | CLK | D | Q | | 1 | Н | L | | <b>↑</b> | L | Н | | L | Χ | $Q_0$ | #### logic diagram (positive logic) ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | 0.5 V to 3.6 V | |----------------------------------------------------------------------------------|-------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | | Voltage range applied to any output in the high-impedance or power-off state, VO | | | (see Note 1) | –0.5 V to 3.6 V | | Output voltage range, V <sub>O</sub> (see Note 1) | $0.5 \text{ V to V}_{CC} + 0.5 \text{ V}$ | | Input clamp current, $I_{ K }(V_{ } < 0)$ | –50 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | –50 mA | | Continuous output current, IO | ±20 mA | | Continuous current through V <sub>CC</sub> or GND | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DCT package | 220°C/W | | DCU package | 227°C/W | | YEP/YZP package | 102°C/W | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51-7. ### recommended operating conditions (see Note 3) | | | | MIN | MAX | UNIT | |----------------|------------------------------------|---------------------------------------------|----------------------|----------------------|------| | Vcc | Supply voltage | | 0.8 | 2.7 | V | | | | V <sub>CC</sub> = 0.8 V | VCC | | | | $\vee_{IH}$ | High-level input voltage | $V_{CC} = 1.1 \text{ V to } 1.95 \text{ V}$ | 0.65×V <sub>CC</sub> | | V | | | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | | | | | V <sub>CC</sub> = 0.8 V | | 0 | | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 1.1 V to 1.95 V | | $0.35 \times V_{CC}$ | V | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | | | ٧ <sub>I</sub> | Input voltage | | 0 | 3.6 | V | | ٧o | Output voltage | | 0 | Vcc | V | | | | V <sub>CC</sub> = 0.8 V | | -0.7 | | | | | V <sub>CC</sub> = 1.1 V | | -3 | | | lOH | High-level output current | V <sub>CC</sub> = 1.4 V | | -5 | mA | | | | V <sub>CC</sub> = 1.65 V | | -8 | | | | | V <sub>CC</sub> = 2.3 V | | -9 | | | | | V <sub>CC</sub> = 0.8 V | | 0.7 | | | | | V <sub>CC</sub> = 1.1 V | | 3 | | | loL | Low-level output current | V <sub>CC</sub> = 1.4 V | | 5 | mA | | | | V <sub>CC</sub> = 1.65 V | | 8 | | | | | V <sub>CC</sub> = 2.3 V | | 9 | | | Δt/Δν | Input transition rise or fall rate | | | 20 | ns/V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | ARAMETER | TEST ( | CONDITIONS | v <sub>cc</sub> | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|-----------------|----------------------------|------------|-----------------|----------------------|------------------|------|------| | | | I <sub>OH</sub> = -100 μA | | 0.8 V to 2.7 V | V <sub>CC</sub> -0.1 | | | | | | | $I_{OH} = -0.7 \text{ mA}$ | | 0.8 V | | 0.55 | | | | ., | | $I_{OH} = -3 \text{ mA}$ | | 1.1 V | 0.8 | | | ., | | VOH | | $I_{OH} = -5 \text{ mA}$ | | 1.4 V | 1 | | | V | | | | $I_{OH} = -8 \text{ mA}$ | | 1.65 V | 1.2 | | | | | | | $I_{OH} = -9 \text{ mA}$ | | 2.3 V | 1.8 | | | | | | | $I_{OL} = 100 \mu\text{A}$ | | 0.8 V to 2.7 V | | | 0.2 | | | | | $I_{OL} = 0.7 \text{ mA}$ | | 0.8 V | | 0.25 | | | | ., | | I <sub>OL</sub> = 3 mA | | 1.1 V | | | 0.3 | V | | VOL | | I <sub>OL</sub> = 5 mA | | 1.4 V | | | 0.4 | V | | | | I <sub>OL</sub> = 8 mA | | 1.65 V | | | 0.45 | | | | | I <sub>OL</sub> = 9 mA | | 2.3 V | | | 0.6 | | | IĮ | D or CLK inputs | $V_I = V_{CC}$ or GND | | 0 to 2.7 V | | | ±5 | μΑ | | l <sub>off</sub> | | $V_I$ or $V_O = 2.7 V$ | | 0 | | | ±5 | μΑ | | ICC | | $V_I = V_{CC}$ or GND, | IO = 0 | 0.8 V to 2.7 V | | | 10 | μΑ | | Ci | | $V_I = V_{CC}$ or GND | | 2.5 V | | 2.5 | | pF | <sup>†</sup> All typical values are at $T_A = 25^{\circ}C$ . ## SN74AUC2G80 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP SCES540A - JANUARY 2004 - REVISED FEBRUARY 2004 # timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | V <sub>CC</sub> = 0.8 V | V <sub>CC</sub> = ± 0. | : 1.2 V<br>1 V | V <sub>CC</sub> = ± 0. | : 1.5 V<br>1 V | V <sub>CC</sub> = | : 1.8 V<br>I5 V | V <sub>CC</sub> = ± 0. | | UNIT | |-----------------|---------------------------------|-------------------------|------------------------|----------------|------------------------|----------------|-------------------|-----------------|------------------------|-----|------| | | | TYP | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | fclock | Clock frequency | 50 | | 200 | | 225 | | 250 | | 275 | MHz | | t <sub>W</sub> | Pulse duration, CLK high or low | 2.4 | 1 | | 1 | | 1 | | 1 | | ns | | t <sub>su</sub> | Setup time before CLK↑ | 1 | 0.8 | | 0.6 | | 0.6 | | 0.5 | | ns | | t <sub>h</sub> | Hold time, data after CLK↑ | 0 | 0 | | 0.1 | | 0.1 | | 0.5 | | ns | # switching characteristics over recommended operating free-air temperature range, $C_L = 15 pF$ (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 0.8 V | V <sub>CC</sub> = ± 0. | 1.2 V<br>1 V | V <sub>CC</sub> = ± 0. | | • | C = 1.8<br>0.15 V | | V <sub>CC</sub> = | | UNIT | |------------------|-----------------|----------------|-------------------------|------------------------|--------------|------------------------|-----|-----|-------------------|-----|-------------------|-----|------| | | (INPOT) | (001F01) | TYP | MIN | MAX | MIN | MAX | MIN | TYP | MAX | MIN | MAX | | | f <sub>max</sub> | | | 50 | 200 | | 225 | | 250 | | | 275 | | MHz | | t <sub>pd</sub> | CLK | IQ | 5 | 1 | 3.9 | 0.8 | 2.5 | 0.3 | 1 | 1.9 | 0.3 | 1.3 | ns | # switching characteristics over recommended operating free-air temperature range, $C_L$ = 30 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | | | C = 1.8<br>0.15 V | V | V <sub>CC</sub> = | | UNIT | |------------------|-----------------|----------|-----|-------------------|-----|-------------------|-----|------| | | (INFOT) | (001701) | MIN | TYP | MAX | MIN | MAX | | | f <sub>max</sub> | | | 250 | | | 275 | | ns | | <sup>t</sup> pd | CLK | Ια | 0.8 | 1.5 | 2.4 | 0.6 | 1.8 | ns | ## operating characteristics, T<sub>A</sub> = 25°C | | PARAMETER | | TEST | $V_{CC} = 0.8 V$ | V <sub>CC</sub> = 1.2 V | V <sub>CC</sub> = 1.5 V | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | LINUT | |-----------------|-------------------------------|-------|-----------------------------|------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------| | | PARAMETER | | CONDITIONS | TYP | TYP | TYP | TYP | TYP | UNIT | | | | Data | | 16.9 | 17.2 | 18.6 | 21.4 | 29.5 | | | C <sub>pd</sub> | Power dissipation capacitance | CLK | f <sub>clock</sub> = 10 MHz | 1.1 | 1.1 | 1.2 | 1.4 | 2.5 | pF | | | capacita. 100 | Total | | 18 | 18.3 | 19.8 | 22.8 | 32 | | #### PARAMETER MEASUREMENT INFORMATION | TEST | S1 | |-----------|-------------------| | tPLH/tPHL | Open | | tPLZ/tPZL | 2×V <sub>CC</sub> | | tPHZ/tPZH | GND | | $I_{\Delta}$ | |--------------| | 1 V | | 1 V | | 1 V | | 5 V | | 5 V | | 5 V | | 5 V | | | NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , slew rate $\geq$ 1 V/ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms ti.com 25-Feb-2005 #### PACKAGING INFORMATION | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | n MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|--------------------------------| | SN74AUC2G80DCTR | ACTIVE | SM8 | DCT | 8 | 3000 | None | CU SNPB | Level-1-235C-UNLIM | | SN74AUC2G80DCUR | ACTIVE | US8 | DCU | 8 | 3000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-260C-UNLIM | | SN74AUC2G80YEPR | ACTIVE | WCSP | YEP | 8 | 3000 | None | SNPB | Level-1-260C-UNLIM | | SN74AUC2G80YZPR | ACTIVE | WCSP | YZP | 8 | 3000 | Pb-Free<br>(RoHS) | SNAGCU | Level-1-260C-UNLIM | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. None: Not yet available Lead (Pb-Free). **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight. (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### DCT (R-PDSO-G8) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion - D. Falls within JEDEC MO-187 variation DA. # DCU (R-PDSO-G8) # PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN) NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. - D. Falls within JEDEC MO-187 variation CA. # YZP (R-XBGA-N8) ## DIE-SIZE BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. NanoFree $^{\text{TM}}$ package configuration. - D. This package is lead-free. Refer to the 8 YEP package (drawing 4204725) for tin-lead (SnPb). NanoFree is a trademark of Texas Instruments. # YEP (R-XBGA-N8) ## DIE-SIZE BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. NanoStar $\mathbf{M}$ package configuration. - D. This package is tin-lead (SnPb). Refer to the 8 YZP package (drawing 4204741) for lead-free. NanoStar is a trademark of Texas Instruments. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2005, Texas Instruments Incorporated