SBAS373-OCTOBER 2007 ## Quad/Octal, Simultaneous Sampling, 16-Bit Analog-to-Digital Converters ## **FEATURES** - Synchronously Sample Four/Eight Channels - Selectable Operating Modes: High-Speed: 52kSPS Data Rate, 30mW/ch Low-Power: 10kSPS Data Rate, 8mW/ch - AC Performance: 25kHz Bandwidth 97dB SNR -105dB THD - Digital Filter: Linear Phase Response Passband Ripple: ±0.005dB Stop Band Attenuation: 100dB - Selectable SPI™ or Frame Sync Serial Interface - Simple Pin-Driven Control - Low Sampling Aperture Error - Specified from –40°C to +105°C - Analog Supply: 5V - I/O Supply: 1.8V to 3.3V - Digital Core Supply: 1.8V #### **APPLICATIONS** - 3-Phase Power Monitors - Defibrillators and ECG Monitors - Coriolis Flow Meters - Vibration/Modal Analysis #### VREFP VREFN AVDD DVDD Input1 ΔΣ SPI DRDY/FSYNC and SCLK ΔΣ Frame-DOUT[4:1] Sync ΔΣ Input3 DIN Interface Input4 TEST[1:0] FORMAT[2:0] Filters CLK Control SYNC Logic PWDN[4:1] CLKDIV MODE AGND DGND **ADS1174** ## DESCRIPTION The ADS1174 (quad) and ADS1178 (octal) are multiple delta-sigma ( $\Delta\Sigma$ ) analog-to-digital converters (ADCs) with data rates up to 52k samples-per-second (SPS), which allow synchronous sampling of four and eight channels. These devices use identical packages, permitting drop-in expandability. The delta-sigma architecture offers near ideal 16-bit ac performance (97dB SNR, -105dB THD, 1LSB linearity) combined with 0.005dB passband ripple, and linear phase response. The high-order, chopper- stabilized modulator achieves very low drift ( $4\mu V/^{\circ}C$ offset, $4ppm/^{\circ}C$ gain) and low noise ( $1LSB_{PP}$ ). The on-chip finite impulse response (FIR) filter provides a usable signal bandwidth up to 90% of the Nyquist rate with 100dB of stop band attenuation while suppressing modulator and signal out-of-band noise. Two operating modes allow for optimization of speed and power: High-speed mode (32mW/Ch at 52kSPS), and Low-power mode (8mW/Ch at 10kSPS). A SYNC input control pin allows the device conversions to be started and synchronized to an external event. SPI and Frame-Sync serial interfaces are supported. The device is fully specified over the extended industrial range (−40°C to +105°C) and is available in an HTQFP-64 PowerPAD™ package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PowerPAD is a trademark of Texas Instruments. SPI is a trademark of Motorola, Inc. All other trademarks are the property of their respective owners. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## **ORDERING INFORMATION** For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. ## **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range unless otherwise noted (1) | | ADS1174, ADS1178 | UNIT | |---------------------------------|--------------------|------| | AVDD to AGND | -0.3 to +6.0 | V | | DVDD, IOVDD to DGND | -0.3 to +3.6 | V | | AGND to DGND | -0.3 to +0.3 | V | | land Coment | 100, Momentary | mA | | nput Current | 10, Continuous | mA | | Analog Input to AGND | -0.3 to AVDD + 0.3 | V | | Digital Input or Output to DGND | -0.3 to DVDD + 0.3 | V | | Maximum Junction Temperature | +150 | °C | | Operating Temperature Range | -40 to +105 | °C | | Storage Temperature Range | -60 to +150 | °C | Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. ## **ELECTRICAL CHARACTERISTICS** All specifications at $T_A = -40^{\circ}\text{C}$ to +105°C, AVDD = +5V, DVDD = +1.8V, IOVDD = +3.3V, $f_{CLK} = 27\text{MHz}$ , VREFP = 2.5V, VREFN = 0V, and all channels active, unless otherwise noted. | | | | A | S1174, ADS117 | 78 | | |------------------------------------------------|-----------------|-----------------------------------|-------------------------|-------------------------|--------------------------|-------------------| | PARAMETE | ER . | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | ANALOG INPUTS | | П | 1 | | | | | Full-scale input voltage (FSR <sup>(1)</sup> ) | | $V_{IN} = (AINP - AINN)$ | | $\pm V_{REF}$ | | V | | Absolute input voltage | | AINP or AINN to AGND | AGND - 0.1 | | AVDD + 0.1 | V | | Common-mode input voltage | | V <sub>CM</sub> = (AINP + AINN)/2 | | 2.5 | | V | | Differential insulting | High-Speed mode | | | 28 | | kΩ | | Differential input impedance | Low-Power mode | | | 140 | | kΩ | | DC PERFORMANCE | | | | | | | | Resolution | | No missing codes | 16 | | | Bits | | Data rate (f | High-Speed mode | | | 52,734 | | SPS | | Data rate (f <sub>DATA</sub> ) | Low-Power mode | | | 10,547 | | SPS | | Integral nonlinearity (INL) | | Differential input | | 0.5 | TBD | LSB | | Offset error | | | | 0.150 | TBD | mV | | Offset drift | | | | 1.8 | | μV/°C | | Offset match | | | | TBD | | mV | | Gain error | | | | 0.1 | TBD | % | | Gain drift | | | | 2 | | ppm/°C | | Gain match | | | | TBD | | % | | Noise | | Shorted input | | 1 | TBD | LSB <sub>PP</sub> | | Common-mode rejection | | f <sub>CM</sub> = 60Hz | | 100 | | dB | | Dower cumply rejection | AVDD | f = 60Hz | | 80 | | dB | | Power-supply rejection | DVDD | f = 60Hz | | 80 | | dB | | AC PERFORMANCE | | | | | | | | Crosstalk | | V <sub>IN</sub> = 1kHz, -0.5dBFS | | 107 | | dB | | Sampling aperture match | | | | 200 | | ps | | Signal-to-noise ratio (SNR) (unweig | ghted) | | | 97 | | dB | | Total harmonic distortion (THD) <sup>(2)</sup> | High-Speed mode | V <sub>IN</sub> = 1kHz, -0.5dBFS | | -105 | | dB | | Spurious-free dynamic range | | | | -108 | | dB | | Passband ripple | | | | | ±0.005 | dB | | Passband | | | | 0.453 f <sub>DATA</sub> | | Hz | | -3dB Bandwidth | | | | 0.49 f <sub>DATA</sub> | | Hz | | Stop band attenuation | | | 100 | | | dB | | Stop band | | | 0.547 f <sub>DATA</sub> | | 63.453 f <sub>DATA</sub> | Hz | | Group delay | | | | 38/f <sub>DATA</sub> | | S | | Settling time (latency) | | Complete settling | | 76/f <sub>DATA</sub> | | S | <sup>(1)</sup> FSR = full-scale range = 2V<sub>REF</sub> (2) THD includes the first nine harmonics of the input signal. ## **ELECTRICAL CHARACTERISTICS (continued)** All specifications at $T_A = -40^{\circ}\text{C}$ to $+105^{\circ}\text{C}$ , AVDD = +5V, DVDD = +1.8V, IOVDD = +3.3V, $f_{CLK} = 27\text{MHz}$ , VREFP = 2.5V, VREFN = 0V, and all channels active, unless otherwise noted. | | | | ADS1 | 174, ADS117 | 78 | | |---------------------------------------------|-------------------|-------------------------------------|-------------|-------------|-------------|------| | PARAME | TER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | VOLTAGE REFERENCE INPUT | s | | | | | | | Reference input voltage (V <sub>REF</sub> ) | | V <sub>REF</sub> = VREFP - VREFN | 0.5 | 2.5 | 3.1 | V | | Negative reference input (VREFN | 1) | | AGND - 0.1 | | VREFP – 0.5 | V | | Positive reference input (VREFP) | | | VREFN + 0.5 | | AVDD + 0.1 | V | | ADS1174 | High-Speed mode | | | 2.6 | | kΩ | | Reference Input impedance | Low-Power mode | | | 13 | | kΩ | | ADS1178 | High-Speed mode | | | 1.3 | | | | Reference Input impedance | Low-Power mode | | | 6.5 | | | | DIGITAL INPUT/OUTPUT (IOVD | D = 1.8V to 3.6V) | | | | | | | V <sub>IH</sub> | | | 0.7 IOVDD | | IOVDD | V | | V <sub>IL</sub> | | | DGND | | 0.3 IOVDD | V | | V <sub>OH</sub> | | I <sub>OH</sub> = 5mA | 0.8 IOVDD | | IOVDD | V | | V <sub>OL</sub> | | I <sub>OL</sub> = 5mA | DGND | | 0.2 IOVDD | V | | Input leakage | | 0 < V <sub>IN DIGITAL</sub> < IOVDD | | | ±10 | μA | | Master clock rate (f <sub>CLK</sub> ) | | | 0.1 | | 27 | MHz | | POWER SUPPLY | | | • | ' | 1 | | | AVDD | | | 4.75 | 5 | 5.25 | V | | DVDD | | | 1.65 | 1.8 | 1.95 | V | | IOVDD | | | 1.65 | 3.3 | 3.6 | V | | | High-Speed mode | | | 22 | TBD | mA | | ADS1174<br>AVDD current | Low-Power mode | | | 5 | TBD | mA | | AVDD current | Power-Down mode | | | 1 | TBD | μA | | | High-Speed mode | | | 40 | TBD | mA | | ADS1178<br>AVDD current | Low-Power mode | | | 9 | TBD | mA | | AVDD current | Power-Down mode | | | 1 | TBD | μA | | | High-Speed mode | | | 9 | TBD | mA | | ADS1174<br>DVDD current | Low-Power mode | | | 2.5 | TBD | mA | | DVDD current | Power-Down mode | | | 1 | TBD | μA | | | High-Speed mode | | | 17 | TBD | mA | | ADS1178<br>DVDD current | Low-Power mode | | | 4.5 | TBD | mA | | DVDD current | Power-Down mode | | | 1 | TBD | μA | | | High-Speed mode | | | 100 | TBD | μA | | ADS1174<br>IOVDD current | Low-Power mode | | | 100 | TBD | μA | | TO VDD GUITEIR | Power-Down mode | | | 1 | TBD | μΑ | | | High-Speed mode | | | 150 | TBD | μA | | ADS1178<br>IOVDD current | Low-Power mode | | | 150 | TBD | μA | | OVDD Guileiit | Power-Down mode | | | 1 | TBD | μA | | ADS1174 | High-Speed mode | | | 125 | TBD | mW | | Power dissipation | Low-Power mode | | | 32 | TBD | mW | | ADS1178 | High-Speed mode | | | 225 | TBD | mW | | Power dissipation | Low-Power mode | | | 60 | TBD | mW | ## **ADS1174/ADS1178 PIN ASSIGNMENTS** #### PAP PACKAGE HTQFP-64 (TOP VIEW) ## **ADS1174/ADS1178 PIN DESCRIPTIONS** | | PIN | | | | | | |-------|----------------------|---------------|---------------------------------------------------------------------------|--|--|--| | NAME | NO. | FUNCTION | DESCRIPTION | | | | | AGND | 6, 43, 54,<br>58, 59 | Analog ground | Analog ground; connect to DGND using a single plane. | | | | | AINP1 | 3 | Analog input | | | | | | AINP2 | 1 | Analog input | | | | | | AINP3 | 63 | Analog input | ADS1178: AINP[8:1] Positive analog input, channels 8 through 1. | | | | | AINP4 | 61 | Analog input | | | | | | AINP5 | 51 | Analog input | ADS1174: AINP[8:5] Connected to internal ESD rails. The inputs may float. | | | | | AINP6 | 49 | Analog input | AINP[4:1] Positive analog input, channels 4 through 1. | | | | | AINP7 | 47 | Analog input | | | | | | AINP8 | 45 | Analog input | | | | | ## ADS1174/ADS1178 PIN DESCRIPTIONS (continued) | | PIN | | | | | |----------------|---------------|----------------------|---------------------------------------------------------------------------------------|--|--| | NAME | NO. | FUNCTION | DESCRIPTION | | | | AINN1 | 4 | Analog input | DEGOMI NON | | | | AINN2 | 2 | Analog input | | | | | AINN3 | 64 | Analog input | ADS1178: AINN[8:1] Negative analog input, channels 8 through 1. | | | | AINN4 | 62 | Analog input | 7.2011.01 7.11.11(e.1) 1.09datio dilatog input, chamilos o tinough 1. | | | | AINN5 | 52 | Analog input | ADS1174: AINN[8:5] Connected to internal ESD rails. The inputs may float. | | | | AINN6 | 50 | Analog input | AINN[4:1] Negative analog input, channels 4 through 1. | | | | AINN7 | 48 | Analog input | | | | | AINN8 | 46 | Analog input | | | | | AVDD | 5, 44, 53, 60 | Analog power supply | Analog power supply (4.75V to 5.25V). | | | | VCOM | 55 | Analog output | AVDD/2 Unbuffered analog output. | | | | VREFN | 57 | Analog input | Negative reference input. | | | | VREFP | 56 | Analog input | Positive reference input. | | | | CLK | 27 | Digital input | Master clock input (maximum 27MHz). | | | | CLKDIV | 10 | Digital input | CLK input divider control: 1 = 27MHz<br>0 = 13.5MHz (high-speed) / 5.4MHz (low-power) | | | | DGND | 7, 21, 24, 25 | Digital ground | Digital ground power supply. | | | | DIN | 12 | Digital input | Daisy-chain data input. | | | | DOUT1 | 20 | Digital output | DOUT1 is TDM data output (TDM mode). | | | | DOUT2 | 19 | Digital output | | | | | DOUT3 | 18 | Digital output | ADS1178: DOUT[8:1] Data output for channels 8 through 1. | | | | DOUT4 | 17 | Digital output | | | | | DOUT5 | 16 | Digital output | ADS1174: DOUT[8:5] Internally connected to active circuitry; outputs are driven. | | | | DOUT6 | 15 | Digital output | DOUT[4:1] Data output for channels 4 through 1. | | | | DOUT7 | 14 | Digital output | | | | | DOUT8 | 13 | Digital output | | | | | DRDY/<br>FSYNC | 29 | Digital input/output | Frame-Sync protocol: frame clock input; SPI protocol: data ready output. | | | | DVDD | 26 | Digital power supply | Digital core power supply (+1.65V to +1.95V). | | | | FORMAT0 | 32 | Digital input | FORMAT[2:0] Selects between Frame-Sync/SPI protocol, TDM/discrete data | | | | FORMAT1 | 31 | Digital input | outputs, fixed/dynamic position TDM data, and modulator mode/normal operating | | | | FORMAT2 | 30 | Digital input | mode. | | | | IOVDD | 22, 23, 33 | Digital power supply | I/O power supply (+1.65V to +3.6V). | | | | MODE | 34 | Digital input | MODE: 0 = High-Speed mode<br>1 = Low-Power mode. | | | | MODE1 | 33 | Digital input | | | | | PWDN1 | 42 | Digital input | | | | | PWDN2 | 41 | Digital input | | | | | PWDN3 | 40 | Digital input | ADS1178: PWDN[8:1] Power-down control for channels 8 through 1. | | | | PWDN4 | 39 | Digital input | | | | | PWDN5 | 38 | Digital input | ADS1174: PWDN[8:5] must = 0V. | | | | PWDN6 | 37 | Digital input | PWDN[4:1] Power-down control for channels 4 through 1. | | | | PWDN7 | 36 | Digital input | | | | | PWDN8 | 35 | Digital input | | | | | SCLK | 28 | Digital input | Serial clock input. | | | | SYNC | 11 | Digital input | Synchronize input (all channels). | | | | TEST0 | 8 | Digital input | | | | | TEST1 | 9 | Digital input | 11 = boundary scan test mode | | | ## **TIMING CHARACTERISTICS: SPI FORMAT** ## **TIMING REQUIREMENTS: SPI FORMAT** For $T_A = -40^{\circ}\text{C}$ to $+105^{\circ}\text{C}$ , IOVDD = 1.65V to 3.6V, and DVDD = 1.65V to 1.95V. | SYMBOL | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------------------|--------------------------------------------------------------------|---------------------|-----|---------------------|-------------| | t <sub>CLK</sub> | CLK period (1/f <sub>CLK</sub> ) | 37 | | 10,000 | ns | | t <sub>CPW</sub> | CLK positive or negative pulse width | 15 | | | ns | | t <sub>CONV</sub> | Conversion period (1/f <sub>DATA</sub> ) <sup>(1)</sup> | 256 | | 2560 | CLK periods | | t <sub>CD</sub> <sup>(2)</sup> | Falling edge of CLK to falling edge of DRDY | | 22 | | ns | | t <sub>DS</sub> <sup>(2)</sup> | Falling edge of DRDY to rising edge of first SCLK to retrieve data | 1 | | | CLK period | | t <sub>MSBPD</sub> | DRDY falling edge to DOUT MSB valid (propagation delay) | | | 12 | ns | | t <sub>SD</sub> <sup>(2)</sup> | Falling edge of SCLK to rising edge of DRDY | | 18 | | ns | | ts <sup>(3)</sup> | SCLK period | t <sub>CLK</sub> | | | ns | | t <sub>SPW</sub> | SCLK positive or negative pulse width | 0.4t <sub>CLK</sub> | | 0.6t <sub>CLK</sub> | ns | | t <sub>DOHD</sub> (2) (4) | SCLK falling edge to new DOUT invalid (hold time) | 10 | | | ns | | t <sub>DOPD</sub> (2) | SCLK falling edge to new DOUT valid (propagation delay) | | | 31 | ns | | t <sub>DIST</sub> | New DIN valid to falling edge of SCLK (setup time) | 6 | | | ns | | t <sub>DIHD</sub> (4) | Old DIN valid to falling edge of SCLK (hold time) | 6 | | | ns | - (1) Depends on MODE[1:0] and CLKDIV selection. See Table 5 (f<sub>CLK</sub>/f<sub>DATA</sub>). (2) Load on DRDY and DOUT = 20pF. - For best performance, use f<sub>SCLK</sub>/f<sub>CLK</sub> ratios of 1, 1/2, 1/4, 1/8, etc. t<sub>DOHD</sub> (DOUT hold time) and t<sub>DIHD</sub> (DIN hold time) are specified under opposite worst-case conditions (digital supply voltage and ambient temperature). Under equal conditions, with DOUT connected directly to DIN, the timing margin is 4ns. (3) (4) ## TIMING CHARACTERISTICS: FRAME-SYNC FORMAT ## TIMING REQUIREMENTS: FRAME-SYNC FORMAT For $T_A = -40$ °C to +105°C, IOVDD = 1.65V to 3.6V, and DVDD = 1.65V to 1.95V. | SYMBOL | PARAMETER | MIN | TYP | MAX | UNIT | |----------------------------------|---------------------------------------------------------|------------------------|-----|-----------------------|--------------| | t <sub>CLK</sub> | CLK period (1/f <sub>CLK</sub> ) | 37 | | 10,000 | ns | | t <sub>CPW</sub> | CLK positive or negative pulse width | 15 | | | ns | | t <sub>CF</sub> | Falling edge of CLK to falling edge of SCLK | -0.35 t <sub>CLK</sub> | | 0.35 t <sub>CLK</sub> | ns | | t <sub>FRAME</sub> | Frame period (1/f <sub>DATA</sub> ) <sup>(1)</sup> | 256 | | 2560 | CLK periods | | t <sub>FPW</sub> | FSYNC positive or negative pulse width | 1 | | | SCLK periods | | t <sub>FS</sub> | Rising edge of FSYNC to rising edge of SCLK | 5 | | | ns | | t <sub>SF</sub> | Rising edge of SCLK to rising edge of FSYNC | 5 | | | ns | | t <sub>S</sub> | SCLK period <sup>(2)</sup> | t <sub>CLK</sub> | | | ns | | t <sub>SPW</sub> | SCLK positive or negative pulse width | 0.4 t <sub>SCLK</sub> | | 0.6 t <sub>SCLK</sub> | ns | | t <sub>DOHD</sub> (3) (4) | SCLK falling edge to old DOUT invalid (hold time) | 6 | | | ns | | t <sub>DOPD</sub> (3) | SCLK falling edge to new DOUT valid (propagation delay) | | | 28 | ns | | t <sub>MSBPD</sub> | FSYNC rising edge to DOUT MSB valid (propagation delay) | | | 28 | ns | | t <sub>DIST</sub> | New DIN valid to falling edge of SCLK (setup time) | 6 | | | ns | | t <sub>DIHD</sub> <sup>(4)</sup> | Old DIN valid to falling edge of SCLK (hold time) | 6 | | | ns | - Depends on MODE[1:0] and CLKDIV selection. See Table 5 ( $f_{CLK}/f_{DATA}$ ). $t_{DOHD}$ (DOUT hold time) and $t_{DIHD}$ (DIN hold time) are specified under opposite worst-case conditions (digital supply voltage and ambient temperature). Under equal conditions, with DOUT connected directly to DIN, the timing margin is 4ns. - SCLK must be continuously running and limited to ratios of 1, 1/2, 1/4, and 1/8 of f<sub>CLK</sub>. - Load on DOUT = 20pF. #### **OVERVIEW** The ADS1174 (quad) and ADS1178 (octal) are 16-bit, delta-sigma ADCs. They offer the combination of excellent linearity, low noise, and low power consumption. Figure 1 shows the block diagram. Note that both devices are the same, except the ADS1174 has four ADCs, and the ADS1178 has eight ADCs. The pinout and package of the ADS1178 is compatible with the ADS1174, permitting drop-in expandability. The converters are comprised of either four (ADS1174) or eight (ADS1178) advanced, 6th-order, chopper-stabilized, delta-sigma modulators followed by low-ripple, linear phase FIR filters. The modulators measure the differential input signal, $V_{IN}$ = (AINP - AINN), against the differential reference, V<sub>RFF</sub> = (VREFP - VREFN). The digital filters receive the modulator signal and provide a low-noise digital output. To allow tradeoffs between speed and power, two modes of operation are supported: High-Speed and Low-Power. Table 1 summarizes the performance of each mode. In High-Speed mode, the data rate is 52kSPS, and in Low-Power mode, the power dissipation is only 8mW/channel at 10.5kSPS. The ADS1174/78 is configured by simply setting the appropriate I/O pins—there are no registers to program. Data is retrieved over a serial interface that supports both SPI and Frame-Sync formats. The ADS1174/78 has a daisy-chainable output and the ability to synchronize externally, so it can be used conveniently in systems requiring more than eight channels. Figure 1. ADS1174/ADS1178 Block Diagram **Table 1. Operating Mode Performance Summary** | MODE | DATA RATE<br>(SPS) | PASSBAND<br>(Hz) | SNR<br>(dB) | NOISE<br>(LSB <sub>PP</sub> ) | POWER DISSIPATION PER CHANNEL <sup>(1)</sup> (mW) | |------------|--------------------|------------------|-------------|-------------------------------|---------------------------------------------------| | High-Speed | 52,734 | 23,889 | 97 | 1 | 32 | | Low-Power | 10,547 | 4,536 | 97 | 1 | 8 | Measured with all channels operating. ## **FUNCTIONAL DESCRIPTION** The ADS1174 and ADS1178 are delta/sigma ADCs consisting of independent converters that digitize input signals in parallel. The ADS1174 consists of four independent converters, while the ADS1178 has eight independent converters. The converter is composed of two main functional blocks to perform the ADC conversions: the modulator and the digital filter. The modulator samples the input signal together with sampling the reference voltage to produce a 1's density output stream. The density of the output stream is proportional to the analog input level relative to the reference voltage. The pulse stream is filtered by the internal digital filter where the output conversion result is produced. In operation, the signal inputs and reference inputs are sampled by the modulator at a high rate (typically 64x higher than the final output data rate). The quantization noise of the modulator is moved to a higher frequency range where the internal digital filter removes it. This process results in very low levels of noise within the signal passband. Because the input signal is sampled at a very high rate, input signal aliasing does not occur until the input signal frequency is at the modulator sampling rate. This high sampling rate greatly relaxes the requirement of external antialiasing filters allowing very low passband phase errors. ## SAMPLING APERTURE MATCHING The converters of the ADS1174/78 operate from the same CLK input. The CLK input controls the timing of the modulator sampling instant. The converter is designed such that the sampling skew, or modulator sampling aperture match, between channels is controlled to within 200ps. Furthermore, the digital filters are synchronized to start the convolution phase at the same modulator clock cycle. This design results in excellent phase match among the ADS1174/78 channels. The phase match of one four-channel ADS1174 to that of another ADS1174 may not have the same degree of sampling match (the same is true for the 8-channel ADS1178). As a result of manufacturing variations, differences in internal propagation delay of the internal CLK signal coupled with differences of the arrival of the external CLK signal to each device may cause larger sampling match errors. Equal length CLK traces or external clock distribution devices can be used to control the arrival of the CLK signals to help reduce the sampling match error. ## FREQUENCY RESPONSE The digital filter sets the overall frequency response. The filter uses a multi-stage FIR topology to provide linear phase with minimal passband ripple and high stop band attenuation. The oversampling ratio of the digital filter (that is, the ratio of the modulator sampling to the output data rate: f<sub>MOD</sub>/f<sub>DATA</sub>) is 64 for both High-Speed and Low-Power modes. Figure 2 shows the frequency response of the ADS1174/78 normalized to $f_{DATA}$ . Figure 3 shows the passband ripple. The transition from passband to stop band is illustrated in Figure 4. The overall frequency response repeats at 64x multiples of the modulator frequency $f_{MOD}$ , as shown in Figure 5. Figure 2. Frequency Response Figure 3. Passband Response Figure 4. Transition Band Response Figure 5. Frequency Response Out to f<sub>MOD</sub> These image frequencies, if present in the signal and not externally filtered, will fold back (or alias) into the passband, causing errors. Table 2 lists the degree of image rejection versus external antialiasing filter order. The stop band of the ADS1174/78 provides 100dB attenuation of frequencies that begin just beyond the passband and continue out to $f_{\text{MOD}}$ . Placing an antialiasing, low-pass filter in front of the ADS1174/78 inputs is recommended to limit possible high-amplitude, out-of-band signals and noise. Table 2. Antialiasing Filter Order Image Rejection | ANTIALIASING FILTER ORDER | IMAGE REJECTION (dB)<br>(f <sub>-3dB</sub> at f <sub>DATA</sub> ) | |---------------------------|-------------------------------------------------------------------| | 1 | 39 | | 2 | 75 | | 3 | 111 | #### PHASE RESPONSE The ADS1174/78 incorporates a multiple stage, linear phase digital filter. Linear phase filters exhibit constant delay time versus input frequency (constant group delay), which means the time delay from any instant of the input signal to the same instant of the output data is constant, and is independent of input signal frequency. This behavior results in essentially zero phase errors when analyzing multi-tone signals. ## **SETTLING TIME** As with frequency and phase response, the digital filter also determines settling time. Figure 6 shows the output settling behavior after a step change on the analog inputs normalized to conversion periods. The X-axis is given in units of conversion. Note that after the step change on the input occurs, the output data changes very little prior to 30 conversion periods. The output data is fully settled after 76 conversion periods. Figure 6. Step Response ## **DATA FORMAT** The ADS1174/78 outputs 16 bits of data in two's complement format. A positive full-scale input produces an ideal output code of 7FFFh, and the negative full-scale input produces an ideal output code of 8000h. The output clips at these codes for signals exceeding full-scale. Table 3 summarizes the ideal output codes for different input signals. Table 3. Ideal Output Code versus Input Signal | INPUT SIGNAL V <sub>IN</sub><br>(AINP – AINN) | IDEAL OUTPUT CODE(1) | |----------------------------------------------------------|----------------------| | ≥ +V <sub>REF</sub> | 7FFFh | | $\frac{+ V_{REF}}{2^{15} - 1}$ | 0001h | | 0 | 0000h | | $\frac{-V_{REF}}{2^{15}-1}$ | FFFFh | | $\leq -V_{REF} \left( \frac{2^{15}}{2^{15} - 1} \right)$ | 8000h | (1) Excludes effects of noise, INL, offset, and gain errors. ## **ANALOG INPUTS (AINP, AINN)** The ADS1174/78 measures each differential input signal $V_{\rm IN} = ({\sf AINP} - {\sf AINN})$ against the common differential reference $V_{\rm REF} = ({\sf VREFP} - {\sf VREFN})$ . The most positive measurable differential input is $+V_{\rm REF}$ , which produces the most positive digital output code of 7FFFh. Likewise, the most negative measurable differential input is $-V_{\rm REF}$ , which produces the most negative digital output code of 8000h. For optimum performance, the inputs of the ADS1174/78 are intended to be driven differentially. For single-ended input applications, one of the inputs (AINP or AINN) can be driven while the other input is fixed (typically, to AGND or +2.5V); fixing the input to +2.5V permits bipolar operation, thereby using the full range of the converter. While the ADS1174/78 measures the differential input signal, the absolute input voltage is also important. This is the voltage on either input (AINP or AINN) with respect to AGND. The range for this voltage is: $$-0.1V < (AINN or AINP) < AVDD + 0.1V$$ If either input is taken below -0.4V or above (AVDD + 0.4), ESD protection diodes on the inputs may turn on. If these conditions are possible, external Schottky clamp diodes or series resistors may be required to limit the input current to safe levels (see Absolute Maximum Ratings table). The ADS1174/78 is a high-performance ADC. For optimum performance, it is critical that the appropriate circuitry be used to drive the ADS1174/78 inputs. See the *Applications Information* section for the recommended circuits. The ADS1174/78 uses switched-capacitor circuitry to measure the input voltage. Internal capacitors are charged by the inputs and then discharged. Figure 7 shows a conceptual diagram of these circuits. Switch $S_2$ represents the net effect of the modulator circuitry in discharging the sampling capacitor; the actual implementation is different. The timing for switches $S_1$ and $S_2$ is shown in Figure 8. The sampling time ( $t_{SAMPLE}$ ) is the inverse of modulator sampling frequency ( $t_{MOD}$ ) and is a function of the mode, the CLKDIV input, and frequency of CLK, as shown in Table 4. Figure 7. Equivalent Analog Input Circuitry Figure 8. S<sub>1</sub> and S<sub>2</sub> Switch Timing for Figure 7 Table 4. Modulator Frequency (f<sub>MOD</sub>) versus Mode Selection | MODE SELECTION | CLKDIV | f <sub>MOD</sub> | |----------------|--------|----------------------| | Lligh Coood | 1 | f <sub>CLK</sub> /8 | | High-Speed | 0 | f <sub>CLK</sub> /4 | | Low-Power | 1 | f <sub>CLK</sub> /40 | | Low-Power | 0 | f <sub>CLK</sub> /8 | The average load presented by the switched capacitor input can be modeled with an effective differential impedance, as shown in Figure 9. Note that the effective impedance is a function of $f_{\text{MOD}}$ . Figure 9. Effective Input Impedances # VOLTAGE REFERENCE INPUTS (VREFP, VREFN) The voltage reference for the ADS1174/78 ADC is the differential voltage between VREFP and VREFN: $V_{REF} = (VREFP - VREFN)$ . The voltage reference is common to the four channels. The reference inputs use a structure similar to that of the analog inputs with the equivalent circuitry on the reference inputs shown in Figure 10. As with the analog inputs, the load presented by the switched capacitor can be modeled with an effective impedance, as shown in Figure 11. However, the reference input impedance depends on the number of active (enabled) channels in addition to f<sub>MOD</sub>. As a result of the change of reference input impedance caused by enabling and disabling channels, the regulation and settling time of the external reference should be noted, so as not to affect the readings of other channels. Figure 10. Equivalent Reference Input Circuitry Figure 11. Effective Reference Impedance ESD diodes protect the reference inputs. To keep these diodes from turning on, make sure the voltages on the reference pins do not go below AGND by more than 0.4V, and likewise do not exceed AVDD by 0.4V. If these conditions are possible, external Schottky clamp diodes or series resistors may be required to limit the input current to safe levels (see Absolute Maximum Ratings table). Note that the valid operating range of the reference inputs is limited to the following: $-0.1V \le VREFN \le VREFP - 0.5V$ VREFN + 0.5V ≤ VREFP ≤ AVDD + 0.1V A high-quality reference voltage with the appropriate drive strength is essential for achieving the best performance from the ADS1174/78. Noise and drift on the reference degrade overall system performance. See the *Application Information* section for example reference circuits. ## **CLOCK INPUT (CLK)** The ADS1174/78 requires a clock input for operation. Each ADS1174/78 converter operates from the same clock input. At the maximum data rate, the clock input can be either 27MHz or 13.5MHz (5.4MHz, low power), determined by the setting of the CLKDIV input. The selection of the external clock frequency (f<sub>CLK</sub>) does not affect the resolution (the oversampling ratio, OSR, remains fixed) or power dissipation of the ADS1174/78. However, using a slower f<sub>CLK</sub> can reduce the power consumption of an external clock driver. The output data rate scales with clock frequency, down to a minimum clock frequency of f<sub>CLK</sub> = 100kHz. Table 5 summarizes the ratio of clock input frequency (f<sub>CLK</sub>) to data rate (f<sub>DATA</sub>), maximum data rate and corresponding maximum clock input for the two operating modes. **Table 5. Clock Input Options** | MODE<br>SELECTION | f <sub>CLK</sub><br>(MHz) | CLKDIV | f <sub>CLK</sub> /f <sub>DATA</sub> | DATA RATE<br>(SPS) | |-------------------|---------------------------|--------|-------------------------------------|--------------------| | High-Speed | 27 | 1 | 512 | 52,734 | | підп-эреец | 13.5 | 0 | 256 | 52,754 | | Low-Power | 27 | 1 | 2,560 | 10.547 | | Low-Power | 5.4 | 0 | 512 | 10,547 | As with any high-speed data converter, a high-quality, low-jitter clock is essential for optimum performance. Crystal clock oscillators are the recommended clock source. Make sure to avoid excess ringing on the clock input; keeping the clock trace as short as possible using a $50\Omega$ series resistor, placed close to the source end, often helps. ## **MODE SELECTION (MODE)** The ADS1174/78 supports two modes of operation: High-Speed and Low-Power. These modes offer optimization of speed or power. The mode selection is determined by the status of the digital input MODE pins, as shown in Table 6. The ADS1174/78 constantly monitors the status of the MODE pin during operation. **Table 6. Mode Selection** | MODE | MODE SELECTION | MAX f <sub>DATA</sub> <sup>(1)</sup> | |------|----------------|--------------------------------------| | 0 | High-Speed | 52,734 | | 1 | Low-Power | 10,547 | (1) $f_{CLK} = 27MHz$ (CLKDIV = 1). When using the SPI protocol, DRDY is held high after a mode change occurs until settled (or valid) data are ready, as shown in Figure 12 and Table 7. In Frame-Sync protocol, the DOUT pins are held low after a mode change occurs until settled data are ready, as shown in Figure 12 and Table 7. Data can be read from the device to detect when DOUT changes to logic 1, indicating valid data. ## **SYNCHRONIZATION (SYNC)** The ADS1174/78 can be synchronized by pulsing the SYNC pin low and then returning the pin high. When the pin goes low, the conversion process stops, and the internal counters used by the digital filter are reset. When the SYNC pin returns high, the conversion process restarts. Synchronization allows the conversion to be aligned with an external event, such as a reference timing pulse. Since the converters of the ADS1174/78 operate in parallel from the same master clock and use the same SYNC input control, they are, by default, in synchronization with each other. The sampling aperture match among the channels is 200ps (typical). However, the synchronization of multiple ADS1174/78s is somewhat different. At device power-on, variations in internal reset thresholds from device to device may result in uncertainty in conversion timing. The SYNC pin can be used to synchronize multiple ADS1174/78s to within the same CLK cycle. Figure 13 illustrates the timing requirement of SYNC and CLK in SPI format. See Figure 14 for the Frame-Sync format timing requirement. Figure 12. Mode Change Timing **Table 7. Mode Change** | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | |----------------------|--------------------------------------------|-----|-----|-----|------------------------------------| | t <sub>NDR-SPI</sub> | Time for new data to be ready (SPI) | | | 129 | Conversions (1/f <sub>DATA</sub> ) | | t <sub>NDR-FS</sub> | Time for new data to be ready (Frame-Sync) | 127 | | 128 | Conversions (1/f <sub>DATA</sub> ) | After synchronization, indication of valid data depends on the whether SPI or Frame-Sync format was used. In the SPI format, $\overline{DRDY}$ goes high as soon as $\overline{SYNC}$ is taken low; see Figure 13. After $\overline{SYNC}$ is returned high, $\overline{DRDY}$ stays high while the digital filter is settling. Once valid data are ready for retrieval, $\overline{DRDY}$ goes low. In the Frame-Sync format, DOUT goes low as soon as SYNC is taken low; see Figure 14. After SYNC is returned high, DOUT stays low while the digital filter is settling. Once valid data are ready for retrieval, DOUT begins to output valid data. For proper synchronization, FSYNC, SCLK, and CLK must be established before taking SYNC high, and must then remain running. Figure 13. Synchronization Timing for SPI Protocol **Table 8. SPI Protocol** | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | |-------------------|-------------------------------|-----|-----|-----|------------------------------------| | t <sub>CSHD</sub> | CLK to SYNC hold time | 10 | | | ns | | tscsu | SYNC to CLK setup time | 5 | | | ns | | t <sub>SYN</sub> | Synchronize pulse width | 1 | | | CLK periods | | t <sub>NDR</sub> | Time for new data to be ready | | | 129 | Conversions (1/f <sub>DATA</sub> ) | Figure 14. Synchronization Timing for Frame-Sync Protocol **Table 9. Frame-Sync Protocol** | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | |-------------------|-------------------------------|-----|-----|-----|------------------------------------| | t <sub>CSHD</sub> | CLK to SYNC hold time | 10 | | | ns | | t <sub>scsu</sub> | SYNC to CLK setup time | 5 | | | ns | | t <sub>SYN</sub> | Synchronize pulse width | 1 | | | CLK periods | | t <sub>NDR</sub> | Time for new data to be ready | 127 | | 128 | Conversions (1/f <sub>DATA</sub> ) | Submit Documentation Feedback ## POWER-DOWN (PWDN) The ADS1174/78 measurement channels can be independently powered down by use of the PWDN inputs. To enter the power-down mode, take the respective PWDN pin low. Power-down occurs after two f<sub>CLK</sub> cycles have elapsed. This delay guards against false transitions caused by external noise. To exit power-down, return the corresponding PWDN pin high. Note that when all channels are powered down, the ADS1174/78 enters a microwatt (µW) power state where all internal biasing is powered-down. In this event, the TEST[1:0] input pins must be driven; all other input pins can float (the ADS1174/78 outputs remain driven). As shown in Figure 15 and Table 10, a maximum of 129 conversion cycles must elapse before reading data after exiting power-down. The data from channels already running are not affected. The user software can perform the required delay time in the following ways: 1. Count the number of data conversions after taking the PWDN pin high. - 2. Wait for 129/f<sub>DATA</sub> after taking the PWDN pins high. - 3. Detect for non-zero data in the powered-up channel. After powering-up one or more channels, the channels are synchronized to each other. It is not necessary to use the SYNC pin to synchronize them. When a channel is powered down in TDM data format, the data for the powered-down channel will either be forced to zero (fixed-position TDM data mode) or be replaced by shifting the data from the next channel into the vacated data position (dynamic-position TDM data mode). In discrete data format, the data are always forced to zero. When powering-up а channel dynamic-position TDM data format mode, the channel data remain packed until the data are ready, at which time the data frame is expanded to include the just-powered channel data. See the Data Format section for details. Figure 15. Power-Down Timing Table 10. Power-Down Timing | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | |-------------------|--------------------------------------------|-----|-----|-----|------------------------------------| | t <sub>PDWN</sub> | PDWN pulse width to enter Power-Down mode | 2 | | | CLK periods | | | Time for new data to be ready (SPI) | 129 | | 130 | Conversions (1/f <sub>DATA</sub> ) | | <sup>t</sup> NDR | Time for new data to be ready (Frame-Sync) | 128 | | 129 | Conversions (1/f <sub>DATA</sub> ) | ## FORMAT[2:0] Data can be read from the ADS1174/78 with two serial interface protocols (SPI or Frame-Sync) and several options of data formats (TDM/Discrete and Fixed/Dynamic data positions). The FORMAT[2:0] inputs are used to select among the options. Table 11 lists the available options. See the DOUT Modes section for details of the DOUT modes and data positions. **Table 11. Data Output Format** | FORMAT[2:0] | INTERFACE<br>PROTOCOL | DOUT<br>MODE | DATA<br>POSITION | |-------------|-----------------------|--------------|------------------| | 000 | SPI | TDM | Dynamic | | 001 | SPI | TDM | Fixed | | 010 | SPI | Discrete | _ | | 011 | Frame-Sync | TDM | Dynamic | | 100 | Frame-Sync | TDM | Fixed | | 101 | Frame-Sync | Discrete | _ | ## SERIAL INTERFACE PROTOCOLS Data are retrieved from the ADS1174/78 using the serial interface. Two protocols are available: SPI and Frame-Sync. The <u>same</u> pins are used for both interfaces: SCLK, <u>DRDY/FSYNC</u>, DOUT[4:1] (or DOUT[8:1] for the ADS1178), and DIN. The FORMAT[2:0] pins select the desired interface protocol. ## **SPI SERIAL INTERFACE** The SPI-compatible format is a simple read-only interface. Data ready for retrieval are indicated by the falling DRDY output and are shifted out on the falling edge of SCLK, MSB first. The interface can be daisy-chained using the DIN input when using multiple ADS1174/78s. See the *Daisy-Chaining* section for more information. ## **SCLK** The serial clock (SCLK) features a Schmitt-triggered input and shifts out data on DOUT on the falling edge. It also shifts in data on the falling edge on DIN when this pin is being used for daisy-chaining. The device shifts data out on the falling edge and the user typically shifts this data in on the rising edge. Even though the SCLK input has hysteresis, it is recommended to keep SCLK as clean as possible to prevent glitches from accidentally shifting the data. SCLK may be run as fast as the CLK frequency. SCLK may be either in free-running or stop-clock operation between conversions. For best performance, use $f_{SCLK}/f_{CLK}$ ratios of 1, 1/2, 1/4, 1/8, etc. **NOTE:** One CLK period is required after DRDY falls, to start shifting data (see *Timing Requirements: SPI Format*). ## DRDY/FSYNC (SPI Format) In the SPI format, this pin functions as the $\overline{DRDY}$ output. It goes low when data are ready for retrieval and then returns high on the falling edge of the first subsequent SCLK. If data are not retrieved (that is, SCLK is held low), $\overline{DRDY}$ will pulse high just before the next conversion data are ready, as shown in Figure 16. The new data are loaded within one CLK cycle before $\overline{DRDY}$ goes low. All data must be shifted out before this time to avoid being overwritten. Figure 16. DRDY Timing with No Readback ## **DOUT** In Discrete Data Output mode, the conversion data are output on the individual DOUT pins (DOUT1, DOUT2, etc.), whereas in TDM mode, data are output only on DOUT1. The MSB data are valid on DOUT[4:1]/[8:1] when DRDY goes low. The subsequent bits are shifted out with each falling edge of SCLK. If daisy-chaining (TDM mode), the data shifted in using DIN will appear on DOUT1 after all channel data have been shifted out. ## DIN This input is used when multiple ADS1174/78s are to be daisy-chained together. The DOUT1 pin of the first device connects to the DIN pin of the next, etc. It can be used with either the SPI or Frame-Sync formats. Data are shifted in on the falling edge of SCLK. When using only one ADS1174/78, tie DIN low. See the Daisy-Chaining section for more information. ## FRAME-SYNC SERIAL INTERFACE Frame-Sync format is similar to the interface often used on audio ADCs. It operates in slave fashion—the user must supply framing signal FSYNC (similar to the *left/right clock* on stereo audio ADCs) and the serial clock SCLK (similar to the *bit clock* on audio ADCs). The data is output MSB first or *left-justified*. When using Frame-Sync format, the FSYNC and SCLK inputs must be continuously running with the required relationships shown in the Frame-Sync Timing Requirements. #### **SCLK** The serial clock (SCLK) features a Schmitt-triggered input and shifts out data on DOUT on the falling edge. It also shifts in data on the falling edge on DIN when this pin is being used for daisy-chaining. Even though SCLK has hysteresis, it is recommended to keep SCLK as clean as possible to prevent glitches from accidentally shifting the data. When using Frame-Sync format, SCLK must run continuously. If it is shut down, the data readback will be corrupted. The number of SCLKs within a frame period (FSYNC clock) can be any power of two ratio of clock cycles (1, 1/2, 1/4, etc.), as long as the number of cycles is sufficient to shift the data output from all channels within one data frame. ## **DRDY/FSYNC** (Frame-Sync Format) In Frame-Sync format, this pin is used as the FSYNC input. The frame-sync input (FSYNC) sets the frame period which must be same as the data rate. The required number of $f_{CLK}$ cycles to each FSYNC period depends on the mode selection and the CLKDIN input. Table 5 indicates the number of CLK cycles to each frame ( $f_{CLK}/f_{DATA}$ ). If the FSYNC period is not the proper value, data readback will be corrupted. #### **DOUT** In Discrete Data Output mode, the conversion data are shifted out on the individual DOUT pins (DOUT1, DOUT2, etc.), whereas in TDM mode, data are output only on DOUT1. The MSB data become valid on DOUT[4:1]/[8:1] on the SCLK rising edge prior to FSYNC going high. The subsequent bits are shifted out with each falling edge of SCLK. If daisy-chaining (TDM mode), the data shifted in using DIN will appear on DOUT1 after all channel data have been shifted out (that is, 4 channels $\times$ 16 bits per channel = 64 bits for the ADS1174, and 8 channels $\times$ 16 bits per channel = 128 bits for the ADS1178). #### DIN This input is used when multiple ADS1174/78s are to be daisy-chained together. It can be used with either SPI or Frame-Sync formats. Data are shifted in on the falling edge of SCLK. When using only one ADS1174/78, tie DIN low. See the *Daisy-Chaining* section for more information. ## **DOUT MODES** For both SPI and Frame-Sync interface protocols, either the data are shifted out through individual channel DOUT pins in a parallel data format (Discrete mode), or the data for all channels are shifted out in series through common pin DOUT1 (TDM mode). #### **TDM Mode** In TDM (time division multiplexed) data output mode, the data for all channels are shifted out, in series, on a single pin (DOUT1). As shown in Figure 17, the data from channel 1 are shifted out first, followed by channel 2 data, etc. After the data from the last channel are shifted out (channel 4 for the ADS1174 or channel 8 for the ADS1178), the data from the DIN input follow. The DIN is used to daisy-chain the data output from another ADS1174, ADS1178, or other compatible device. Note that when all channels of the ADS1174/78 are powered-down, the interface is powered-down, rendering the DIN input powered-down as well. When one or more channels of the device are powered-down, the data format of the TDM mode can be fixed or dynamic. #### TDM Mode, Fixed-Position Data In this TDM data output mode, the data position of the channels remains fixed, regardless of whether channels are disabled. If a channel is powered-down, data are forced to zero but occupies the same position within the data stream. Figure 18 shows the data stream with channel 1 and channel 3 powered-down. Figure 17. TDM Mode (All Channels Enabled) Figure 18. TDM Mode, Fixed-Position Data (Channels 1 and 3 Shown Powered-Down) ## **TDM Mode, Dynamic Position Data** In this TDM data output mode, when a channel is powered-down, the data from higher channels shift one position in the data stream to fill the vacated data slot. Figure 19 shows the data stream with channel 1 and channel 3 powered-down. ## **Discrete Data Output Mode** In Discrete data output mode, the channel data are shifted out in parallel using individual channel data output pins DOUT[4:1] for the ADS1174, or DOUT[8:1] for the ADS1178. After the 16th SCLK, the channel data are forced to zero. The data are also forced to zero for powered-down channels. Figure 20 depicts the data format. Figure 19. TDM Mode, Dynamic Position Data (Channels 1 and 3 Shown Powered-Down) Figure 20. Discrete Data Output Mode #### **DAISY-CHAINING** Multiple ADS1174/78s can be daisy-chained together to simplify the serial interface connections. The DOUT1 data output pin of one ADS1174/78 is connected to the DIN of the next ADS1174/78. As Figure 21 illustrates, the DOUT1 pin of device 1 provides the output data to a controller, and the DIN of device 2 is grounded. Figure 22 describes the data format when reading data back in a daisy-chain configuration. The maximum number of channels that may be daisy-chained in this way is limited by the frequency of $f_{SCLK}$ , the mode selection, and the CLKDIV input. The frequency of $f_{SCLK}$ must be high enough to completely shift the data out from all channels within one $f_{DATA}$ period. Table 12 lists the maximum number of daisy-chained channels when $f_{SCLK} = f_{CLK}$ . Figure 21. Daisy-Chaining of Two ADS1178s, SPI Protocol (FORMAT[2:0] = 011 or 100) Figure 22. Daisy-Chain Data Format of Figure 21 Table 12. Maximum Channels in a Daisy-Chain ( $f_{SCLK} = f_{CLK}$ ) | MODE SELECTION | CLKDIV | MAXIMUM NUMBER OF CHANNELS | |----------------|--------|----------------------------| | High Speed | 1 | 32 | | High-Speed | 0 | 16 | | Low Power | 1 | 160 | | Low-Power | 0 | 32 | Submit Documentation Feedback To increase the number of data channels possible in a chain, a segmented DOUT scheme may be used, producing two data streams. Figure 23 illustrates four ADS1178s, with a pair of ADS1178s daisy-chained together. The channel data of each daisy-chained pair is shifted out in parallel and is received by the processor through independent data channels. Whether the interface protocol is SPI or Frame-Sync, it is recommended to synchronize all devices by tying the SYNC inputs together. When synchronized in SPI protocol, it is only necessary to monitor the DRDY output of one ADS1178. In Frame-Sync interface protocol, the data from all devices are ready on the rising edge of FSYNC. Since DOUT1 and DIN are both shifted on the falling edge of SCLK, the propagation delay on DOUT1 creates a setup time for DIN. Minimize the skew in SCLK to avoid timing violations. Figure 23. Segmented DOUT Daisy-Chain, Frame-Sync Protocol (FORMAT[2:0] = 000 or 001) ## **POWER-UP SEQUENCE** The ADS1174/78 has three power supplies: AVDD, DVDD, and IOVDD. AVDD is the analog supply that powers the modulator, DVDD is the digital supply that powers the digital core, and IOVDD is the digital I/O power supply. The IOVDD and DVDD power supplies can be tied together if desired. To achieve rated performance, it is critical that the power supplies are bypassed with 0.1 $\mu$ F and +10 $\mu$ F capacitors placed as close as possible to the supply pins. A single 1 $\mu$ F ceramic capacitor may be substituted in place of the two capacitors. Figure 24 shows the power-up sequence of the ADS1174/78. The power supplies can be sequenced in any order. Each supply has an internal reset circuit where the outputs are summed together to generate an internal global power-on reset. After the supplies have exceeded the reset thresholds, $2^{18}$ f<sub>CLK</sub> cycles are counted before the converter initiates the conversion process. After all the f<sub>CLK</sub> cycles are counted, the data for 128 conversions is suppressed by the ADS1174/78 to allow output of fully-settled data. In SPI protocol, $\overline{DRDY}$ is held high during this interval. In frame-sync protocol, DOUT is forced to zero. The power supplies should be applied before any analog or digital pin is driven. Figure 24. Power-Up Sequence ## **BOUNDARY SCAN TEST[1:0] INPUTS** The Boundary Scan test mode feature of the ADS1174/78 allows continuity testing of the digital I/O pins. In this mode, the normal functions of the digital pins are disabled and routed to each other as pairs through internal logic, as shown in Table 13. Note that some of the digital input pins become outputs. Table 13. Test Mode Pin Map (TEST[1:0] = 11) | TEST MODE PIN MAP <sup>(1)</sup> | | | | | | |----------------------------------|----------------------|--|--|--|--| | INPUT PINS | OUTPUT PINS | | | | | | PWDN1 | DOUT1 | | | | | | PWDN2 | DOUT2 | | | | | | PWDN3 | DOUT3 | | | | | | PWDN4 | DOUT4 | | | | | | PWDN5 (2) | DOUT5 <sup>(2)</sup> | | | | | | PWDN6 (2) | DOUT6 <sup>(2)</sup> | | | | | | PWDN7 (2) | DOUT7 <sup>(2)</sup> | | | | | | PWDN8 (2) | DOUT8 <sup>(2)</sup> | | | | | | MODE | DIN | | | | | | FORMAT0 | CLKDIV | | | | | | FORMAT1 | DRDY/FSYNC | | | | | | FORMAT2 | SCLK | | | | | The CLK input does not have a test output; SYNC = 1 and is an output. Therefore, if using boundary scan tests, the ADS1174/78 digital I/O should connect to a JTAG-compatible device. The analog input, power supply, and ground pins remain connected as normal. The test mode is engaged by the setting the pins TEST[1:0] = 11. For normal converter operation, set TEST[1:0] = 00. #### **VCOM OUTPUT** The VCOM pin is an analog output of approximately AVDD/2. This voltage may be used to set the common-mode voltage of the input buffers. However, the pin must be buffered. A 0.1µF capacitor to AGND is recommended to reduce noise pick-up. Figure 25. VCOM Output <sup>(2)</sup> ADS1178 only. ## APPLICATION INFORMATION To obtain the specified performance from the ADS1174/78, the following layout and component guidelines should be considered. - 1. Power Supplies: The device requires three power supplies for operation: DVDD, IOVDD, and AVDD. The range for DVDD is 1.65V to 1.95V; the range of IOVDD is 1.65V to 3.6V; and AVDD is restricted to 4.75V to 5.25V. For all supplies, use a 10µF tantalum capacitor, bypassed with a 0.1µF ceramic capacitor, placed close to the device pins. Alternatively, a single 10µF ceramic capacitor can be used. The supplies should be relatively free of noise and should not be shared with devices that produce voltage spikes (such as relays, LED display drivers, etc.). If a switching power supply source is used, the voltage ripple should be low (< 2mV) and the switching frequency outside the passband of the converter. The power supplies may be sequenced in any order. - 2. **Ground Plane:** A single ground plane connecting both AGND and DGND pins can be used. If separate digital and analog grounds are used, connect the grounds together at the converter. - 3. **Digital Inputs:** It is recommended to source-terminate the digital inputs to the device with $50\Omega$ series resistors. The resistors should be placed close to the driving end of the digital source (oscillator, logic gates, DSP, etc.) This placement helps to reduce ringing on the digital lines, which may lead to degraded ADC performance. - 4. Analog/Digital Circuits: Place analog circuitry (input buffer, reference) and associated tracks together, keeping them away from digital circuitry (DSP, microcontroller, logic). Avoid crossing digital tracks across analog tracks to reduce noise coupling and crosstalk. - 5. Reference Inputs: It is recommended to use a minimum 10μF tantalum with a 0.1μF ceramic capacitor directly across the reference inputs, VREFP and VREFN. The reference input should be driven by a low-impedance source. For best performance, the reference should have less than 3μV<sub>RMS</sub> in-band noise. For references with noise higher than this, external reference filtering may be necessary. - 6. Analog Inputs: The analog input pins must be driven differentially to achieve specified performance. A true differential driver or transformer (for ac applications) can be used for this purpose. Route the analog inputs tracks (AINP, AINN) as a pair from the buffer to the converter using short, direct tracks and away from digital tracks. - A 1nF to 10nF capacitor should be used directly across the analog input pins, AINP and AINN. A low-k dielectric (such as COG or film type) should be used to maintain low THD. Capacitors from each analog input to ground can be used. They should be no larger than 1/10 the size of the difference capacitor (typically 100pF) to preserve the AC common-mode performance. - 7. Component Placement: Place the power supply, analog input, and reference input bypass capacitors as close as possible to the device pins. This layout is particularly important for the small-value ceramic capacitors. Surface-mount components are recommended to avoid the higher inductance of leaded components. Figure 26 to Figure 28 illustrate basic connections and interfaces that can be used with the ADS1174/78. Figure 26. ADS1174 Basic Connection Drawing Figure 27. Basic Differential Input Signal Interface Figure 28. Basic Single-Ended Input Signal Interface # PowerPAD THERMALLY-ENHANCED PACKAGING The PowerPAD concept is implemented in standard epoxy resin package material. The integrated circuit is attached to the leadframe die pad using thermally conductive epoxy. The package is molded so that the leadframe die pad is exposed at a surface of the package. This exposure provides an extremely low thermal resistance to the path between the IC junction and the exterior case. The external surface of the leadframe die pad is located on the printed circuit board (PCB) side of the package, allowing the die pad to be attached to the PCB using standard flow soldering techniques. This soldering allows efficient attachment to the PCB and permits the board structure to be used as a heat-sink for the package. Using a thermal pad identical in size to the die pad and vias connected to the PCB ground plane, the board designer can now implement power packaging without additional thermal hardware (for example, external heat sinks) or the need for specialized assembly instructions. Figure 29 illustrates a cross-section view of a PowerPAD package. Figure 29. Cross-Section View of a PowerPAD Thermally-Enhanced Package # PowerPAD PCB Layout Considerations for the ADS1174/78 Figure 30 shows the recommended layer structure for thermal management when using a PowerPad package on a 4-layer PCB design. Note that the thermal pad is placed on both the top and bottom sides of the board. The ground plane is used as the heat-sink, while the power plane is thermally isolated from the thermal vias. Figure 31 shows the required thermal pad etch pattern for the 64-lead HTQFP package used for the ADS1174/78. Nine 13mil (0.33mm) thermal vias plated with one ounce of copper are placed within the thermal pad area for the purpose of connecting the pad to the ground plane layer. The ground plane is used as a heatsink in this application. It is very important that the thermal via diameter be no larger than 13mils in order to avoid solder wicking during the reflow process. Solder wicking results in thermal voids that reduce heat dissipation efficiency and hamper heat flow away from the IC die. The via connections to the thermal pad and internal ground plane should be plated completely around the hole, as opposed to the typical web or spoke thermal relief connection. Plating entirely around the thermal via provides the most efficient thermal connection to the ground plane. ## **Additional PowerPAD Package Information** Texas Instruments publishes the *PowerPAD Thermally Enhanced Package* Application Report (TI literature number SLMA002), available for download at www.ti.com, which provides a more detailed discussion of PowerPAD design and layout considerations. Before attempting a board layout with the ADS1174/78, it is recommended that the hardware engineer and/or layout designer be familiar with the information contained in this document. Figure 30. Recommended PCB Structure for a 4-Layer Board Figure 31. Thermal Pad Etch and Via Pattern for the 64-Lead HTQFP Package ## PACKAGE OPTION ADDENDUM 8-Oct-2007 #### PACKAGING INFORMATION | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------| | ADS1174IPAPR | PREVIEW | HTQFP | PAP | 64 | 1000 | TBD | Call TI | Call TI | | ADS1174IPAPT | PREVIEW | HTQFP | PAP | 64 | 250 | TBD | Call TI | Call TI | | ADS1178IPAPR | PREVIEW | HTQFP | PAP | 64 | 1000 | TBD | Call TI | Call TI | | ADS1178IPAPT | PREVIEW | HTQFP | PAP | 64 | 250 | TBD | Call TI | Call TI | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL. Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PAP (S-PQFP-G64) ## PowerPAD™ PLASTIC QUAD FLATPACK NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>. - E. Falls within JEDEC MS-026 PowerPAD is a trademark of Texas Instruments. ## THERMAL INFORMATION This PowerPAD $^{\mathbf{M}}$ package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: All linear dimensions are in millimeters # PAP (S-PQFP-G64) PowerPAD™ #### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. - F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |-----------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | RFID | www.ti-rfid.com | Telephony | www.ti.com/telephony | | Low Power<br>Wireless | www.ti.com/lpw | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2007, Texas Instruments Incorporated