

# ZL20250  **2.5G Multimode Transceiver**

Data Sheet

September 2003

## **Features**

- Quad Band GSM (800/900/1800/1900 MHz) Compatible
- Dual Band IS136 (800/1900 MHz) Compatible
- GPRS Class 12 and EDGE Capable
- Fully Integrated Dual Band Transceiver
- Receive IF to Baseband I and Q
- Transmit Baseband I / Q to RF
- Integrated Filters
- **FM Demodulator**
- RF and IF Synthesizers
- Fully Programmable via serial bus
- 3 Volt operation
- Small scale package

## **Applications**

- GAIT IS136/GSM/EDGE Mobile Telephones
- Dual Band (850/PCS1900) TDMA/AMPS Mobile **Telephones**
- Cellular 850MHz TDMA/AMPS Mobile **Telephones**
- PCS1900 TDMA Mobile Telephones
- 2.5G World Phones Quad Band (850/900/1800/1900)
- Cellular Telematic Systems

#### **Ordering Information**

ZL20250/LCE (Tubes) 56 pin QFN ZL20250/LCF (Tape and Reel) 56 pin QFN

#### **-40**°**C to +85**°**C**

### **Description**

The ZL20250 is a fully integrated transceiver for multimode IS136/GSM/GPRS/EDGE handsets. The dual IF inputs to the receive path are amplified and down-converted to baseband I and Q signals. Gain control and baseband filtering are provided. A FM demodulator is also provided where AMPS compatibility is required.

The transmit path consists of a quadrature modulator, gain control at IF and up-conversion to RF. Dual band RF outputs are provided.

ZL20250 also includes a fractional N RF synthesizer and two IF synthesizers to provide all local oscillator signals required.

Flexible programming is provided via a 3 wire serial bus. Additional control pins allow accurate timing control when switching between modes.



**Figure 1 - Block Diagram**

Zarlink Semiconductor Inc. Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc. Copyright 2003, Zarlink Semiconductor Inc. All Rights Reserved.

## **Package Diagram**



### **Figure 2 - ZL20250 Package Diagram**

# **Pin Description Table**



# **Pin Description Table (continued)**



# **Table of Contents**



# **List of Figures**



# **List of Tables**



## **1.0 General Description**

A detailed block diagram is shown in Figure 3. This shows the receive and transmit paths plus the LO generation circuitry. Control is via a serial bus with the addition of direct inputs to control receive and transmit modes and optimize power consumption.





## **1.1 Receive Path**

There are two IF inputs which will receive an input signal from IS136/AMPS and GSM IF filters. The differential input stages are identical and are followed by an agc amplifier. Gain control is provided from an external analogue voltage. After the agc amplifier the signal is then down-converted either to a low IF frequency or baseband and the signal flow then depends on the mode selected. All internal signals are differential. The LO frequency for the down conversion is derived from an on chip oscillator and PLL. The LO frequency can be programmed to be either oscillator frequency divided by 2 or 4. When in divide by 2 mode a DLL (Delay Locked Loop) circuit can be selected to maintain accurate quadrature. It is particularly important to have good quadrature in IS136/AMPS modes using a low IF frequency, to achieve the required image rejection in conjunction with the following polyphase bandpass filter. It is also possible to programme high side or low LO injection. Each receive mode will now be described in more detail

## **1.1.1 IS136**

The IS136 receive signal path is shown in detail in Figure 4 and performance for each stage is summarized in the following table.



### **Table 1 - IS136 Receive Gain and Filter Distribution**

The output of the agc amplifier is down-converted using a quadrature mixer to a low IF of 60kHz. High side or low side LO injection can be selected. The In Phase (I) and Quadrature (Q) signals at 60 kHz are then passed through anti alias filter stage to remove any high frequency signals prior to subsequent sampling. The 60 kHz IF signals are then fed into a switched capacitor polyphase bandpass filter which not only provides filtering but also provides image rejection. This switched capacitor filter provides very stable performance and no calibration is required. After the bandpass filter the 60 kHz IF signal is further amplified and then mixed down to baseband I and Q signals. Additional filtering is required at baseband to remove spurii from the down-converter. This filtering is provide in two stages, the first stage is a switched capacitor filter with the second stage being a smoothing filter to remove clock breakthrough from the preceding switched capacitor filter. The differential baseband outputs can then be fed directly into analogue to digital converters on a baseband processor.





## **1.1.2 AMPS FM**

FM demodulation can be performed using the I and Q baseband signals if supported by the baseband. However the ZL20250 also contains an FM demodulator, the AMPS receive signal path using this mode is shown in detail in Figure 5 and performance for each stage is summarized in the following table.



**Table 2 - AMPS FM Receive Gain and Filter Distribution**

The signal path is initially the same as for IS136 with the down conversion to 60 kHz and channel filtering in the bandpass filter. In FM mode however, the baseband I and Q output stages are disabled, and the 60 kHz IF signal from the bandpass filter is input to a limiting amplifier and FM discriminator. The FM discriminator consists of a shift register acting as a delay line. The output of the discriminator is a digital signal which must then be filtered to recover the audio signal. The discriminator output is therefore routed through the baseband I and Q filters. The default condition is to use the cascaded I and Q smoothing filters (baseband filter 2) with the cut-off frequency set to 30kHz. This connection is automatically selected when programming FM mode. There is an option to use the cascaded switched capacitor filters (baseband filter 1) with the cut off frequency set to 25 kHz to provide extra filtering. These filters are selected using the PDF and LPC bits in control register 6 and are inserted between the smoothing filters as shown in Figure 5. The final output stage uses external feedback components to provide a bandpass filter with a bandwidth of at least 300 Hz to 10 KHz to cover the demodulated audio and control signals. The feedback components can be modified to change the output level to optimise compatibility with baseband.

A RSSI output is provided. This is a full wave rectified output of the 60 kHz IF and therefore has a high 120 kHz content. This requires an external low pass filter - typically 10kohm and 2.7nF. There is a trade-off between settling time and filtering. This is different to conventional RSSI circuits which operate at typically 450 kHz which is much easier to filter.

Although the AMPS receive path includes a limiting amplifier, gain control is also required. This is because the band pass filter has limited dynamic range (50dB). At low signal levels the agc should be set to 1.6 volts to set the gain 20dB below maximum to obtain optimum signal handling and noise performance. At higher signal levels the gain setting should be reduced to maintain the RSSI level approximately 10dB below maximum. Gain control would be provided by the baseband controller which would also monitor the RSSI level. Fine gain control is not required and can be implemented in large steps eg 20dB, allowing the use of a relatively slow gain control loop giving optimum performance under fading conditions.





## **1.1.3 GSM**

The GSM receive signal path is shown in detail in Figure 6 and performance for each stage is summarized in the following table.



#### **Table 3 - GSM Receive Gain and Filter Distribution**

In GSM mode the bandpass filter and IS136 baseband stages are disabled. After passing through the agc amplifier the signal is mixed down to baseband I and Q signals rather than to a low IF. The baseband signal must be dc coupled and this can introduce a dc offset in the output, which may vary with different gain settings. The ZL20250 therefore includes the facility to correct the dc offset for each channel using an 8 bit offset correction word that must be supplied by the baseband via the serial bus.

GSM Baseband gain can be programmed via serial bus. Reducing the baseband gain can be used to improve output signal to noise ratio. The IF gain should be increased to mainatin the total overall gain. In practice a gain reduction of 6 or 9 dB would give optimum performance





## **1.2 Transmit**

Transmit operation is similar for all modes and a detailed diagram is shown in Figure 7. This diagram also shows the UHF LO generation circuit blocks. A summary of the characteristics of the transmit path circuit blocks are given in the table below. All circuit blocks are differential with the exception of the transmit RF outputs.



#### **Table 4 - Transmit Circuit blocks**

Differential baseband transmit I and Q signals from a baseband processor are input to the ZL20250. The baseband signals are passed through filters - the filter bandwidth is selected for the appropriate mode i.e. IS136 or GSM. A quadrature modulator modulates these baseband signals on to the transmit IF which is typically around 200 MHz. This modulated IF signal is passed through an on chip low pass filter which removes harmonics of the IF and then into a gain controlled amplifier. This amplifier is controlled by an external analogue signal and provides greater than 60dB gain control The output of the gain controlled amplifier can then be up-converted to RF or alternatively the output can be sent to an off chip filter to provide further filtering and removal of noise before up-conversion. This filter is a parallel tuned circuit as shown in Figure 8. The choice of component values is dependent on the IF frequency being used. The filter output is then fed back on chip to the up-converter. A SSB mixer is used for the up-conversion to remove the unwanted image. High side or low side LO injection can be selected

A buffer amplifier after the up-conversion provides a further 9 dB gain control in 3 dB increments. This gain is programmable via the serial bus and can be used to optimize noise and linearity performance in particular applications. Finally there are two RF output stages for 900 MHz and 1900 MHz frequency bands. Each RF output is single ended and requires a simple matching network. The supply current of the output stages is automatically reduced at low transmit gain control voltages improving the efficiency of the output buffer at low output power levels. The supply current of the output buffer can also be controlled via the serial bus. This allows the supply current to be reduced which is particularly useful when using AMPS or GSM where the linearity performance is less critical.

The FM modulation for AMPS can be done using I,Q modulation if available. Alternatively FM modulation can be applied direct to the transmit IF VCO. The loop bandwidth for the transmit VHF PLL should be low ( ~100 Hz) to ensure the PLL does not remove the modulation. A dc voltage should be applied across the Tx I+, Tx I- and the Tx Q+, Tx Q- inputs to switch the modulator and generate an IF carrier signal. With a baseband gain of 0dB a dc voltage of at least 1.5 volts should be applied; a lower voltage can be used with the baseband gain increased to compensate. It is assumed that this bias can be provided by the baseband however if this is not possible then the simplest solution is to connect 200kohm resistors between I+, Q+ inputs and Vcc and 200kohm resistors between I+,Q- inputs and

ground assuming the transmit outputs from the baseband are in a high impedance state in AMPS mode. These resistors do produce a small dc offset in TDMA mode however this is insignificant if the output impedance of baseband transmit outputs is less than 1 kohm.As the FM modulation is applied direct to the VCO in this mode and is external to the ZL20250, any necessary filtering of the FM signal must be provided externally.





**Figure 8 - External Transmit IF Filter**

## **1.3 UHF LO and Frequency Doubler**

Figure 8 also shows the UHF LO buffering and frequency doubler. The ZL20250 is designed to operate either with separate external UHF VCOs for the 900 and 1900 MHz frequency bands, or alternatively a single 900 MHz VCO can be used with the on-chip frequency doubler providing the LO for the 1900 MHz band. A UHF synthesizer is included. The input to the UHF synthesizer will normally be the active UHF LO signal, however when using the frequency doubler mode for 1900 MHz LO generation, the synthesizer input can be selected to be either the frequency doubler output or the 900 MHz input LO signal. The UHF LO input buffer minimizes any load pulling effects on the UHF VCO when internal modes are switched.

UHF LO output buffers are also provided. These can be used to drive an external mixer for the receive section. If not required these buffers can be powered down.

## **1.4 UHF Frequency Synthesizer**

A fractional N UHF synthesizer is included on the ZL20250 to provide LO signals for the transmit up-converter and the external receive RF down-converters. The UHF synthesizer operates with an external VCO. A block diagram of the synthesizer is shown in Figure 9.



**Figure 9 - UHF Synthesizer**

The synthesizer uses a 4 modulus prescaler with an 'M' counter and 'A' and 'B' swallow counters together with a fractional N counter in the UHF counter allowing maximum flexibility. The reference counter is a simple 14 bit counter. All counter values are programmed via the serial bus and programming details are shown in the programming section. Each of the counters operates as count down. At the start of a count the counters are loaded with their respective values. The initial prescaler ratio is dependent on the values loaded into the A and B counters; when both the A and B counters reach zero the prescaler ratio is 64 and then remains until the M counter reaches zero. The complete process is then repeated.

This can be shown in a simple example where  $M = 9$ ,  $A = 4$  and  $B = 2$  which gives a total divide ratio of 596. The count sequence is shown in Figure 10.



**Figure 10 - Count Sequence for UHF PLL with 4 modulus prescaler**

At the start of the count sequence the '+1' and '+8' controls to the prescaler are both asserted and the prescaler ratio is 73. After 2 cycles only the '+1' control is asserted and the divide ratio is 65. After a further 2 cycles the A counter reaches zero as well and the prescaler ratio is 64 for the remainder of the count sequence. At the end of the sequence all counters are reloaded and the sequence repeats.

The total divide ratio (N) for this type of counter is given by

 $N = 64*M + 8*B + A$ M is always greater then A or B A value of  $A = 0$  does not support fractional N operation. Valid values of A are 1 to 8.

The values of M, B and A can be easily calculated from the total divide ratio as shown below.

 $M = INT ((N - 1)/64)$  $B = INT ((N - 1) - 64*M)/8)$  $A = N - 64*M - 8*B$ 

The value of M must always be greater than A or B. The maximum value of B is 7.

The UHF synthesizer also includes a fractional N capability which allows the use of higher comparison frequencies but maintain narrow channel spacing. The use of higher comparison frequencies allows faster loop settling and reduces comparison spur level. This is particularly important in TDMA mode where settling times of < 1.5 ms are required and still obtain good spur performance.

Fractional N allows the use of non-integer divide ratios. For example if the total divide ratio is N + 1/5 the counter will divide by N for 4 count cycles and N+1 on the fifth cycle giving the required total divide ratio over five cycles. The ZL20250 can use 5,8,13 or 20 as the fractional denominator (also referred to as the fractional modulus) allowing maximum flexibility in the choice of comparison frequencies.

An extra counter - fractional N counter - is required. The input to this counter is from the M counter output. The fractional N modulus can be programmed to be 5,8,13, or 20. Each output pulse from the M counter will increment the fractional N divided by the required fractional numerator. For example if the fraction is 2/5 then the fractional N counter will increment by 2 for each output pulse from the M counter. When the fractional N counter overflows the A counter is incremented by 1, thus generating an additional '+1' count sequence.

An example is shown in Figure 11 for a divide ratio of 596+2/5. The values for M, A, B are calculated using the integer value (596) as in the previous example. The fractional denominator is programmed as 5 and the fractional numerator as 2. At the end of the first count cycle (596) the fractional counter is incremented to 2. At the end of the third count cycle the fractional N counter overflows, incrementing the A counter by 1 which gives a subsequent count cycle of 597. After five count cycles the sequence repeats with a total count of 2982 over the five count cycle giving a mean value of 596 + 2/5.



**Figure 11 - UHF Synthesizer - Fractional N Operation**

A result of this count sequence is that the output phase of the total counter changes through the count cycle, which causes the output pulse from the phase detector, and therefore the charge pump, to vary. This would cause large fractional spurs on the synthesizer output. These spurs can be compensated by applying a current pulse with the opposite polarity to the charge pump output. This compensation pulse has a fixed width of two reference clock (TCXO) periods; the amplitude is proportional to the value in the fractional N counter. The correction current is scaled by a 8 bit compensation DAC, with an externally provided input from the serial bus. This allows performance to be optimized in a given application.

The compensation value can be calculated from the following formula:

Comp Value =  $255 - INT((Icp * Ftxo)/(0.0245 * 6 * MOD * Fvco))$ 

where

 $Icp = charge pump current (uA)$ 

Ftcxo = Reference frequency

MOD = Fractional Modulus

Fvco = UHF VCO Frequency

The synthesizer provides a lock detect output. When the output pulse from the phase detector is less than half a reference clock period an in-lock signal is generated. These in-lock signals then clock a 4 bit counter into which a threshold value has been programmed. When the required number of successive in-lock pulses have been generated the lock detect output is set.

The ZL20250 has a single lock detect output pin for the UHF synthesizer and VHF synthesizers. The lock detect signal is asserted when all active synthesizers are in lock. If a synthesizer has not been enabled in the power control registers then that synthesizer will be inactive and will have no effect on the lock detect output.

### **1.5 VHF Frequency Synthesizer**

The ZL20250 includes two VHF synthesizers to generate the second LO for the receiver and the transmit IF. They operate with their respective on-chip VHF VCO's and off-chip loop filters. The tank circuits and tuning components for the VCO's are also off chip. The two synthesizers are identical and are shown in Figure 12.



**Figure 12 - VHF Frequency Synthesizer**

The synthesizer uses a 2 modulus 16/17 prescaler with an 'M' counter and an 'A' swallow counter. This allows maximum flexibility when using this synthesizer. The reference counter is a simple 14 bit counter. All counter values are programmed via the serial bus and programming details are shown in the programming section. Both counters operate as count down. At the start of a count the counters are loaded with their respective values. The initial

prescaler ratio is 17 assuming A > 0; when the A counter reaches zero the prescaler ratio is 16 until the M counter reaches zero. The complete process is then repeated.

The total divide ratio (N) for this type of counter is given by

 $N = 16*M + A$ M is always greater then A The values of M and A can be easily calculated from the total divide ratio N.

 $M = INT (N/16)$  $A = N - 16*M$ The maximum value for A is 15 and M must always be greater than A.

The VHF PLLs do not have fractional N capability however it is recommended that thay are operated at as high a comparison frequency as allowed by the chosen frequency plan to minimise spurs levels.

Both VHF synthesizers have lock detection circuits. These operate in the same way as described for the UHF synthesizer.

## **1.6 Internal Clock Generation**

ZL20250 can use 14.4 MHz or 19.44MHz reference frequency (standard for IS136), or 13 MHz or 26 MHz (standard for GSM). The appropriate reference must be programmed via the serial bus. The clock signals for the switched capacitor filters and FM demodulator are generated from the reference TCXO signal. The internal divide ratios are switched to give the optimum ratio. For dual mode applications (GSM/IS136) a 13 MHz or 26 MHz reference should be used. This will give a small error in the switched capactor clock frequency used for IS136 but has negligible effect on performance.

## **1.7 VHF VCO**

ZL20200 has two VHF VCOs which operate with the VHF PLLs to provide the IF LO signals for both receive and transmit IF signals. The oscillators are a differential design and require an external tank circuit. A basic circuit with varactor is shown in Figure 13. It is recommended to include series resistors (eg 43 ohms) in each arm of the tank circuit to prevent any spurious high frequency oscillation due to parasitic capacitances.



**Figure 13 - Typical VCO Tank Circuit**

## **1.8 Power Supply Connections**

The circuit blocks within ZL20250 have separate supply connections to minimize interaction between circuit blocks. Details are shown in the earlier 'Pin Names' section. These supplies are also grouped to allow different groups of supply pins to be connected to separate supplies for example, receive or transmit. These groups are shown below:



The LO OUT and TX 900/1900 pins require bias and are normally connected to VCC through an inductor.

All supply pins within a group must be powered together. Each group of pins can be powered up independent of the other groups.

## **2.0 Programming and Control**

Programming via the serial bus is via 24 bit words with a 4 bit address as shown below



Bit23 (MSB) is loaded first. Bits 3:0 are used as address bits for the control registers. Details of serial bus timing are shown in Figure 14.



**Figure 14 - Serial Bus Timing**

## **2.1 Power Control Registers - Address 0 to 3**

These registers are used in conjunction with the TX RXB and ENABLE1 and ENABLE2 control pins to power up the required sections of the device for any required mode. This enables power consumption to be optimized under all conditions. Figures 4 - 7, which show the receive and transmit paths in detail, show which sections are powered up by each control bit.

The assignment is common for each of the registers 0 to 3 and is shown below.





Note 1: If a bit is set to logic 1 then that circuit section is powered on.

Note 2: UHF LO input (bit 9) must be enabled for Transmit UHF LO (bit 10), UHF synthesizer (bit 19) and UHF LO Buffer (bit 21) to be active.

The 4 registers address 0 to 3 are assigned as follows:



A feature of this programming approach is that once a phone operating mode has been selected and set up via the serial bus, all power control can then be via the TX RXB, ENABLE1 and ENABLE2 control pins. Alternatively full power control is possible via the 3 wire serial bus without the use of any external control pins.

If ENABLE1 and ENABLE2 are both low then the device is in Sleep mode. No circuits will be enabled unless either ENABLE1 or ENABLE2 are high regardless of the contents of the receive and transmit registers.

An example of how these control bits can be used, is that the oscillators and PLL circuits can be powered up and allowed to settle prior to powering up the complete transmit or receive path. In the case of the receive path the UHF synthesizer, UHF LO input buffer, UHF LO Buffer and Receive VHF VCO, Receive VHF PLL bits would be set in the ENABLE1 Configuration register. The ENABLE2 Configuration register would contain these bits plus the remainder of the receive path bits, Receive IF input, Receive AGC amplifier, Receive quadrature down-converter and receive baseband section.

This is demonstrated in the following examples.

### **2.1.1 Power Control Modes - TDMA (GSM and IS136)**

In a TDMA system the transceiver will either operate in receive only, or transmit only mode. It is assumed that an interim power on state will be used during which the oscillators and PLLs will be set up, and allowed to settle prior to activating the full signal path. The suggested programming for the power control registers (0 - 3) is shown in the table below.





Note 1: Not required if driving external receive mixer direct from UHF VCO.

Note 2: Can be used for IS136 if required.

The receive register contains all bits required when in receive mode: the transmit register contains all bits required in transmit mode. The Enable1 configuration register contains all bits required to power up oscillators and synthesizers in both receive and transmit mode. The Enable2 configuration register contains all bits required to power up the complete receive and transmit modes (this register can be set to all '1's if preferred).

The following words should therefore be programmed on the serial bus (Hex format):



#### **2.1.2 Power Control Modes - AMPS**

When operating in AMPS mode the ZL20250 will operate in either Receive only or Duplex. The enable registers should therefore be programmed as shown below.





Note 1: Not required if driving external receive mixer direct from UHF VCO.

The receive register contains all bits required when in receive mode: the transmit register contains all bits required in duplex mode. The Enable1 configuration register contains all bits required to power up oscillators and synthesizers in both receive and duplex mode. The Enable2 configuration register contains all bits required to power up the complete receive and duplex modes (this register can be set to all '1's if preferred).

The following words should therefore be programmed on the serial bus (Hex format):



## **2.2 Operating Register Address 4**

This registers selects internal setups for example IS136 or GSM. The bits are assigned for control of receive and transmit bits as shown below:



The function of the receive bits is shown below:



Bit 23 RX<7> is only applicable when VCO divide by 2 mode is selected in register 5.



The function of the transmit bits is shown below:

Control bits TX<11:4> allow optimization of the transmit output stage. This allows variation of the decrease in supply current with decreasing agc voltage and also allows optimization depending on output power and linearity requirements. Figure 15 shows the variation of output stage supply current with agc voltage and the programmable characteristics. The maximum current, agc threshold and slope can be programmed. The minimum current is not programmable.

TX<11:10> (bits 15,14) allow the gain of the transmit output stage to be varied in 3 dB steps as shown in the table below:





**Figure 15 - Transmit Output Stage Current versus Gain Control**

TX<9:8> (bits 13:12) control the agc voltage (Vth) at which the output stage current starts reducing. Typical values are shown in the table below:



TX<7:6> (bits 11,10) control the rate of current reduction as shown in Figure 15. Typical vales are shown in the below:



TX<5:4> (bits 9:8) adjust the maximum current (Imax) of the transmit output stage. The gain of the output stage is not changed. Typical values are shown in the table below:



Using these controls allows the performance of the output stage to be optimized under various conditions; for example, current cant can be reduced if non-linear operation is required.

The nominal value recommended for TX<11:4> is 10101010.

An example of setting up the control register (address 4) for various systems is shown below:





Note 1: The setting for RX<3> is dependent on the optimum common mode input voltage of the analog to digital converter in the baseband.

Note 2: Selects external transmit IF filter if used.

The following hex words are therefore recommended for the control register (address 4):



#### **2.3 Synthesizer Register - Address 5**

This register sets up LO options for receive and transmit and also UHF synthesizer set up.



Bits 23,17,14 are also used for UHF PLL and LO set up.

Bits 16,15 are not used and should be set to zero.

### **2.3.1 UHF PLL and LO**



Note 1: Bit 14 is only effective if 1900 MHz mode has been selected (register 4 Bit 7).<br>Note 2: Bit 23 is only effective if 1900 MHz mode has been selected (register 4 Bit 7) and the UHF frequency doubler selected (Register 5 Bit 14). This control allows the use of the doubled frequency to be used as the input to the UHF PLL. Note 3: Fractional N Denominator

Note 4: Bits 8,7 select the fractional N denominator for the UHF PLL as shown below:



## **2.3.2 UHF PLL Charge Pump Current**

Bits 5,4 select the charge pump current for the UHF PLL as shown below:



## **2.3.3 Receive LO Set Up**



Bits 19,18 select the charge pump current for the receive VHF PLL as shown below:



## **2.3.4 Transmit LO Set Up**



Bits 10,9 select the charge pump current for the receive VHF PLL as shown below:



## **2.4 Control Register - Address 6**



### **2.4.1 IS136 Baseband Gain**

Bits 22:21 can be used to vary the gain of the baseband output stages in IS136 mode only. The gain of the 60 kHz IF stage preceding the baseband mixer is also varied so that the overall gain of the device can be maintained if required. The nominal gain is 20 dB and the recommended setting is BBG<1:0> = 11 to minimize output dc offsets.



### **2.4.2 TCXO Reference Selection**



Bits 20:19 are used to set the device to the required TCXO reference frequency.

## **2.4.3 Discriminator Output Filtering**

Bits 17:14 set up on chip filtering of the FM output signal and are therefore only used in AMPS mode. Two cascaded filters can be selected and the bandwidth can be set to 25 or 37.5 kHz cut-off. Bits 17,16 (PDF) select the filters and bits 15,14 set the cutoff frequency.



In GSM and IS136 modes Bits <17:14> should be set to 0000. It is recommended that if the additional discriminator filtering is required in AMPS mode then both filters should be used with 25 kHz bandwidth, i.e. Bits<17:14> should be set 1111.

#### **2.4.4 Transmit baseband Gain**

Bits 13:11 set the transmit baseband gain as shown below:



#### **2.4.5 Mode Control**

Bit 10 resets the contents of all registers to '0'. After the reset is complete bit 10 is also reset to '0'.

Bits 9:4 allow TXRXB, ENABLE1 and ENABLE2 to be programmed by either the external pins or via the serial bus. This allows mode control to be either via the external pins or the serial bus. The default state is using the external pins as this allows more accurate timing of power control.



Bits 9:7 can only be used if the appropriate bits 6:4 have been set to disable the external pins. If serial mode has been selected then the operation of bits 9:7 is the same as the external TX RXB, ENABLE1 and ENABLE2 pins respectively.

### **2.5 GSM/EDGE Baseband Control Register - Address 7**



This register is only used when in GSM/EDGE mode. The BB Gain bits enable the GSM baseband gain section to be reduced in 3 dB increments. The nominal gain is 35 dB (000). The I and Q offset bits allow the GAM baseband dc offset to be cancelled.

## **2.5.1 Q Channel Gain Adjust**

Bits 22:20 adjust Q channel gain.



### **2.5.2 Baseband Offset Correction**

Bits 19:12 adjust the dc offset for the Q channel. Bit 19 is the sign bit and bit 12 the LSB. Bits 11:4 adjust the dc offset for the I channel with bit 11 the sign bit and bit 4 the LSB. The coding is the same for both I and Q channels and is shown below:



Bit 23 must be set to '1' to enable dc offset correction.

### **2.6 Test Mode Register - Address 8**

This register is used for test purposes only and should not be used.

## **2.7 UHF PLL Divider Programming Register - Address 9**



Bits 23:11 set M counter value (Bit 23 = MSB)

Bits 10:8 set B counter value - max value =  $7$  (Bit 10 = MSB)

Bits 7:4 set A counter value - max value =  $7$  (Bit  $6 = MSB$ )

The A counter is a 4 bit counter to enable correct fractional N operation. Valid values of A are in the range 1 to 8.

Using the 64/65/72/73 four modulus prescaler the divide ratio (N) is given by:

 $N = 64 * M + 8 * B + A$ 

Values of M, B, A can be easily calculated using the formulae in the synthesizer section.

#### **2.8 UHF PLL Reference Divider and Fractional N Programming Register - Address 10**



Bit 23 is unused and should be set to '0'

Bits 22:18 set the fractional N numerator (Bit 22 = MSB)

Bits 17:4 set the Reference counter value (Bit  $17 = MSB$ )

### **2.9 Receive VHF PLL Divider Programming Register - Address 11**



Bits 23:21 are unused and should be set to '0'

Bits 20:8 set M counter value (Bit 20 = MSB)

Bits 7:4 set A counter value - max value =  $15$  (Bit  $7 = MSB$ )

Using the 16/17 two modulus prescaler the divide value (N) is given by:

 $N = 16 * M + A$ 

Values of M, A can be easily calculated using the formulae in the synthesizer section, however the programming register has been organized to simplify this.

For example for a divide ratio of 13235, the binary equivalent is: 11001110110011. The programming values can be selected as shown below:

![](_page_39_Picture_155.jpeg)

## **2.10 Receive VHF PLL Reference Divider Programming Register - Address 12**

![](_page_39_Picture_156.jpeg)

Bits 23:19 are unused and should be set to '0'

Bit 18 selects common reference divider for VHF receive and transmit PLLs ('0' to select). If a common reference divider is selected then the transmit VHF reference divider is used which must be programmed in register 13. Bits 17:4 set the Reference divider value (Bit 17 = MSB)

## **2.11 Transmit VHF PLL Divider Programming Register - Address 13**

![](_page_39_Picture_157.jpeg)

Bits 23:21 are unused and should be set to '0'

Bits 20:8 set M counter value (Bit 20 = MSB)

Bits 7:4 set A counter value - max value =  $15$  (Bit  $7 = MSB$ )

Programming is identical to that for the receive VHF PLL register 11.

### **2.12 Transmit VHF PLL Reference Divider Programming Register Address 14**

![](_page_39_Picture_158.jpeg)

Bits 23:18 are unused and should be set to '0'

#### Bits 17:4 set the Reference counter value (Bit 17 = MSB)

## **2.13 PLL Lock Detect & Fractional N Compensation Programming Register Address 15**

![](_page_39_Picture_159.jpeg)

## **2.13.1 Fractional N Compensation**

Bits 23:16 set the value for fractional N compensation in the UHF PLL with bit 23 as MSB. The value for the compensation is dependent on a number of parameters which are described in the synthesizer section.

### **2.13.2 PLL Lock detect counters**

These 4 bit counters count the consecutive comparison cycles where the lock detect circuit gives an in-lock result. When the counter reaches its programmed count then that PLL is deemed to have achieved full lock. This prevents spurious false in-lock signals while the PLL is achieving lock up. There are separate counters for the UHF, Rx VHF and Tx VHF PLLs which are programmed as shown above. Bits 15,11,7 are the MSB's for the UHF, Rx VHF and Tx VHF PLL lock detector counters respectively. A non zero value must be programmed for the lock detect to operate correctly.

## **3.0 Absolute Maximum Ratings**

![](_page_40_Picture_124.jpeg)

This device is sensitive to ESD. Most pins have an ESD rating greater than 2000V (Human Body Model HBM), however some pins have limited protection (800 to 2000V )in order to meet the RF performance. Anti-static precautions should be used when handling this device.

## **4.0 Operating Conditions**

Device operation is guaranteed under the following coonditions:

![](_page_40_Picture_125.jpeg)

![](_page_41_Picture_84.jpeg)

## **5.0 Electrical Characteristics**

The electrical characteristics are guaranteed under the following conditions unless stated otherwise. Vcc =3.0 V, T = 25°C, TCXO Ref Frequency = 19.44 MHz.

![](_page_42_Picture_126.jpeg)

![](_page_43_Picture_148.jpeg)

![](_page_44_Picture_217.jpeg)

![](_page_45_Picture_138.jpeg)

![](_page_46_Picture_193.jpeg)

![](_page_47_Picture_213.jpeg)

![](_page_48_Picture_218.jpeg)

![](_page_49_Picture_142.jpeg)

Note 1: All receive currents include all receiver sections plus Rx VHF and UHF PLL's, and UHF LO input buffer circuits. The LO output buffer and frequency doubler are not included.

Note 2: All transmit currents include all transmit sections plus Tx VHF and UHF PLL's, and UHF LO input buffer circuits. The LO output buffer and frequency doubler are not included.

Note 3: Includes UHF LO input buffer<br>Note 4: This is only applicable in 1900

Note 4: This is only applicable in 1900 MHz band<br>Note 5: The UHF LO output buffer need only be p The UHF LO output buffer need only be powered up if required to drive an external circuit, for example, a receive front end mixer.

Note 6: Input signal FM modulated with 8 kHz deviation by 1 kHz modulating signal. Specification is minimum input level to obtain 12 dB SINAD at FM Output (pin 45) using CCITT filter. Note 7: Input modulation: 1kHz modulating signal with 8 kHz deviation. Output level at FM out (pin 45) is set by external components.

See application section for details.

## **6.0 Typical Performance Curves**

## **6.1 Receive**

![](_page_50_Figure_4.jpeg)

![](_page_50_Figure_5.jpeg)

![](_page_51_Figure_2.jpeg)

## **6.2 Transmit**

![](_page_51_Figure_4.jpeg)

![](_page_52_Figure_2.jpeg)

![](_page_52_Figure_3.jpeg)

![](_page_53_Figure_2.jpeg)

![](_page_54_Figure_0.jpeg)

![](_page_55_Picture_0.jpeg)

## **For more information about all Zarlink products visit our Web Site at**

#### **www.zarlink.com**

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable.<br>However, Zarlink assumes no liability for errors that ma

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part<br>of any order or contract nor to be regarded as a represe

Purchase of Zarlink's I<sup>2</sup>C components conveys a licence under the Philips I<sup>2</sup>C Patent rights to use these components in and I<sup>2</sup>C System, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.

Copyright Zarlink Semiconductor Inc. All Rights Reserved.

TECHNICAL DOCUMENTATION - NOT FOR RESALE