ANALOG Differential ADC Driver

## FEATURES

## Fully differential

Extremely low power with power-down feature
2.6 mA quiescent supply current @ 5 V
$450 \mu \mathrm{~A}$ in power-down mode @ 5 V
High speed
110 MHz large signal 3 dB bandwidth @ G = 1
450 V/ $\mu \mathrm{s}$ slew rate
12-bit SFDR performance @ 500 kHz
Fast settling time: 100 ns to $\mathbf{0 . 0 2 \%}$
Low input offset voltage: $\pm \mathbf{2 . 6} \mathbf{~ m V}$ max
Low input offset current: $0.45 \mu \mathrm{~A}$ max
Differential input and output
Differential-to-differential or single-ended-to-differential operation
Rail-to-rail output
Adjustable output common-mode voltage
Externally adjustable gain
Wide supply voltage range: 2.7 V to 12 V
Available in small SOIC package

## APPLICATIONS

## 12-bit ADC drivers

Portable instrumentation
Battery-powered applications
Single-ended-to-differential converters
Differential active filters
Video amplifiers
Level shifters

## GENERAL DESCRIPTON

The AD8137 is a low cost differential driver with a rail-to-rail output that is ideal for driving 12-bit ADCs in systems that are sensitive to power and cost. The AD8137 is easy to apply, and its internal common-mode feedback architecture allows its output common-mode voltage to be controlled by the voltage applied to one pin. The internal feedback loop also provides inherently balanced outputs as well as suppression of even-order harmonic distortion products. Fully differential and single-ended-todifferential gain configurations are easily realized by the AD8137. External feedback networks consisting of four resistors determine the amplifier's closed-loop gain. The power-down feature is beneficial in critical low power applications.

## Rev. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## FUNCTIONAL BLOCK DIAGRAM



Figure 1.


Figure 2. Small Signal Response for Various Gains

The AD8137 is manufactured on Analog Devices' proprietary second generation XFCB process, enabling it to achieve high levels of performance with very low power consumption.

The AD8137 is available in the small 8-lead SOIC package and $3 \mathrm{~mm} \times 3 \mathrm{~mm}$ LFCSP. It is rated to operate over the extended industrial temperature range of $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$.

[^0]
## AD8137

## TABLE OF CONTENTS

Specifications ..... 3
Absolute Maximum Ratings ..... 6
Thermal Resistance .....  6
ESD Caution .....  6
Pin Configuration and Function Descriptions. .....  7
Typical Performance Characteristics ..... 8
Theory of Operation ..... 17
Applications. ..... 18
Analyzing a Typical Application with Matched $\mathrm{R}_{\mathrm{F}}$ and $\mathrm{R}_{\mathrm{G}}$ Networks ..... 18
Estimating Noise, Gain, and Bandwith with Matched
Feedback Networks ..... 18
Driving an ADC with Greater Than 12-Bit Performance ..... 22
Outline Dimensions ..... 24
Ordering Guide. ..... 24

## REVISION HISTORY

8/04-Data Sheet Changed from a Rev. 0 to Rev. A.Added 8-Lead LFCSP.Universal
Changes to Layout Universal
Changes to Product Title .....  1
Changes to Figure 1 .....  1
Changes to Specifications .....  3
Changes to Absolute Maximum Ratings .....  6
Changes to Figure 4 and Figure 5. .....  7
Added Figure 6, Figure 20, Figure 23, Figure 35, Figure 48, and Figure 58; Renumbered Successive Figures .....  7
Changes to Figure 32 ..... 12
Changes to Figure 40 ..... 13
Changes to Figure 55 ..... 16
Changes to Table 7 and Figure 63. ..... 18
Changes to Equation 19 ..... 19
Changes to Figure 64 and Figure 65 ..... 20
Changes to Figure 66 ..... 22
Added Driving an ADC with Greater Than 12-Bit
Performance Section ..... 22
Changes to Ordering Guide ..... 24
Updated Outline Dimensions. ..... 24

## SPECIFICATIONS

Table 1. $\mathrm{V}_{\mathrm{s}}= \pm 5 \mathrm{~V}, \mathrm{~V}_{\mathrm{oCM}}=0 \mathrm{~V}\left(@ 25^{\circ} \mathrm{C}\right.$, Diff. Gain $=1, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=\mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega$, unless otherwise noted, $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIFFERENTIAL INPUT PERFORMANCE |  |  |  |  |  |
| DYNAMIC PERFORMANCE <br> -3 dB Small Signal Bandwidth <br> -3 dB Large Signal Bandwidth <br> Slew Rate <br> Settling Time to 0.02\% <br> Overdrive Recovery Time | $\begin{aligned} & \mathrm{V}_{\mathrm{o}, \mathrm{dm}}=0.1 \mathrm{Vp-p} \\ & \mathrm{~V}_{\mathrm{o}, \mathrm{dm}}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\mathrm{o}, \mathrm{dm}}=2 \mathrm{~V} \text { Step } \\ & \mathrm{V}_{\mathrm{o}, \mathrm{dm}}=3.5 \mathrm{~V} \text { Step } \\ & \mathrm{G}=2, \mathrm{~V}_{\mathrm{I}, \mathrm{dm}}=12 \mathrm{~V} \text { p-p Triangle Wave } \end{aligned}$ | $\begin{aligned} & 64 \\ & 79 \end{aligned}$ | $\begin{aligned} & 76 \\ & 110 \\ & 450 \\ & 100 \\ & 85 \end{aligned}$ |  | MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> ns <br> ns |
| NOISE/HARMONIC PERFORMANCE SFDR Input Voltage Noise Input Current Noise | $\begin{aligned} & \mathrm{V}_{\mathrm{o}, \mathrm{dm}}=2 \mathrm{Vp-p,f}_{\mathrm{c}}=500 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{o}, \mathrm{dm}}=2 \mathrm{Vp-p,f}_{\mathrm{c}}=2 \mathrm{MHz} \\ & \mathrm{f}=50 \mathrm{kHz} \text { to } 1 \mathrm{MHz} \\ & \mathrm{f}=50 \mathrm{kHz} \text { to } 1 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & 90 \\ & 76 \\ & 8.25 \\ & 1 \end{aligned}$ |  | dB <br> dB <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| DC PERFORMANCE Input Offset Voltage Input Offset Voltage Drift Input Bias Current Input Offset Current Open-Loop Gain | $\mathrm{V}_{\mathbb{I P}}=\mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | -2.6 | $\begin{aligned} & \pm 0.7 \\ & 3 \\ & 0.5 \\ & 0.1 \\ & 91 \end{aligned}$ | $\begin{aligned} & +2.6 \\ & 1 \\ & 0.45 \end{aligned}$ | mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> dB |
| INPUT CHARACTERISTICS <br> Input Common-Mode Voltage Range Input Resistance <br> Input Capacitance <br> CMRR | Differential <br> Common-Mode <br> Common-Mode $\Delta V_{\text {Icм }}= \pm 1 \mathrm{~V}$ | $-4$ $66$ | $\begin{aligned} & 800 \\ & 400 \\ & 1.8 \\ & 79 \end{aligned}$ | +4 | V <br> $\mathrm{K} \Omega$ <br> $\mathrm{K} \Omega$ <br> pF <br> dB |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Output Current <br> Output Balance Error | Each Single-Ended Output, RL, dm $=1 \mathrm{k} \Omega$ $\mathrm{f}=1 \mathrm{MHz}$ | Vs- +0.55 | $\begin{aligned} & 20 \\ & -64 \end{aligned}$ | $\mathrm{V}_{\text {+ }}-0.55$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \end{aligned}$ |
| $V_{\text {ocm }}$ to $\mathrm{V}_{\mathrm{o}, \mathrm{cm}}$ PERFORMANCE |  |  |  |  |  |
| Vосм DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Slew Rate <br> Gain | $\begin{aligned} & \mathrm{V}_{\mathrm{o}, \mathrm{~cm}}=0.1 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{~V}_{\mathrm{o}, \mathrm{~cm}}=0.5 \mathrm{p}-\mathrm{p} \end{aligned}$ | 0.992 | $\begin{aligned} & 58 \\ & 63 \\ & 1.000 \end{aligned}$ | 1.008 | MHz <br> V/us <br> V/V |
| V осм INPUT CHARACTERISTICS <br> Input Voltage Range Input Resistance Input Offset Voltage Input Voltage Noise Input Bias Current CMRR | $\mathrm{f}=100 \mathrm{kHz}$ to 1 MHz <br> $\Delta \mathrm{V}_{\mathrm{O}, \mathrm{dm}} / \Delta \mathrm{V}_{\text {OCM }}, \Delta \mathrm{V}_{\text {OCM }}= \pm 0.5 \mathrm{~V}$ | -4 <br> $-28$ <br> 62 | $\begin{aligned} & 35 \\ & \pm 11 \\ & 18 \\ & 0.3 \\ & 75 \end{aligned}$ | $\begin{aligned} & +4 \\ & +28 \\ & 1.1 \end{aligned}$ | V <br> k $\Omega$ <br> mV <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mu \mathrm{A}$ <br> dB |
| POWER SUPPLY |  |  |  |  |  |
| Operating Range <br> Quiescent Current <br> Quiescent Current, Disabled PSRR | $\begin{aligned} & \text { Power-Down = Low } \\ & \Delta \mathrm{V}_{\mathrm{s}}= \pm 1 \mathrm{~V} \end{aligned}$ | $+2.7$ $79$ | $\begin{aligned} & 3.2 \\ & 750 \\ & 91 \end{aligned}$ | $\begin{aligned} & \hline \pm 6 \\ & 3.6 \\ & 900 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{V} \\ & \mathrm{~mA} \\ & \mu \mathrm{~A} \\ & \mathrm{~dB} \end{aligned}$ |
| $\overline{\text { PD PIN }}$ <br> Threshold Voltage Input Current | Power-Down = High/Low | $\mathrm{V}_{\mathrm{s}-}+0.7$ |  | $\begin{aligned} & V_{s-}+1.7 \\ & 170 / 240 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mu \mathrm{~A} \\ & \hline \end{aligned}$ |
| OPERATING TEMPERATURE RANGE |  | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

## AD8137

Table 2. $\mathrm{V}_{\mathrm{s}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OCM}}=2.5 \mathrm{~V}$ (@ $25^{\circ} \mathrm{C}$, Diff. Gain $=1, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=\mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega$, unless otherwise noted, $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIFFERENTIAL INPUT PERFORMANCE |  |  |  |  |  |
| DYNAMIC PERFORMANCE <br> -3 dB Small Signal Bandwidth <br> -3 dB Large Signal Bandwidth <br> Slew Rate <br> Settling Time to 0.02\% <br> Overdrive Recovery Time | $\begin{aligned} & \mathrm{V}_{\mathrm{o}, \mathrm{dm}}=0.1 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\mathrm{o}, \mathrm{dm}}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{V}_{\mathrm{o}, \mathrm{dm}}=2 \mathrm{~V} \text { Step } \\ & \mathrm{V}_{\mathrm{o}, \mathrm{dm}}=3.5 \mathrm{~V} \text { Step } \\ & \mathrm{G}=2, \mathrm{~V}_{\mathrm{l}, \mathrm{dm}}=7 \mathrm{~V} \text { p-p Triangle Wave } \end{aligned}$ |  | $\begin{aligned} & 75 \\ & 107 \\ & 375 \\ & 110 \\ & 90 \end{aligned}$ |  | MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> ns ns |
| NOISE/HARMONIC PERFORMANCE SFDR <br> Input Voltage Noise Input Current Noise | $\begin{aligned} & \mathrm{V}_{\mathrm{o}, \mathrm{dm}}=2 \mathrm{Vp-p,f}_{\mathrm{c}}=500 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{o}, \mathrm{dm}}=2 \mathrm{Vp-p,fc}_{\mathrm{c}}=2 \mathrm{MHz} \\ & \mathrm{f}=50 \mathrm{kHz} \text { to } 1 \mathrm{MHz} \\ & \mathrm{f}=50 \mathrm{kHz} \text { to } 1 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & 89 \\ & 73 \\ & 8.25 \\ & 1 \end{aligned}$ |  | dB <br> dB <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| DC PERFORMANCE Input Offset Voltage Input Offset Voltage Drift Input Bias Current Input Offset Current Open-Loop Gain | $\mathrm{V}_{\mathbb{I P}}=\mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | $-2.7$ | $\begin{aligned} & \pm 0.7 \\ & 3 \\ & 0.5 \\ & 0.1 \\ & 89 \end{aligned}$ | $\begin{aligned} & +2.7 \\ & 0.9 \\ & 0.45 \end{aligned}$ | mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> dB |
| INPUT CHARACTERISTICS <br> Input Common-Mode Voltage Range Input Resistance <br> Input Capacitance <br> CMRR | Differential <br> Common-Mode <br> Common-Mode $\Delta V_{\text {IcM }}= \pm 1 \mathrm{~V}$ | 1 $64$ | $\begin{aligned} & 800 \\ & 400 \\ & 1.8 \\ & 90 \end{aligned}$ | 4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~K} \Omega \\ & \mathrm{~K} \Omega \\ & \mathrm{pF} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Output Current Output Balance Error | Each Single-Ended Output, $\mathrm{R}_{\mathrm{L}, \mathrm{dm}}=1 \mathrm{k} \Omega$ $\mathrm{f}=1 \mathrm{MHz}$ | $\mathrm{V}_{\text {S- }}+0.45$ | $\begin{aligned} & 20 \\ & -64 \\ & \hline \end{aligned}$ | $\mathrm{V}_{\text {+ }}-0.45$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \end{aligned}$ |
| $V_{\text {ocm }}$ to $\mathrm{V}_{\mathrm{o}, \mathrm{cm}}$ PERFORMANCE |  |  |  |  |  |
| Vocm DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Slew Rate <br> Gain | $\begin{aligned} & \mathrm{V}_{\mathrm{o}, \mathrm{~cm}}=0.1 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{~V}_{\mathrm{o}, \mathrm{~cm}}=0.5 \mathrm{~V}-\mathrm{p} \end{aligned}$ | 0.980 | 60 <br> 61 <br> 1.000 | 1.020 | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{~V} / \mu \mathrm{s} \\ & \mathrm{~V} / \mathrm{V} \end{aligned}$ |
| V осм INPUT CHARACTERISTICS <br> Input Voltage Range Input Resistance Input Offset Voltage Input Voltage Noise Input Bias Current CMRR | $\mathrm{f}=100 \mathrm{kHz}$ to 5 MHz <br> $\Delta \mathrm{V}_{\mathrm{o}, \mathrm{dm}} / \Delta \mathrm{V}_{\text {осм }}, \Delta \mathrm{V}_{\text {осм }}= \pm 0.5 \mathrm{~V}$ | 1 $-25$ <br> 62 | $\begin{aligned} & 35 \\ & \pm 7.5 \\ & 18 \\ & 0.25 \\ & 75 \\ & \hline \end{aligned}$ | 4 <br> $+25$ <br> 0.9 | V <br> $\mathrm{k} \Omega$ <br> mV <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mu \mathrm{A}$ <br> dB |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current <br> Quiescent Current, Disabled PSRR | $\begin{aligned} & \text { Power-Down = Low } \\ & \Delta \mathrm{V}_{\mathrm{s}}= \pm 1 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & +2.7 \\ & 79 \end{aligned}$ | $\begin{aligned} & 2.6 \\ & 450 \\ & 91 \end{aligned}$ | $\begin{aligned} & \pm 6 \\ & 2.8 \\ & 600 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mu \mathrm{~A} \\ & \mathrm{~dB} \end{aligned}$ |
| $\overline{\text { PD PIN }}$ <br> Threshold Voltage Input Current | Power-Down = High/Low | $\mathrm{V}_{\mathrm{s}-}+0.7$ |  | $\begin{aligned} & \mathrm{V}_{\mathrm{s}-}+1.5 \\ & 60 / 120 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mu \mathrm{~A} \end{aligned}$ |
| OPERATING TEMPERATURE RANGE |  | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

Table 3. $\mathrm{V}_{\mathrm{S}}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OCM}}=1.5 \mathrm{~V}\left(@ 25^{\circ} \mathrm{C}\right.$, Diff. Gain $=1, \mathrm{R}_{\mathrm{L}, \mathrm{dm}}=\mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{G}}=1 \mathrm{k} \Omega$, unless otherwise noted, $\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}=-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DIFFERENTIAL INPUT PERFORMANCE |  |  |  |  |  |
| DYNAMIC PERFORMANCE <br> -3 dB Small Signal Bandwidth <br> -3 dB Large Signal Bandwidth <br> Slew Rate <br> Settling Time to 0.02\% <br> Overdrive Recovery Time | $\begin{aligned} & V_{o, d m}=0.1 \mathrm{~V} \text { p-p } \\ & V_{o, d m}=2 \mathrm{~V} \text { p-p } \\ & V_{o, d m}=2 \mathrm{~V} \text { Step } \\ & \mathrm{V}_{\mathrm{o}, \mathrm{dm}}=3.5 \mathrm{~V} \text { Step } \\ & \mathrm{G}=2, \mathrm{~V}_{\mathrm{l}, \mathrm{dm}}=5 \mathrm{~V} \text { p-p Triangle Wave } \end{aligned}$ | $\begin{aligned} & 61 \\ & 62 \end{aligned}$ | $\begin{aligned} & 73 \\ & 93 \\ & 340 \\ & 110 \\ & 100 \end{aligned}$ |  | MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> ns <br> ns |
| NOISE/HARMONIC PERFORMANCE SFDR <br> Input Voltage Noise Input Current Noise | $\begin{aligned} & \mathrm{V}_{\mathrm{o}, \mathrm{dm}}=2 \mathrm{Vp-p}, \mathrm{f}_{\mathrm{c}}=500 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{o}, \mathrm{dm}}=2 \mathrm{Vp-p,f}_{\mathrm{c}}=2 \mathrm{MHz} \\ & \mathrm{f}=50 \mathrm{kHz} \text { to } 1 \mathrm{MHz} \\ & \mathrm{f}=50 \mathrm{kHz} \text { to } 1 \mathrm{MHz} \end{aligned}$ |  | $\begin{aligned} & 89 \\ & 71 \\ & 8.25 \\ & 1 \end{aligned}$ |  | dB <br> dB <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mathrm{pA} / \sqrt{ } \mathrm{Hz}$ |
| DC PERFORMANCE Input Offset Voltage Input Offset Voltage Drift Input Bias Current Input Offset Current Open-Loop Gain | $\mathrm{V}_{\mathbb{I P}}=\mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{\mathrm{OCM}}=0 \mathrm{~V}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ <br> $\mathrm{T}_{\text {min }}$ to $\mathrm{T}_{\text {max }}$ | $-2.75$ | $\begin{aligned} & \pm 0.7 \\ & 3 \\ & 0.5 \\ & 0.1 \\ & 87 \end{aligned}$ | $\begin{aligned} & +2.75 \\ & 0.9 \\ & 0.4 \end{aligned}$ | mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> dB |
| INPUT CHARACTERISTICS <br> Input Common-Mode Voltage Range Input Resistance <br> Input Capacitance <br> CMRR | Differential Common-Mode Common-Mode $\Delta V_{\text {IcM }}= \pm 1 \mathrm{~V}$ | 1 $64$ | $\begin{aligned} & 800 \\ & 400 \\ & 1.8 \\ & 80 \end{aligned}$ | 2 | V <br> $\mathrm{M} \Omega$ <br> $\mathrm{M} \Omega$ <br> pF <br> dB |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Output Current <br> Output Balance Error | Each Single-Ended Output, RL, dm $=1 \mathrm{k} \Omega$ $\mathrm{f}=1 \mathrm{MHz}$ | $\mathrm{V}_{\text {s- }}+0.37$ | $\begin{aligned} & 20 \\ & -64 \\ & \hline \end{aligned}$ | $\mathrm{V}_{\text {+ }}-0.37$ | V <br> mA <br> dB |
| Vocm to $\mathrm{V}_{\mathrm{o}, \mathrm{cm}}$ PERFORMANCE |  |  |  |  |  |
| Vocm DYNAMIC PERFORMANCE <br> -3 dB Bandwidth <br> Slew Rate <br> Gain | $\begin{aligned} & \mathrm{V}_{\mathrm{o}, \mathrm{~cm}}=0.1 \mathrm{~V} \mathrm{p}-\mathrm{p} \\ & \mathrm{~V}_{\mathrm{o}, \mathrm{~cm}}=0.5 \mathrm{~V}-\mathrm{p} \end{aligned}$ | 0.96 | $\begin{aligned} & 61 \\ & 59 \\ & 1.00 \end{aligned}$ | 1.04 | MHz <br> V/ $\mu \mathrm{s}$ <br> V/V |
| Vocm INPUT CHARACTERISTICS <br> Input Voltage Range Input Resistance Input Offset Voltage Input Voltage Noise Input Bias Current CMRR | $\mathrm{f}=100 \mathrm{kHz}$ to 5 MHz <br> $\Delta \mathrm{V}_{\mathrm{o}, \mathrm{dm}} / \Delta \mathrm{V}_{\text {осм }}, \Delta \mathrm{V}_{\text {осм }}= \pm 0.5 \mathrm{~V}$ | 1.0 <br> $-25$ <br> 62 | $\begin{aligned} & 35 \\ & \pm 5.5 \\ & 18 \\ & 0.3 \\ & 74 \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \\ & +25 \\ & 0.7 \end{aligned}$ | V <br> $\mathrm{k} \Omega$ <br> mV <br> $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ <br> $\mu \mathrm{A}$ <br> dB |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current <br> Quiescent Current, Disabled PSRR | $\begin{aligned} & \text { Power-Down = Low } \\ & \Delta \mathrm{V}_{\mathrm{s}}= \pm 1 \mathrm{~V} \end{aligned}$ | $+2.7$ $78$ | $\begin{aligned} & 2.3 \\ & 345 \\ & 90 \end{aligned}$ | $\begin{aligned} & \pm 6 \\ & 2.5 \\ & 460 \end{aligned}$ | V <br> mA <br> $\mu \mathrm{A}$ <br> dB |
| $\overline{\text { PD }}$ PIN <br> Threshold Voltage Input Current | Power-Down = High/Low | $\mathrm{V}_{\text {S- }}+0.7$ |  | $\begin{aligned} & V_{s-}+1.5 \\ & 10 / 70 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mu \mathrm{~A} \\ & \hline \end{aligned}$ |
| OPERATING TEMPERATURE RANGE |  | -40 |  | +125 | ${ }^{\circ} \mathrm{C}$ |

## AD8137

## ABSOLUTE MAXIMUM RATINGS

Table 4.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage | 12 V |
| Vocm | $\mathrm{V}_{5}$ to $\mathrm{V}_{5-}$ |
| Power Dissipation | See Figure 3 |
| Input Common-Mode Voltage | $\mathrm{V}_{5+}$ to $\mathrm{V}_{5-}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Lead Temperature Range | $300^{\circ} \mathrm{C}$ |
| (Soldering 10 sec) |  |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case conditions, i.e., $\theta_{\mathrm{JA}}$ is specified for the device soldered in a circuit board in still air.

Table 5. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\text {JA }}$ | $\boldsymbol{\theta}_{\mathbf{J c}}$ | Unit |
| :--- | :--- | :--- | :--- |
| SOIC-8/2-Layer | 157 | 56 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| SOIC-8/4-Layer | 125 | 56 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| LFCSP/4-Layer | 70 | 56 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Maximum Power Dissipation

The maximum safe power dissipation in the AD8137 package is limited by the associated rise in junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ on the die. At approximately $150^{\circ} \mathrm{C}$, which is the glass transition temperature, the plastic will change its properties. Even temporarily exceeding this temperature limit may change the stresses that the package exerts on the die, permanently shifting the parametric performance of the AD8137. Exceeding a junction temperature of $175^{\circ} \mathrm{C}$ for an extended period of time can result in changes in the silicon devices potentially causing failure.

The power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ is the sum of the quiescent power dissipation and the power dissipated in the package due to the load drive for all outputs. The quiescent power is the voltage between the supply pins $\left(\mathrm{V}_{s}\right)$ times the quiescent current ( $\mathrm{I}_{\mathrm{s}}$ ). The load current consists of differential and common-mode currents flowing to the load, as well as currents flowing through the external feedback networks and the internal common-mode feedback loop. The internal resistor tap used in the common-mode feedback loop places a $1 \mathrm{k} \Omega$ differential load on the output. RMS output voltages should be considered when dealing with ac signals.

Airflow reduces $\theta_{\mathrm{JA}}$. Also, more metal directly in contact with the package leads from metal traces, through holes, ground, and power planes will reduce the $\theta_{\mathrm{JA}}$.

Figure 3 shows the maximum safe power dissipation in the package versus the ambient temperature for the SOIC-8 $\left(125^{\circ} \mathrm{C} / \mathrm{W}\right)$ and LFCSP $\left(\theta_{J A}=70^{\circ} \mathrm{C} / \mathrm{W}\right)$ package on a JEDEC standard 4-layer board. $\theta_{J A}$ values are approximations.


Figure 3. Maximum Power Dissipation vs. Temperature for a 4-Layer Board

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration

Table 6. Pin Function Descriptions

| Pin No. | Name | Description |
| :---: | :---: | :---: |
| 1 | -IN | Inverting Input. |
| 2 | Vocm | An internal feedback loop drives the output common-mode voltage to be equal to the voltage applied to the Vocm pin, provided the amplifier's operation remains linear. |
| 3 | $\mathrm{V}_{5+}$ | Positive Power Supply Voltage. |
| 4 | +OUT | Positive Side of the Differential Output. |
| 5 | -OUT | Negative Side of the Differential Output. |
| 6 | $\mathrm{V}_{\text {S- }}$ | Negative Power Supply Voltage. |
| 7 | $\overline{P D}$ | Power Down. |
| 8 | +IN | Noninverting Input. |



Figure 5. Basic Test Circuit


Figure 6. Capacitive Load Test Circuit, G=1

## AD8137

## TYPICAL PERFORMANCE CHARACTERISTICS

Unless otherwise noted, Diff. Gain $=1, \mathrm{R}_{\mathrm{G}}=\mathrm{R}_{\mathrm{F}}=\mathrm{R}_{\mathrm{L}, \mathrm{dm}}=1 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{OCM}}=2.5 \mathrm{~V}$. Refer to the basic test circuit in Figure 5 for the definition of terms.


Figure 7. Small Signal Frequency Response for Various Gains


Figure 8. Small Signal Frequency Response for Various Power Supplies


Figure 9. Small Signal Frequency Response at Various Temperatures


Figure 10. Large Signal Frequency Response for Various Gains


Figure 11. Large Signal Frequency Response for Various Power Supplies


Figure 12. Large Signal Frequency Response at Various Temperatures


Figure 13. Small Signal Frequency Response for Various Loads


Figure 14. Small Signal Frequency Response for Various $C_{F}$


Figure 15. Small Signal Frequency Response at Various Vocm


Figure 16. Large Signal Frequency Response for Various Loads


Figure 17. Large Signal Frequency Response for Various $C_{F}$


Figure 18. Frequency Response for Various Output Amplitudes

## AD8137



Figure 19. Small Signal Frequency Response for Various $R_{F}$


Figure 20. Second Harmonic Distortion vs. Frequency and Supply Voltage


Figure 21. Harmonic Distortion vs. Output Amplitude and Supply, $F_{C}=500 \mathrm{kHz}$


Figure 22. Large Signal Frequency Response for Various $R_{F}$


Figure 23. Third Harmonic Distortion vs. Frequency and Supply Voltage


Figure 24. Harmonic Distortion vs. Output Amplitude and Supply, $F_{C}=2 \mathrm{MHz}$


Figure 25. Second Harmonic Distortion at Various Loads


Figure 26. Second Harmonic Distortion at Various Gains


Figure 27. Second Harmonic Distortion at Various $R_{F}$


Figure 28. Third Harmonic Distortion at Various Loads


Figure 29. Third Harmonic Distortion at Various Gains


Figure 30. Third Harmonic Distortion at Various $R_{F}$


Figure 31. Harmonic Distortion vs. Vocm, $V_{s}=+5 \mathrm{~V}$


Figure 32. Input Voltage Noise vs. Frequency


Figure 33. CMRR vs. Frequency


Figure 34. Harmonic Distortion vs. Vосм, $V_{S}=+3 \mathrm{~V}$


Figure 35. Vocm Voltage Noise vs. Frequency


Figure 36. Vосм CMRR vs. Frequency


Figure 37. Overdrive Recovery


Figure 38. Small Signal Transient Response for Various Feedback Capacitances


Figure 39. Small Signal Transient Response for Various Capacitive Loads


Figure 40. Settling Time (0.02\%)


Figure 41. Large Signal Transient Response for Various Feedback Capacitances


Figure 42. Large Signal Transient Response for Various Capacitive Loads

## AD8137



Figure 43. PSRR vs. Frequency


Figure 44. Vосм Small Signal Frequency Response for Various Supply Voltages


Figure 45. Output Saturation Voltage vs. Output Load


Figure 46. Single-Ended Output Impedance vs. Frequency


Figure 47. Vocm Large Signal Transient Response


Figure 48. Output Saturation Voltage vs. Temperature


Figure 49. Offset Voltage vs. Temperature


Figure 50. Input Bias Current vs. Input Common-Mode Voltage, VACM


Figure 51. Input Bias and Offset Current vs. Temperature


Figure 52. Supply Current vs. Temperature


Figure 53. VoCm Bias Current vs. Vocm Input Voltage


Figure 54. Vocm Bias Current vs. Temperature


Figure 55. Vo,cm vs. Vocm Input Voltage


Figure 56. $\overline{P D}$ Current vs. $\overline{P D}$ Voltage


Figure 57. Supply Current vs. $\overline{P D}$ Voltage


Figure 58. Power-Down Transient Response


Figure 59. Power-Down Turn-On Time


Figure 60. Power-Down Turn-Off Time

## THEORY OF OPERATION

The AD8137 is a low power, low cost, fully differential voltage feedback amplifier that features a rail-to-rail output stage, common-mode circuitry with an internally derived commonmode reference voltage, and bias shutdown circuitry. The amplifier uses two feedback loops to separately control differential and common-mode feedback. The differential gain is set with external resistors as in a traditional amplifier while the output common-mode voltage is set by an internal feedback loop, controlled by an external Vосм input. This architecture makes it easy to arbitrarily set the output common-mode voltage level without affecting the differential gain of the amplifier.


Figure 61. Block Diagram
From Figure 61, the input transconductance stage is an H -bridge whose output current is mirrored to high impedance nodes CP and CN. The output section is traditional H-bridge driven circuitry with common emitter devices driving nodes +OUT and -OUT. The 3 dB point of the amplifier is defined as

$$
B W=\frac{g_{m}}{2 \pi \times C_{C}}
$$

where $g_{m}$ is the transconductance of the input stage and $C_{C}$ is the total capacitance on node CP/CN (capacitances CP and CN are well matched). For the AD8137, the input stage $g_{m}$ is $\sim 1 \mathrm{~mA} / \mathrm{V}$ and the capacitance $\mathrm{C}_{\mathrm{c}}$ is 3.5 pF , setting the crossover frequency of the amplifier at 41 MHz . This frequency generally establishes an amplifier's unity gain bandwidth, but with the AD8137, the closed-loop bandwidth depends upon the feedback resistor value as well (see Figure 19). The open-loop gain and phase simulations are shown in Figure 62.


Figure 62. Open-Loop Gain and Phase
In Figure 61, the common-mode feedback amplifier $\mathrm{A}_{\mathrm{CM}}$ samples the output common-mode voltage, and by negative feedback forces the output common-mode voltage to be equal to the voltage applied to the Vосм input. In other words, the feedback loop servos the output common-mode voltage to the voltage applied to the $V_{\text {осм }}$ input. An internal bias generator sets the V осм level to approximately midsupply, therefore, the output common-mode voltage will be set to approximately midsupply when the $V_{\text {осм }}$ input is left floating. The source resistance of the internal bias generator is large and can be overridden easily by an external voltage supplied by a source with a relatively small output resistance. The Vосм input can be driven to within approximately 1 V of the supply rails while maintaining linear operation in the common-mode feedback loop.

The common-mode feedback loop inside the AD8137 produces outputs that are highly balanced over a wide frequency range without the requirement of tightly matched external components because it forces the signal component of the output common-mode voltage to be zeroed. The result is nearly perfectly balanced differential outputs of identical amplitude and exactly $180^{\circ}$ apart in phase.

## APPLICATIONS

## ANALYZING A TYPICAL APPLICATION WITH MATCHED $R_{F}$ AND $R_{G}$ NETWORKS

## Typical Connection and Definition of Terms

Figure 63 shows a typical connection for the AD8137, using matched external $\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{G}}$ networks. The differential input terminals of the $\mathrm{AD} 8137, \mathrm{~V}_{\mathrm{AP}}$ and $\mathrm{V}_{\mathrm{AN}}$, are used as summing junctions. An external reference voltage applied to the Vocm terminal sets the output common-mode voltage. The two output terminals, $V_{\text {OP }}$ and $V_{\text {ON }}$, move in opposite directions in a balanced fashion in response to an input signal.


Figure 63. Typical Connection
The differential output voltage is defined as

$$
\begin{equation*}
V_{O, d m}=V_{O P}-V_{O N} \tag{1}
\end{equation*}
$$

Common-mode voltage is the average of two voltages. The output common-mode voltage is defined as

$$
\begin{equation*}
V_{O, c m}=\frac{V_{O P}+V_{O N}}{2} \tag{2}
\end{equation*}
$$

## Output Balance

Output balance is a measure of how well $V_{\text {OP }}$ and $V_{\text {ON }}$ are matched in amplitude and how precisely they are 180 degrees out of phase with each other. It is the internal common-mode feedback loop that forces the signal component of the output common-mode towards zero, resulting in the near perfectly balanced differential outputs of identical amplitude and exactly 180 degrees out of phase. The output balance performance does not require tightly matched external components, nor does it require that the feedback factors of each loop be equal to each other. Low frequency output balance is limited ultimately by the mismatch of an on-chip voltage divider.

Output balance is measured by placing a well matched resistor divider across the differential voltage outputs and comparing the signal at the divider's midpoint with the magnitude of the differential output. By this definition, output balance is equal to the magnitude of the change in output common-mode voltage divided by the magnitude of the change in output differentialmode voltage:

$$
\begin{equation*}
\text { Output Balance }=\left|\frac{\Delta V_{O, c m}}{\Delta V_{O, d m}}\right| \tag{3}
\end{equation*}
$$

The differential negative feedback drives the voltages at the summing junctions $V_{A N}$ and $V_{A P}$ to be essentially equal to each other.

$$
\begin{equation*}
V_{A N}=V_{A P} \tag{4}
\end{equation*}
$$

The common-mode feedback loop drives the output commonmode voltage, sampled at the midpoint of the two internal common-mode tap resistors in Figure 61, to equal the voltage set at the Vocm terminal. This ensures that

$$
\begin{equation*}
V_{O P}=V_{O C M}+\frac{V_{O, d m}}{2} \tag{5}
\end{equation*}
$$

and

$$
\begin{equation*}
V_{O N}=V_{O C M}-\frac{V_{O, d m}}{2} \tag{6}
\end{equation*}
$$

## ESTIMATING NOISE, GAIN, AND BANDWITH WITH MATCHED FEEDBACK NETWORKS Estimating Output Noise Voltage and Bandwidth

The total output noise is the root-sum-squared total of several statistically independent sources. Since the sources are statistically independent, the contributions of each must be individually included in the root-sum-square calculation. Table 7 lists recommended resistor values and estimates of bandwidth and output differential voltage noise for various closed-loop gains. For most applications, $1 \%$ resistors are sufficient.

Table 7. Recommended Values of Gain-Setting Resistors, and Voltage Gain for Various Closed-Loop Gains

| Gain | $\mathbf{R G}_{\boldsymbol{G}}(\boldsymbol{\Omega})$ | $\mathbf{R F}_{\boldsymbol{F}}(\boldsymbol{\Omega})$ | $\mathbf{3} \mathbf{~ d B}$ <br> Bandwidth $(\mathbf{M H z})$ | Total Output <br> Noise $(\mathbf{n V} / \sqrt{ } \mathbf{H z})$ |
| :--- | :--- | :--- | :--- | :--- |
| 1 | 1 k | 1 k | 72 | 18.6 |
| 2 | 1 k | 2 k | 40 | 28.9 |
| 5 | 1 k | 5 k | 12 | 60.1 |
| 10 | 1 k | 10 k | 6 | 112.0 |

The differential output voltage noise contains contributions from the AD8137's input voltage noise and input current noise as well as those from the external feedback networks.

The contribution from the input voltage noise spectral density is computed as

$$
\begin{equation*}
V o \_n 1=v_{n}\left(1+\frac{R_{F}}{R_{G}}\right) \text {, or equivalently, } v_{n} / \beta \tag{7}
\end{equation*}
$$

where $v_{n}$ is defined as the input-referred differential voltage noise. This equation is the same as that of traditional op amps.

The contribution from the input current noise of each input is computed as

$$
\begin{equation*}
V o \_n 2=i_{n}\left(R_{F}\right) \tag{8}
\end{equation*}
$$

where $i_{n}$ is defined as the input noise current of one input. Each input needs to be treated separately since the two input currents are statistically independent processes.

The contribution from each $R_{G}$ is computed as

$$
\begin{equation*}
V o \_n 3=\sqrt{4 \mathrm{k}^{T R_{G}}}\left(\frac{R_{F}}{R_{G}}\right) \tag{9}
\end{equation*}
$$

This result can be intuitively viewed as the thermal noise of each $R_{G}$ multiplied by the magnitude of the differential gain.

The contribution from each $R_{F}$ is computed as

$$
\begin{equation*}
V o \_n 4=\sqrt{4 \mathrm{k} T R_{F}} \tag{10}
\end{equation*}
$$

## Voltage Gain

The behavior of the node voltages of the single-ended-todifferential output topology can be deduced from the signal definitions and Figure 63. Referring to Figure 63, ( $\left.C_{F}=0\right)$ and setting $V_{I N}=0$ one can write:

$$
\begin{align*}
& \frac{V_{I P}-V_{A P}}{R_{G}}=\frac{V_{A P}-V_{O N}}{R_{F}}  \tag{11}\\
& V_{A N}=V_{A P}=V_{O P}\left[\frac{R_{G}}{R_{F}+R_{G}}\right] \tag{12}
\end{align*}
$$

Solving the above two equations and setting $V_{I P}$ to $V_{i}$ gives the gain relationship for $V_{o, d m} / V_{i}$.

$$
\begin{equation*}
V_{O P}-V_{O N}=V_{O, d m}=\frac{R_{F}}{R_{G}} V_{i} \tag{13}
\end{equation*}
$$

An inverting configuration with the same gain magnitude can be implemented by simply applying the input signal to $\mathrm{V}_{\text {IN }}$ and setting $V_{\text {IP }}=0$. For a balanced differential input, the gain from $V_{I N, d m}$ to $V_{o, d m}$ is also equal to $R_{F} / R_{G}$, where $V_{I N, d m}=V_{I P}-V_{I N}$.

## Feedback Factor Notation

When working with differential drivers, it is convenient to introduce the feedback factor $\beta$, which is defined as

$$
\begin{equation*}
\beta \equiv \frac{R_{G}}{R_{F}+R_{G}} \tag{14}
\end{equation*}
$$

This notation is consistent with conventional feedback analysis and is very useful, particularly when the two feedback loops are not matched.

## Input Common-Mode Voltage

The linear range of the $\mathrm{V}_{\mathrm{AN}}$ and $\mathrm{V}_{\mathrm{AP}}$ terminals extends to within approximately 1 V of either supply rail. Since $\mathrm{V}_{\mathrm{AN}}$ and $\mathrm{V}_{\mathrm{AP}}$ are essentially equal to each other, they are both equal to the amplifier's input common-mode voltage. Their range is indicated in the specifications tables as input common-mode range. The voltage at $V_{A N}$ and $V_{A P}$ for the connection diagram in Figure 63 can be expressed as

$$
\begin{align*}
& V_{A N}=V_{A P}=V_{A C M}= \\
& \left(\frac{R_{F}}{R_{F}+R_{G}} \times \frac{\left(V_{I P}+V_{I N}\right)}{2}\right)+\left(\frac{R_{G}}{R_{F}+R_{G}} \times V_{O C M}\right) \tag{15}
\end{align*}
$$

where $V_{A C M}$ is the common-mode voltage present at the amplifier input terminals.

Using the $\beta$ notation, Equation (15) can be written as

$$
\begin{equation*}
V_{A C M}=\beta V_{O C M}+(1-\beta) V_{I C M} \tag{16}
\end{equation*}
$$

or equivalently,

$$
\begin{equation*}
V_{A C M}=V_{I C M}+\beta\left(V_{O C M}-V_{I C M}\right) \tag{17}
\end{equation*}
$$

where $V_{I C M}$ is the common-mode voltage of the input signal, i.e., $V_{I C M} \equiv \frac{V_{I P}+V_{I N}}{2}$.

For proper operation, the voltages at $V_{A N}$ and $V_{A P}$ must stay within their respective linear ranges.

## Calculating Input Impedance

The input impedance of the circuit in Figure 63 will depend on whether the amplifier is being driven by a single-ended or a differential signal source. For balanced differential input signals, the differential input impedance ( $R_{I N, d m}$ ) is simply

$$
\begin{equation*}
R_{I N, d m}=2 R_{G} \tag{18}
\end{equation*}
$$

For a single-ended signal (for example, when $V_{\text {IN }}$ is grounded, and the input signal drives $\mathrm{V}_{\text {IP }}$ ), the input impedance becomes

$$
\begin{equation*}
R_{I N}=\frac{R_{G}}{1-\frac{R_{F}}{2\left(R_{G}+R_{F}\right)}} \tag{19}
\end{equation*}
$$

## AD8137



Figure 64. AD8137 Driving AD7450A, 12-Bit A/D Converter

The input impedance of a conventional inverting op amp configuration is simply $\mathrm{R}_{\mathrm{G}}$, but it is higher in Equation 19 because a fraction of the differential output voltage appears at the summing junctions, $\mathrm{V}_{\mathrm{AN}}$ and $\mathrm{V}_{\mathrm{AP}}$. This voltage partially bootstraps the voltage across the input resistor $\mathrm{R}_{\mathrm{G}}$, leading to the increased input resistance.

## Input Common-Mode Swing Considerations

In some single-ended-to-differential applications when using a single-supply voltage, attention must be paid to the swing of the input common-mode voltage, $\mathrm{V}_{\mathrm{ACM}}$.

Consider the case in Figure 64, where $\mathrm{V}_{\text {IN }}$ is 5 V p-p swinging about a baseline at ground and $V_{\text {REFB }}$ is connected to ground. The input signal to the AD8137 is originating from a source with a very low output resistance.

The circuit has a differential gain of 1.0 and $\beta=0.5 . \mathrm{V}_{\text {ICM }}$ has an amplitude of 2.5 V p-p and is swinging about ground. Using the results in Equation 16, the common-mode voltage at the AD8137's inputs, $V_{A C M}$, is a 1.25 V p-p signal swinging about a baseline of 1.25 V . The maximum negative excursion of $V_{A C M}$ in this case is 0.63 V , which exceeds the lower input common-mode voltage limit.

One way to avoid the input common-mode swing limitation is to bias $V_{\text {IN }}$ and $V_{\text {ReF }}$ at midsupply. In this case, $V_{\text {IN }}$ is 5 V p-p swinging about a baseline at 2.5 V , and $\mathrm{V}_{\text {REF }}$ is connected to a low-Z 2.5 V source. VICM now has an amplitude of 2.5 V p-p and is swinging about 2.5 V . Using the results in Equation 17, $\mathrm{V}_{\mathrm{ACM}}$ is calculated to be equal to $V_{I C M}$ because $V_{\text {OCM }}=V_{\text {ICM }}$. Therefore, $V_{I C M}$ swings from 1.25 V to 3.75 V , which is well within the input common-mode voltage limits of the AD8137. Another benefit seen by this example is that since $V_{\text {OCM }}=\mathrm{V}_{\mathrm{ACM}}=\mathrm{V}_{\mathrm{ICM}}$, no wasted common-mode current flows. Figure 65 illustrates a way to provide the low-Z bias voltage. For situations that do not require a precise reference, a simple voltage divider will suffice to develop the input voltage to the buffer.


Figure 65. Low-Z Bias Source
Another way to avoid the input common-mode swing limitation is to use dual power supplies on the AD8137. In this case, the biasing circuitry is not required.

## Bandwidth Versus Closed-Loop Gain

The AD8137's 3 dB bandwidth will decrease proportionally to increasing closed-loop gain in the same way as a traditional voltage feedback operational amplifier. For closed-loop gains greater than 4 , the bandwidth obtained for a specific gain can be estimated as

$$
\begin{equation*}
f_{-3 d B}, V_{O, d m}=\frac{R_{G}}{R_{G}+R_{F}} \times(72 \mathrm{MHz}) \tag{20}
\end{equation*}
$$

or equivalently, $\beta(72 \mathrm{MHz}$ ).
This estimate assumes a minimum 90 degree phase margin for the amplifier loop, a condition approached for gains greater than 4 . Lower gains will show more bandwidth than predicted by the equation due to the peaking produced by the lower phase margin.

## Estimating DC Errors

Primary differential output offset errors in the AD8137 are due to three major components: the input offset voltage, the offset between the $V_{\mathrm{AN}}$ and $\mathrm{V}_{\mathrm{AP}}$ input currents interacting with the feedback network resistances, and the offset produced by the dc voltage difference between the input and output common-mode voltages in conjunction with matching errors in the feedback network.

The first output error component is calculated as

$$
\begin{equation*}
\text { Vo_e } 1=V_{I O}\left(\frac{R_{F}+R_{G}}{R_{G}}\right) \text {, or equivalently as } \mathrm{V}_{\mathrm{IO}} / \beta \tag{21}
\end{equation*}
$$

where $V_{I O}$ is the input offset voltage.
The second error is calculated as

$$
\begin{equation*}
V o \_e 2=I_{I O}\left(\frac{R_{F}+R_{G}}{R_{G}}\right)\left(\frac{R_{G} R_{F}}{R_{F}+R_{G}}\right)=I_{I O}\left(R_{F}\right) \tag{22}
\end{equation*}
$$

where $I_{I O}$ is defined as the offset between the two input bias currents.

The third error voltage is calculated as

$$
\begin{equation*}
\text { Vo_e } 3=\Delta e n r \times\left(V_{I C M}-V_{\text {OCM }}\right) \tag{23}
\end{equation*}
$$

where $\Delta e n r$ is the fractional mismatch between the two feedback resistors.

The total differential offset error is the sum of these three error sources.

## Additional Impact of Mismatches in the Feedback Networks

The internal common-mode feedback network will still force the output voltages to remain balanced, even when the $\mathrm{R}_{\mathrm{F}} / \mathrm{R}_{\mathrm{G}}$ feedback networks are mismatched. The mismatch will, however, cause a gain error proportional to the feedback network mismatch.

Ratio-matching errors in the external resistors will degrade the ability to reject common-mode signals at the $\mathrm{V}_{\mathrm{AN}}$ and $\mathrm{V}_{\text {IN }}$ input terminals, much the same as with a four-resistor difference amplifier made from a conventional op amp. Ratio-matching errors will also produce a differential output component that is equal to the $V_{\text {осм }}$ input voltage times the difference between the feedback factors ( $\beta \mathrm{s}$ ). In most applications using $1 \%$ resistors, this component amounts to a differential dc offset at the output that is small enough to be ignored.

## Driving a Capacitive Load

A purely capacitive load will react with the bondwire and pin inductance of the AD8137, resulting in high frequency ringing in the transient response and loss of phase margin. One way to minimize this effect is to place a small resistor in series with each output to buffer the load capacitance. The resistor and load capacitance will form a first-order, low-pass filter, so the resistor value should be as small as possible. In some cases, the ADCs require small series resistors to be added on their inputs.

Figure 39 and Figure 42 illustrate transient response versus capacitive load, and were generated using series resistors in each output and a differential capacitive load.

## Layout Considerations

Standard high speed PCB layout practices should be adhered to when designing with the AD8137. A solid ground plane is recommended and good wideband power supply decoupling networks should be placed as close as possible to the supply pins.

To minimize stray capacitance at the summing nodes, the copper in all layers under all traces and pads that connect to the summing nodes should be removed. Small amounts of stray summing-node capacitance will cause peaking in the frequency response, and large amounts can cause instability. If some stray summing-node capacitance is unavoidable, its effects can be compensated for by placing small capacitors across the feedback resistors.

## Terminating a Single-Ended Input

Controlled impedance interconnections are used in most high speed signal applications, and they require at least one line termination. In analog applications, a matched resistive termination is generally placed at the load end of the line. This section deals with how to properly terminate a single-ended input to the AD8137.

The input resistance presented by the AD8137 input circuitry is seen in parallel with the termination resistor, and its loading effect must be taken into account. The Thevenin equivalent circuit of the driver, its source resistance, and the termination resistance must all be included in the calculation as well. An exact solution to the problem requires solution of several simultaneous algebraic equations and is beyond the scope of this data sheet. An iterative solution is also possible and is simpler, especially considering the fact that standard resistor values are generally used.

Figure 66 shows the AD8137 in a unity-gain configuration, and with the following discussion, provides a good example of how to provide a proper termination in a $50 \Omega$ environment.


Figure 66. AD8137 with Terminated Input
The $52.3 \Omega$ termination resistor, $\mathrm{R}_{\mathrm{T}}$, in parallel with the $1 \mathrm{k} \Omega$ input resistance of the AD8137 circuit, yields an overall input resistance of $50 \Omega$ that is seen by the signal source. In order to have matched feedback loops, each loop must have the same $\mathrm{R}_{\mathrm{G}}$ if they have the same $\mathrm{R}_{\mathrm{F}}$. In the input (upper) loop, $\mathrm{R}_{\mathrm{G}}$ is equal to the $1 \mathrm{k} \Omega$ resistor in series with the ( + ) input plus the parallel combination of $\mathrm{R}_{\mathrm{T}}$ and the source resistance of $50 \Omega$. In the upper loop, $\mathrm{R}_{\mathrm{G}}$ is therefore equal to $1.03 \mathrm{k} \Omega$. The closest standard value is $1.02 \mathrm{k} \Omega$ and is used for $\mathrm{R}_{\mathrm{G}}$ in the lower loop.

Things get more complicated when it comes to determining the feedback resistor values. The amplitude of the signal source generator $\mathrm{V}_{\text {IN }}$ is two times the amplitude of its output signal when terminated in $50 \Omega$. Therefore, a 2 V p-p terminated amplitude is produced by a 4 V p-p amplitude from $\mathrm{V}_{\mathrm{s}}$. The Thevenin equivalent circuit of the signal source and $R_{T}$ must be used when calculating the closed-loop gain because $\mathrm{R}_{\mathrm{G}}$ in the upper loop is split between the $1 \mathrm{k} \Omega$ resistor and the Thevenin resistance looking back toward the source. The Thevenin voltage of the signal source is greater than the signal source output voltage when terminated in $50 \Omega$ because $\mathrm{R}_{\mathrm{T}}$ must always be greater than $50 \Omega$. In this case, $\mathrm{R}_{T}$ is $52.3 \Omega$ and the Thevenin voltage and resistance are 2.04 V p-p and $25.6 \Omega$, respectively. Now the upper input branch can be viewed as a 2.04 V p-p source in series with $1.03 \mathrm{k} \Omega$. Since this is to be a unity-gain application, a 2 V p-p differential output is required, and $\mathrm{R}_{\mathrm{F}}$ must therefore be $1.03 \mathrm{k} \Omega \times(2 / 2.04)=1.01 \mathrm{k} \Omega \approx 1 \mathrm{k} \Omega$. This example shows that when $\mathrm{R}_{\mathrm{F}}$ and $\mathrm{R}_{\mathrm{G}}$ are large compared to $\mathrm{R}_{\mathrm{T}}$,
the gain reduction produced by the increase in $\mathrm{R}_{\mathrm{G}}$ is essentially cancelled by the increase in the Thevenin voltage caused by $\mathrm{R}_{\mathrm{T}}$ being greater than the output resistance of the signal source. In general, as $R_{F}$ and $R_{G}$ become smaller in terminated applications, $\mathrm{R}_{\mathrm{F}}$ needs to be increased to compensate for the increase in $\mathrm{R}_{\mathrm{G}}$.

When generating the typical performance characteristics data, the measurements were calibrated to take the effects of the terminations on closed-loop gain into account.

## Power Down

The AD8137 features a $\overline{\mathrm{PD}}$ pin that can be used to minimize the quiescent current consumed when the device is not being used. $\overline{\mathrm{PD}}$ is asserted by applying a low logic level to Pin 7. The threshold between high and low logic levels is nominally 1.1 V above the negative supply rail. See the Specification tables for the threshold limits.

## DRIVING AN ADC WITH GREATER THAN 12-BIT PERFORMANCE

Since the AD8137 is suitable for 12-bit systems, it is desirable to measure the performance of the amplifier in a system with greater than 12-bit linearity. In particular, the effective number of bits, ENOB, is most interesting. The AD7687, 16-bit, 250 KSPS ADC's performance makes it an ideal candidate for showcasing the 12-bit performance of the AD8137.

For this application, the AD8137 is set in a gain of 2 and driven single-ended through a 20 kHz band-pass filter, while the output is taken differentially to the input of the AD7687 (see Figure 67). This circuit has mismatched $\mathrm{R}_{\mathrm{G}}$ impedances and, therefore, has a dc offset at the differential output. It is included as a test circuit to illustrate the performance of the AD8137. Actual application circuits should have matched feedback networks.

For an AD7687 input range up to -1.82 dBFS , the AD8137 power supply is a single 5 V applied to $\mathrm{V}_{\mathrm{S}_{+}}$with $\mathrm{V}_{\mathrm{s}-}$ tied to ground. To increase the AD7687 input range to -0.45 dBFS , the AD8137 supplies are increased to +6 V and -1 V . In both cases, the V осм pin is biased with 2.5 V and the $\overline{\mathrm{PD}}$ pin is left floating. All voltage supplies are decoupled with $0.1 \mu \mathrm{~F}$ capacitors. Figure 68 and Figure 69 show the performance of the -1.82 dBFS setup and the -0.45 dBFS setup, respectively.


Figure 67. AD8137 Driving AD7687, 16-Bit 250 KSPS ADC


Figure 68. AD8137 Performance on Single 5 V Supply, -1.82 dBFS


Figure 69. AD8137 Performance on +6 V, -1 V Supplies, -0.45 dBFS

## AD8137

## OUTLINE DIMENSIONS

 (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

Figure 70. 8-Lead Standard Small Outline Package [SOIC] Narrow Body (R-8)—Dimensions shown in millimeters (inches)


Figure 71. 8-Lead Lead Frame Chip Scale Package [LFCSP]
$3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body (CP-8-2)—Dimensions shown in millimeters

## ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option | Branding |
| :---: | :---: | :---: | :---: | :---: |
| AD8137YR | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package (SOIC) | R-8 |  |
| AD8137YR-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package (SOIC) | R-8 |  |
| AD8137YR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package (SOIC) | R-8 |  |
| AD8137YRZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package (SOIC) | R-8 |  |
| AD8137YRZ-REEL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package (SOIC) | R-8 |  |
| AD8137YRZ-REEL7 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Standard Small Outline Package (SOIC) | R-8 |  |
| AD8137YCP-R2 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Lead Frame Chip Scale Package (LFCSP) | CP-8-2 | HFB |
| AD8137YCP-REEL | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Lead Frame Chip Scale Package (LFCSP) | CP-8-2 | HFB |
| AD8137YCP-REEL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Lead Frame Chip Scale Package (LFCSP) | CP-8-2 | HFB |
| AD8137YCPZ-R2 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Lead Frame Chip Scale Package (LFCSP) | CP-8-2 | HGB |
| AD8137YCPZ-REEL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Lead Frame Chip Scale Package (LFCSP) | CP-8-2 | HGB |
| AD8137YCPZ-REEL71 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | 8-Lead Lead Frame Chip Scale Package (LFCSP) | CP-8-2 | HGB |

${ }^{1} \mathrm{Z}=\mathrm{Pb}$-free part.


[^0]:    One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.326.8703 © 2004 Analog Devices, Inc. All rights reserved.

