SBOS373-JUNE 2007 # Dual, Low-Power, Wideband, Voltage-Feedback OPERATIONAL AMPLIFIER with Disable #### **FEATURES** - FLEXIBLE SUPPLY RANGE: +2.6V to +12V Single Supply ±1.3V to ±6V Dual Supplies - UNITY-GAIN STABLE - WIDEBAND ±5V OPERATION: 60MHz (G = +2V/V) - OUTPUT VOLTAGE SWING: ±4V - HIGH SLEW RATE: 250V/µs - LOW QUIESCENT CURRENT: 460μA/ch - LOW DISABLE CURRENT: 18µA/ch #### **APPLICATIONS** - VIDEO LINE DRIVING - xDSL LINE RECEIVERS - HIGH-SPEED IMAGING CHANNELS - ADC BUFFERS - PORTABLE INSTRUMENTS - TRANSIMPEDANCE AMPLIFIERS - ACTIVE FILTERS Low Power, DC-Coupled, Single-to-Differential Driver for ≤100kHz Inputs #### DESCRIPTION The OPA2889 represents a major step forward in unity-gain stable, voltage-feedback op amps. A new internal architecture provides slew rate and full-power bandwidth previously found only in wideband, current-feedback op amps. These capabilities give exceptional full-power bandwidth. Using a dual ±5V supply, the OPA2889 can deliver a ±4V output swing with over 40mA drive current and 60MHz bandwidth. This combination of features makes the OPA2889 an ideal RGB line driver or single-supply analog-to-digital converter (ADC) input driver or low power twisted pair line receiver. The low $460\mu\text{A/ch}$ supply current of the OPA2889 is precisely trimmed at $+25^{\circ}\text{C}$ . System power may be reduced further using the optional disable control pin. Leaving this disable pin open, or holding it HIGH, operates the OPA2889 normally. If pulled LOW, the OPA2889 supply current drops to less than $20\mu\text{A/ch}$ while the output goes into a high-impedance state. # RELATED OPERATIONAL AMPLIFIER PRODUCTS | | SINGLES | DUALS | TRIPLES | |----------------------------------------------------|---------|---------|---------| | Low-Power Voltage-Feedback with Disable | OPA890 | OPA2890 | | | Voltage-Feedback Amplifier with Disable (1800V/µs) | OPA690 | OPA2690 | OPA3690 | | Current-Feedback Amplifier with Disable (2100V/µs) | OPA691 | OPA2691 | OPA3691 | | Fixed Gain | OPA692 | | OPA3692 | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### ORDERING INFORMATION(1) | PRODUCT | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY | |---------|--------------|-----------------------|-----------------------------------|--------------------|--------------------|------------------------------| | OPA2889 | SO-8 | D | –40°C to +85°C | OP2889 | OPA2889ID | Rail, 75 | | OFA2669 | 30-6 | Ь | -40 C to +65 C | OP2009 | OPA2889IDR | Tape and Reel, 2500 | | OPA2889 | MSOP-10 | DGS | 40°C to 195°C | DZV | OPA2889IDGST | Tape and Reel, 250 | | UPA2009 | MSOP-10 | DGS | –40°C to +85°C | BZY | OPA2889IDGSR | Tape and Reel, 2500 | <sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. #### **ABSOLUTE MAXIMUM RATINGS** Over operating free-air temperature range (unless otherwise noted). | | OPA2889 | UNIT | |----------------------------------------------------------------------|-----------------|---------------| | Power supply | ±6.5 | V | | Internal power dissipation | See Thermal Ch | aracteristics | | Input voltage range | ±V <sub>S</sub> | V | | Storage temperature range | -40 to +125 | °C | | Lead temperature (soldering, 10s) | +260 | °C | | Maximum junction temperature (T <sub>J</sub> ) | +150 | °C | | Maximum junction temperature (T <sub>J</sub> ), continuous operation | +140 | С | | ESD Rating: | | | | Human body model (HBM) | 2000 | V | | Charge device model (CDM) | 1000 | V | | Machine model (MM) | 150 | V | #### **PIN ASSIGNMENTS** ## **ELECTRICAL CHARACTERISTICS:** V<sub>S</sub> = 5V | | | | OPA2889II | | | | | | | |-----------------------------------------------|-----------------------------------------------------|------------|----------------------|--------------------------------|----------------------------------|--------------------|-------------|------------------------------|--| | | | TYP | | N/MAX OV<br>MPERATU | | | | | | | PARAMETER | CONDITIONS | +25°C | +25°C <sup>(2)</sup> | 0°C to<br>+70°C <sup>(3)</sup> | -40°C to<br>+85°C <sup>(3)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> | | | AC PERFORMANCE | | | | | | | | | | | Small-Signal Bandwidth | $G=+1V/V,\ V_O=100mV_{PP},\ R_F=0\Omega$ | 115 | | | | MHz | typ | С | | | | $G = +2V/V$ , $V_O = 100mV_{PP}$ | 60 | 40 | 36 | 32 | MHz | min | В | | | | $G = +10V/V, V_O = 100mV_{PP}$ | 8 | 6 | 5 | 4.5 | MHz | min | В | | | Gain Bandwidth Product | G > +20V/V | 75 | 60 | 50 | 45 | MHz | min | В | | | Bandwidth for 0.1dB Flatness | $G = +2V/V$ , $V_O = 100 \text{mV}_{PP}$ | 14 | | | | MHz | typ | С | | | Peaking at a Gain of +1V/V | $V_O$ < $100 mV_{PP}$ , $R_F$ =0 $\Omega$ | 1 | | | | dB | typ | С | | | Large-Signal Bandwidth | $G = +2V/V$ , $V_O = 2V_{PP}$ | 70 | | | | MHz | typ | С | | | Slew Rate | $G = +2V/V$ , $V_O = 2V$ Step | 250 | 175 | 160 | 150 | V/µs | min | В | | | Rise-and-Fall Time | 0.2V Step | 6 | | | | ns | typ | С | | | Settling Time to 0.02% | $G = +1V/V, V_O = 2V Step$ | 36 | | | | ns | typ | С | | | Settling Time to 0.1% | | 25 | | | | ns | typ | С | | | Harmonic Distortion | $G = +2V/V$ , $f = 1MHz$ , $V_O = 2V_{PP}$ | | | | | | | | | | 2nd-Harmonic | $R_L = 200\Omega$ | -75 | -65 | -62 | -60 | dBc | max | В | | | | $R_L \geq 500\Omega$ | -80 | -73 | -68 | -65 | dBc | max | В | | | 3rd-Harmonic | $R_L = 200\Omega$ | -80 | -74 | -70 | -68 | dBc | max | В | | | | $R_L \geq 500\Omega$ | -82 | -80 | -75 | -72 | dBc | max | В | | | Input Voltage Noise | f > 100kHz | 8.4 | 10 | 11.5 | 12 | nV/√ <del>Hz</del> | max | В | | | Input Current Noise | f > 100kHz | 0.7 | 1 | 1.2 | 1.4 | pA/√ <del>Hz</del> | max | В | | | Differential Gain | $G = +2V/V, V_O = 1.4V_{PP}, R_L = 150\Omega$ | 0.06 | | | | % | typ | С | | | Differential Phase | $G = +2V/V$ , $V_O = 1.4V_{PP}$ , $R_L = 150\Omega$ | 0.04 | | | | 0 | typ | С | | | Channel-to-Channel Crosstalk | f = 5MHz, Input-referred | -85 | | | | dB | typ | С | | | DC PERFORMANCE <sup>(4)</sup> | | | | | | | | | | | Open-Loop Voltage Gain (A <sub>OL</sub> ) | $V_O = 0V$ , $R_L = 100\Omega$ | 66 | 60 | 58 | 57 | dB | min | Α | | | Input Offset Voltage | $V_{CM} = 0V$ | ±1.5 | 5 | 5.9 | 6.3 | mV | max | Α | | | Average Offset Voltage Drift | $V_{CM} = 0V$ | | | 20 | 20 | μV/°C | max | В | | | Input Bias Current | $V_{CM} = 0V$ | ±150 | ±750 | 840 | 880 | nA | max | Α | | | Average Input Bias Current Drift | $V_{CM} = 0V$ | | | 2 | 2 | nA/°C | max | В | | | Input Offset Current | V <sub>CM</sub> = 0V | ±50 | 200 | 225 | 235 | nA | max | Α | | | Average Input Offset Current<br>Drift | V <sub>CM</sub> = 0V | | | 0.5 | 0.5 | nA/°C | max | В | | | INPUT | | | | | | | | | | | Common-Mode Input Range (CMIR) <sup>(5)</sup> | | ±3.9 | ±3.8 | 3.7 | 3.6 | V | min | Α | | | Common-Mode Rejection Ratio (CMRR) | $V_{CM} = 0V$ , Input-referred | 70 | 60 | 59 | 58 | dB | min | А | | | Input Impedance | | | | | | | | | | | Differential | $V_{CM} = 0V$ | 3.5 0.5 | | | | MΩ pF | typ | С | | | Common-Mode | $V_{CM} = 0V$ | 170 0.8 | | | | MΩ pF | typ | С | | <sup>(1)</sup> Test levels: **(A)** 100% tested at +25°C. Over temperature limits set by characterization and simulation. **(B)** Limits set by characterization and simulation. **(C)** Typical value only for information. <sup>(2)</sup> Junction temperature = ambient for +25°C tested specifications. <sup>(3)</sup> Junction temperature = ambient at low temperature limit; junction temperature = ambient +4°C at high temperature limit for over temperature specifications. <sup>(4)</sup> Current is considered positive out-of-node. $V_{\text{CM}}$ is the input common-mode voltage. <sup>(5)</sup> Tested < 3dB below minimum specified CMRR at ±CMIR limits ## **ELECTRICAL CHARACTERISTICS:** V<sub>s</sub> = 5V (continued) | | | | OPA2889I | D, IDGS | | | | | |----------------------------------------------------|--------------------------------|------------|----------------------|--------------------------------|----------------------------------|-------|-------------|------------------------------| | | | TYP | | N/MAX OV | | | | | | PARAMETER | CONDITIONS | +25°C | +25°C <sup>(2)</sup> | 0°C to<br>+70°C <sup>(3)</sup> | -40°C to<br>+85°C <sup>(3)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> | | OUTPUT | | | | | | | | | | Output Voltage Swing | No load | ±4.0 | ±3.9 | 3.8 | 3.7 | V | min | Α | | | $R_L = 100\Omega$ | ±3.3 | ±3.0 | 2.95 | 2.85 | V | min | Α | | Output Current, Sourcing, Sinking | $V_O = 0V$ | ±40 | ±28 | 25 | 22 | mA | min | Α | | Peak Output Current | Output shorted to ground | ±60 | | | | mA | typ | С | | Closed-Loop Output Impedance | G = +2V/V, f = 100kHz | 0.04 | | | | Ω | typ | С | | DISABLE (MSOP-10 ONLY) | Disable LOW | | | | | | | | | Power-Down Supply Current (+V <sub>S</sub> ) | $V_{DIS} = 0$ , Both channels | 36 | 50 | 53 | 55 | μΑ | max | Α | | Disable Time | $V_{IN} = 1V_{DC}$ | 70 | | | | μs | typ | С | | Enable Time | $V_{IN} = 1V_{DC}$ | 200 | | | | ns | typ | С | | Off Isolation | G = +2V/V, $f = 5MHz$ | 70 | | | | dB | typ | С | | Output Capacitance in Disable | | 4 | | | | pF | typ | С | | Enable Voltage | | 3.3 | 3.4 | 3.5 | 3.55 | V | min | Α | | Disable Voltage | | 1.2 | 1.0 | 0.9 | 0.85 | V | max | Α | | Control Pin Input Bias Current (V <sub>DIS</sub> ) | $V_{DIS} = 0V$ , Each channel | 15 | 25 | 30 | 35 | μΑ | max | Α | | POWER SUPPLY | | | | | | | | | | Specified Operating Voltage | | ±5 | | | | V | typ | С | | Minimum Operating Voltage | | | 1.3 | | | V | typ | С | | Maximum Operating Voltage | | | ±6.0 | 6.0 | 6.0 | V | max | Α | | Maximum Quiescent Current | $V_S = \pm 5V$ , Both channels | 0.92 | 1 | 1.05 | 1.1 | mA | max | Α | | Minimum Quiescent Current | $V_S = \pm 5V$ , Both channels | 0.92 | 0.8 | 0.75 | 0.7 | mA | min | Α | | Power-Supply Rejection (+PSRR)<br>Ratio | $+V_S = 4.5V$ to 5.5V | 64 | 62 | 61 | 60 | dB | min | Α | | (-PSRR) | $-V_S = -4.5V$ to -5.5V | 74 | 72 | 71 | 70 | dB | min | Α | | THERMAL CHARACTERISTICS | | | | | | | | | | Specified Operating Range<br>D and DGS Packages | | -40 to +85 | | | | °C | typ | С | | Thermal Resistance, $\theta_{ m JA}$ | Junction-to-ambient | | | | | | | | | D SO-8 | | 100 | | | | °C/W | typ | С | | DGS MSOP-10 | | 135 | | | | °C/W | typ | | ## ELECTRICAL CHARACTERISTICS: $V_S = +5V$ | | | TYP | | N/MAX OV<br>MPERATU | | | | | |-------------------------------------------|-----------------------------------------------|------------|----------------------|--------------------------------|----------------------------------|--------------------|-------------|------------------------------| | PARAMETER | CONDITIONS | +25°C | +25°C <sup>(2)</sup> | 0°C to<br>+70°C <sup>(3)</sup> | -40°C to<br>+85°C <sup>(3)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> | | AC PERFORMANCE | | | | | | | | | | Small-Signal Bandwidth | $G=+1V/V,V_O=100mV_{PP},R_F=0\Omega$ | 100 | | | | MHz | typ | С | | | $G = +2V/V$ , $V_O = 100mV_{PP}$ | 50 | 30 | 26 | 22 | MHz | min | В | | | $G = +10V/V, V_O = 100mV_{PP}$ | 7 | 5.5 | 4.5 | 4 | MHz | min | В | | Gain Bandwidth Product | G > +20V/V | 70 | 55 | 45 | 40 | MHz | min | В | | Bandwidth for 0.1dB Flatness | $G = +2V/V$ , $V_O = 100 \text{mV}_{PP}$ | 14 | | | | MHz | typ | С | | Peaking at a Gain of +1V/V | $V_O$ < 100m $V_{PP}$ , $R_F$ =0 $\Omega$ | 1 | | | | dB | typ | С | | Large-Signal Bandwidth | $G = +2V/V$ , $V_O = 2V_{PP}$ | 60 | | | | MHz | typ | С | | Slew Rate | $G = +2V/V$ , $V_O = 2V$ Step | 200 | 125 | 110 | 100 | V/µs | min | В | | Rise-and-Fall Time | 0.2V Step | 6.5 | | | | ns | typ | С | | Settling Time to 0.02% | $G = +1V/V, V_O = 2V Step$ | 38 | | | | ns | typ | С | | Settling Time to 0.1% | | 27 | | | | ns | typ | С | | Harmonic Distortion | $G = +2V/V$ , $f = 1MHz$ , $V_O = 2V_{PP}$ | | | | | | | | | 2nd-Harmonic | $R_L = 200\Omega$ | -71 | -61 | -58 | -56 | dBc | max | В | | | $R_L \geq 500\Omega$ | -76 | -69 | -64 | -61 | dBc | max | В | | 3rd-Harmonic | $R_L = 200\Omega$ | -76 | -70 | -66 | -64 | dBc | max | В | | | $R_L \geq 500\Omega$ | -76 | -74 | -69 | -66 | dBc | max | В | | Input Voltage Noise | f > 100kHz | 8.5 | 10.5 | 12 | 12.5 | nV/√ <del>Hz</del> | max | В | | Input Current Noise | f > 100kHz | 0.7 | 1 | 1.1 | 1.2 | pA/√ <del>Hz</del> | max | В | | Differential Gain | $G = +2V/V, V_O = 1.4V_{PP}, R_L = 150\Omega$ | 0.06 | | | | % | typ | С | | Differential Phase | $G = +2V/V, V_O = 1.4V_{PP}, R_L = 150\Omega$ | 0.04 | | | | ٥ | typ | С | | Channel-to-Channel Crosstalk | f = 5MHz, Input-referred | -85 | | | | dB | typ | С | | DC PERFORMANCE <sup>(4)</sup> | - | | | | | | | | | Open-Loop Voltage Gain (A <sub>OL</sub> ) | $V_O = 0V$ , $R_L = 100\Omega$ | 64 | 58 | 56 | 55 | dB | min | Α | | Input Offset Voltage | $V_{CM} = 0V$ | ±1.5 | 5 | 5.9 | 6.3 | mV | max | Α | | Average Offset Voltage Drift | $V_{CM} = 0V$ | | | 20 | 20 | μV/°C | max | В | | Input Bias Current | V <sub>CM</sub> = 0V | ±150 | ±800 | 890 | 930 | nA | max | Α | | Average Input Bias Current Drift | $V_{CM} = 0V$ | | | 2 | 2 | nA/°C | max | В | | Input Offset Current | $V_{CM} = 0V$ | ±50 | 250 | 275 | 285 | nA | max | Α | | Average Input Offset Current<br>Drift | V <sub>CM</sub> = 0V | | | 0.5 | 0.5 | nA/°C | max | В | | INPUT | | | | | | | | | | Most Positive Input Voltage | | 4 | 3.9 | 3.8 | 3.75 | V | min | Α | | Least Positive Input Voltage | | 1 | 1.1 | 1.2 | 1.25 | V | max | Α | | Common-Mode Rejection Ratio (CMRR) | $V_{CM} = 0V$ , Input-referred | 68 | 58 | 57 | 56 | dB | min | Α | | Input Impedance | | | | | | | | | | Differential | V <sub>CM</sub> = 0V | 3.5 0.5 | | | | MΩ pF | typ | С | | Common-Mode | $V_{CM} = 0V$ | 170 0.8 | | | | MΩ pF | typ | С | <sup>(1)</sup> Test levels: **(A)** 100% tested at +25°C. Over temperature limits set by characterization and simulation. **(B)** Limits set by characterization and simulation. **(C)** Typical value only for information. <sup>(2)</sup> Junction temperature = ambient for +25°C tested specifications. <sup>(3)</sup> Junction temperature = ambient at low temperature limit; junction temperature = ambient +4°C at high temperature limit for over temperature specifications. <sup>(4)</sup> Current is considered positive out-of-node. $V_{\text{CM}}$ is the input common-mode voltage. ## ELECTRICAL CHARACTERISTICS: $V_s = +5V$ (continued) | | | | OPA2889ID, IDGS | | | | | | |----------------------------------------------------|-------------------------------------|------------|----------------------|--------------------------------|----------------------------------|-------|-------------|------------------------------| | | | TYP | | N/MAX OV<br>MPERATU | | | | | | PARAMETER | CONDITIONS | +25°C | +25°C <sup>(2)</sup> | 0°C to<br>+70°C <sup>(3)</sup> | -40°C to<br>+85°C <sup>(3)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> | | OUTPUT | | | | | | | | | | Most Positive Output Voltage | No load | 4 | 3.9 | 3.8 | 3.7 | V | min | Α | | | $R_L = 100\Omega$ | 3.85 | 3.7 | 3.6 | 3.55 | V | min | Α | | Least Positive Output Voltage | No Load | 1 | 1.1 | 1.2 | 1.3 | V | max | Α | | | $R_L = 100\Omega$ | 1.15 | 1.3 | 1.4 | 1.45 | V | max | Α | | Output Current, Sourcing, Sinking | $V_O = 0V$ | ±35 | ±24 | 21 | 18 | mA | min | Α | | Peak Output Current | Output shorted to ground | ±50 | | | | mA | typ | С | | Closed-Loop Output Impedance | G = +2V/V, $f = 100kHz$ | 0.04 | | | | Ω | typ | С | | DISABLE (MSOP-10 ONLY) | Disable LOW | | | | | | | | | Power-Down Supply Current (+V <sub>S</sub> ) | $V_{DIS} = 0$ , both channels | 36 | 50 | 53 | 55 | μΑ | max | Α | | Disable Time | $V_{IN} = 1V_{DC}$ | 70 | | | | μs | typ | С | | Enable Time | $V_{IN} = 1V_{DC}$ | 200 | | | | ns | typ | С | | Off Isolation | G = +2V/V, $f = 5MHz$ | 70 | | | | dB | typ | С | | Output Capacitance in Disable | | 4 | | | | pF | typ | С | | Enable Voltage | | 3.3 | 3.4 | 3.5 | 3.55 | V | min | Α | | Disable Voltage | | 1.2 | 1.0 | 0.9 | 0.85 | V | max | Α | | Control Pin Input Bias Current (V <sub>DIS</sub> ) | V <sub>DIS</sub> = 0V, Each channel | 15 | 25 | 30 | 35 | μΑ | max | Α | | POWER SUPPLY | | | | | | | | | | Specified Operating Voltage | | +5 | | | | V | typ | С | | Minimum Operating Voltage | | | +2.6 | | | V | typ | С | | Maximum Operating Voltage | | | +12 | +12 | +12 | V | max | Α | | Maximum Quiescent Current | $V_S = +5V$ , Both channels | 0.85 | 0.95 | 1.0 | 1.05 | mA | max | Α | | Minimum Quiescent Current | $V_S = +5V$ , Both channels | 0.85 | 0.75 | 0.7 | 0.65 | mA | min | Α | | Power-Supply Rejection (+PSRR)<br>Ratio | $+V_S = 4.5V$ to 5.5V | 60 | | | | dB | typ | С | | THERMAL CHARACTERISTICS | | | | | | | | | | Specified Operating Range<br>D and DGS Packages | | -40 to +85 | | | | °C | typ | С | | Thermal Resistance, $\theta_{JA}$ | Junction-to-ambient | | | | | | | | | D SO-8 | | 100 | | | | °C/W | typ | С | | DGS MSOP-10 | | 135 | | | | °C/W | typ | С | #### TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ At $T_A$ = +25°C, G = +2V/V, $R_F$ = 750 $\Omega$ , and $R_L$ = 100 $\Omega$ , unless otherwise noted. See Figure 50. Figure 1. Figure 2. Figure 3. Figure 4. Figure 5. Figure 6. Figure 7. Figure 9. 1MHz HARMONIC DISTORTION vs SUPPLY VOLTAGE Figure 8. #### HARMONIC DISTORTION vs OUTPUT VOLTAGE Figure 10. #### HARMONIC DISTORTION vs INVERTING GAIN Figure 12. #### LOW-FREQUENCY INVERTING HARMONIC DISTORTION Figure 13. Figure 15. # COMMON-MODE REJECTION RATIO AND POWER-SUPPLY REJECTION RATIO vs FREQUENCY Figure 17. #### TWO-TONE, 3RD-ORDER INTERMODULATION SPURIOUS Figure 14. #### FREQUENCY RESPONSE vs CAPACITIVE LOAD Figure 16. #### INPUT VOLTAGE AND CURRENT NOISE Figure 18. Figure 19. Figure 20. Figure 21. Figure 22. Figure 23. Figure 24. #### Figure 25. #### COMMON-MODE AND DIFFERENTIAL INPUT IMPEDANCE Figure 26. #### TYPICAL CHARACTERISTICS: $V_s = \pm 5V$ , Differential At $T_A = +25^{\circ}$ C, Differential Gain = +2V/V, and $R_L = 200\Omega$ , unless otherwise noted. See Figure 52 and Figure 53. #### **DIFFERENTIAL SMALL-SIGNAL FREQUENCY RESPONSE** Figure 27. #### **DIFFERENTIAL DISTORTION vs LOAD RESISTANCE** Figure 29. #### **DIFFERENTIAL DISTORTION vs OUTPUT VOLTAGE** Figure 31. #### **DIFFERENTIAL LARGE-SIGNAL FREQUENCY RESPONSE** Figure 28. #### **DIFFERENTIAL DISTORTION vs FREQUENCY** Figure 30. #### **DIFFERENTIAL DISTORTION vs FREQUENCY** Figure 32. #### TYPICAL CHARACTERISTICS: V<sub>S</sub> = +5V At $T_A = +25^{\circ}C$ , G = +2V/V, $R_F = 750\Omega$ , and $R_L = 100\Omega$ , unless otherwise noted. See Figure 51. # NONINVERTING SMALL-SIGNAL FREQUENCY RESPONSE Figure 33. #### NONINVERTING LARGE-SIGNAL FREQUENCY RESPONSE Figure 34. #### **SMALL-SIGNAL PULSE RESPONSE** Figure 35. #### LARGE-SIGNAL PULSE RESPONSE Figure 36. #### RECOMMENDED R<sub>S</sub> vs CAPACITIVE LOAD Figure 37. #### FREQUENCY RESPONSE vs CAPACITIVE LOAD Figure 38. ### TYPICAL CHARACTERISTICS: V<sub>s</sub> = +5V (continued) At $T_A = +25^{\circ}C$ , G = +2V/V, $R_F = 750\Omega$ , and $R_L = 100\Omega$ , unless otherwise noted. See Figure 51. Figure 39. Figure 41. Figure 43. Figure 40. #### HARMONIC DISTORTION vs OUTPUT VOLTAGE Figure 42. #### TWO-TONE, 3RD-ORDER INTERMODULATION SPURIOUS Figure 44. #### TYPICAL CHARACTERISTICS: $V_s = +5V$ , Differential At $T_A = +25$ °C, Differential Gain = +2V/V, and $R_L = 200\Omega$ , unless otherwise noted. See Figure 52. #### **DIFFERENTIAL SMALL-SIGNAL FREQUENCY RESPONSE** Figure 45. #### **DIFFERENTIAL LARGE-SIGNAL FREQUENCY RESPONSE** Figure 46. #### **DIFFERENTIAL DISTORTION vs LOAD RESISTANCE** Figure 47. #### **DIFFERENTIAL DISTORTION vs FREQUENCY** Figure 48. #### **DIFFERENTIAL DISTORTION vs OUTPUT VOLTAGE** Figure 49. #### APPLICATIONS INFORMATION # WIDEBAND VOLTAGE-FEEDBACK OPERATION The OPA2889 provides an exceptional combination of high output power capability in a dual, wideband, unity-gain stable, voltage-feedback op amp using a new high slew rate input stage. Typical differential input stages used for voltage-feedback op amps are designed to steer a fixed-bias current to the compensation capacitor, setting a limit to the achievable slew rate. The OPA2889 uses a new input stage that places the transconductance element between two input buffers, using the output currents as the forward signal. As the error voltage increases across the two inputs, an increasing current is delivered to the compensation capacitor. This configuration provides high slew rate (250V/µs) while consuming very low quiescent current (460µA/ch). This exceptional full-power performance comes at the price of a slightly higher input noise voltage than alternative architectures. The 8.4nV/√Hz input voltage noise for the OPA2889 is exceptionally low for this type of input stage. Figure 50 shows the dc-coupled, gain of +2V/V, dual power-supply circuit configuration used as the basis of the ±5V Electrical Characteristics and ±5V Typical Chararacteristics. This illustration is for one channel; the other channel is connected similarly. For test purposes, the input impedance is set to $50\Omega$ with a resistor to ground and the output impedance is set to 100 $\Omega$ . Voltage swings reported in the Electrical Characteristics are taken directly at the input and output pins, while output powers (dBm) are at the matched $50\Omega$ load. For the circuit of Figure 50, the total effective load will be $100\Omega \parallel 1.5k\Omega$ . The disable control line (MSOP-10 package only) is typically left open for normal amplifier operation. Two optional components are included in Figure 50. An additional resistor (350 $\Omega$ ) is included in series with the noninverting input. Combined with the $25\Omega$ dc source resistance looking back towards the signal generator, this resistor gives an input bias current cancelling resistance that matches the $375\Omega$ source resistance seen at the inverting input (see the DC Accuracy and Offset Control section). In addition to the usual power-supply decoupling capacitors to ground, a 0.1µF capacitor is included between the two power-supply pins. In practical printed circuit board (PCB) layouts, this optional-added capacitor typically improves the 2nd-harmonic distortion performance by 3dB to 6dB. Figure 50. DC-Coupled, G = +2, Bipolar Supply, Specification and Test Circuit Figure 51 illustrates the ac-coupled, gain of +2V/V, single-supply circuit configuration used as the basis of the +5V Electrical Characteristics and +5V Typical Chararacteristics. Though not a rail-to-rail design, the OPA2889 requires minimal input and output voltage headroom compared to other very wideband voltage-feedback op amps. It delivers a 2.8V<sub>PP</sub> output swing on a single +5V supply with > 50MHz bandwidth. The key requirement of broadband single-supply operation is to maintain input and output signal swings within the usable voltage ranges at both the input and the output. The circuit of Figure 51 establishes an input midpoint bias using a simple resistive divider from the +5V supply (two $698\Omega$ resistors). Separate bias networks would be required at each input. The input signal is then ac-coupled into the midpoint voltage bias. The input voltage can swing to within 1.1V of either supply pin, giving a 2V<sub>PP</sub> input signal range centered between the supply pins. The input impedance matching resistor (59 $\Omega$ ) used for testing is adjusted to give a $50\Omega$ input load when the parallel combination of the biasing divider network is included. Figure 51. DC-Coupled, G = +2, Single-Supply, Specification and Test Circuit Again, an additional resistor ( $50\Omega$ in this case) is included directly in series with the noninverting input. This minimum recommended value provides part of the dc source resistance matching for the noninverting input bias current. It is also used to form a simple parasitic pole to roll off the frequency response at very high frequencies ( > 500 MHz) using the input parasitic capacitance. The gain resistor ( $R_G$ ) is ac-coupled, giving the circuit a dc gain of +1, which puts the input dc bias voltage (2.5V) on the output as well. The output voltage can swing to within 1V of either supply pin while delivering > 40 mA output current. #### **DIFFERENTIAL OPERATION** Figure 52 shows the inverting input differential configuration used as the basis for the $\pm 5$ V and $\pm 5$ V Typical Characteristics. This circuit offers a combination of excellent distortion with low quiescent current. The other possibility is using the OPA2889 in a differential configuration as shown in Figure 53. This figure illustrates the differential noninverting input configuration which has the advantage of showing a high input impedance to any prior stage. Figure 52. Differential Inverting Specification and Test Circuit Figure 53. Differential Noninverting Specification and Test Circuit # HIGH-PERFORMANCE DAC TRANSIMPEDANCE AMPLIFIER High-frequency DDS Digital-to-Analog Converters (DACs) require a low distortion output amplifier to retain their SFDR performance into real-world loads. Figure 54 shows a single-ended output drive implementation. The diagram shows the signal output current(s) connected into the virtual ground summing junction(s) of the OPA2889, which is set up as a transimpedance stage or I-V converter. If the DAC requires that its outputs terminate to a compliance voltage other than ground for operation, the appropriate voltage level may be applied to the noninverting input of the OPA2889. The dc gain for this circuit is equal to R<sub>F</sub>. At high frequencies, the DAC output capacitance (C<sub>D</sub> in Figure 54) produces a zero in the noise gain for the OPA2889 that may cause peaking in the closed-loop frequency response. C<sub>F</sub> is added across R<sub>F</sub> to compensate for this noise gain peaking. To achieve a flat transimpedance frequency response, the pole in each feedback network should be set to: $$\frac{1}{2\pi R_F C_F} = \sqrt{\frac{GBP}{4\pi R_F C_D}} \tag{1}$$ which gives a cutoff frequency f<sub>-3dB</sub> of approximately: $$f_{-3dB} = \sqrt{\frac{GBP}{2\pi R_F C_D}}$$ (2) #### WIDEBAND VIDEO MULTIPLEXING One common application for video speed amplifiers that include a disable pin is to wire multiple amplifier outputs together, then select one of several possible video inputs to source onto a single line. This simple wired-OR video multiplexer can be easily implemented using the OP2889IDGS (MSOP-10 package only), as shown in Figure 55. Figure 54. DAC Transimpedance Amplifier Figure 55. 2-Channel Video Multiplexer (SO-14 package only) Typically, channel switching is performed either on sync or retrace time in the video signal. The two inputs are approximately equal at this point. The make-before-break disable characteristic of the OPA2889 ensures that there is always one amplifier controlling the line when using a wired-OR circuit like that shown in Figure 55. Because both inputs may be on for a short period during the transition between channels, the outputs are combined through the output impedance matching resistors (82.5 $\Omega$ in this case). When one channel is disabled, its feedback network forms part of the output impedance and slightly attenuates the signal in getting out onto the cable. The gain and output matching resistor are slightly increased to get a signal gain of +1V/V at the matched load and provide a $75\Omega$ output impedance to the cable. The video multiplexer connection (see Figure 55) also ensures that the maximum differential voltage across the inputs of the unselected channel does not exceed the rated ±1.2V maximum for standard video signal levels. See the *Disable Operation* section for the turn-on and turn-off switching glitches using a 0V input for a single channel is typically less than $\pm 50$ mV. Where two outputs are switched (see Figure 55), the output line is always under the control of one amplifier or the other as a result of the make-before-break disable timing. In this case, the switching glitches for two 0V inputs drops to < 20mV. #### HIGH-SPEED DELAY CIRCUIT The OPA2889 makes an ideal amplifier for a variety of active filter designs. Figure 56 illustrates a circuit that uses the two amplifiers within the dual OPA2889 to design a 2-stage analog delay circuit. For simplicity, the circuit uses a dual-supply (±5V) operation, but it can also be modified to operate on a signal supply. The input to the first filter stage is driven by the OPA890 as a gain of +2V/V to isolate the signal input from the filter network. Each of the two filter stages is a 1st-order filter with a voltage gain of +1V/V. The delay time through one filter is given by Equation 3. $$t_{GR0} = 2RC \tag{3}$$ For a more accurate analysis of the circuit, consider the group delay for the amplifiers. For example, in the case of the OPA2889, the group delay in the bandwidth from 1MHz to 100MHz is approximately 1.0ns. To account for this delay, modify the transfer function, which now comes out to be: $$t_{GR} = 2 (2RC + T_D) \tag{4}$$ with $T_D = (1/360) \times (d\phi/df) =$ delay of the op amp itself. The values of resistors $R_F$ and $R_G$ should be equal and low to avoid parasitic effects. If the all-pass filter is designed for very low delay times, include parasitic board capacitances to calculate the correct delay time. Simulating this application using the PSPICE model of the OPA2889 allows this design to be tuned to the desired performance. Figure 56. 2-Stage, All-Pass Network #### **DIFFERENTIAL RECEIVER/DRIVER** A very versatile application for a dual operational amplifier is the differential amplifier configuration shown in Figure 57. With both amplifiers of the OPA2889 connected for noninverting operation, the circuit provides a high input impedance whereas the gain can easily be set by just one resistor, R<sub>G</sub>. When operated in low gains, the output swing may be limited as a result of the common-mode input swing limits of the amplifier itself. An interesting modification of this circuit is to place a capacitor in series with R<sub>G</sub>. Now the dc gain for each side is reduced to +1V/V, whereas the ac gain still follows the standard transfer function of $G = 1 + 2R_F/R_G$ . This might be advantageous for applications processing only a frequency band that excludes dc or very low frequencies. An input dc voltage resulting from input bias currents is not amplified by the ac gain and can be kept low. This circuit can be used as a differential line receiver, driver, or as an interface to a differential input ADC. Figure 57. High-Speed Differential Receiver # SINGLE-SUPPLY MFB DIFFERENTIAL ACTIVE FILTER: 2MHz BUTTERWORTH CONFIGURATION The active filter circuit illustrated in Figure 59 can be easily implemented using the OPA2889. In this configuration, each amplifier of the OPA2889 operates as an integrator. For this reason, this type of application is also called an *infinite gain filter* implementation. A Butterworth filter can be implemented using the following component ratios: $$f_{O} = \frac{1}{2 \times \pi \times R \times C}$$ $$R_{1} = R_{2} = 0.65 \times R$$ $$R_{3} = 0.375 \times R$$ $$C_{1} = C$$ $$C_{2} = 2 \times C$$ The frequency response for a 2MHz Butterworth filter is shown in Figure 58. One advantage for using this type of filter is the independent setting of $\omega_o$ and Q. Q can be easily adjusted by changing the $R_{3A,\ B}$ resistors without affecting $\omega_o.$ Figure 58. Multiple Feedback Filter Frequency Response #### LOW POWER, DC-COUPLED, SINGLE-TO-DIFFERENTIAL DRIVER FOR ≤100kHz INPUT In systems where the input is differential (see front-page figure), the OPA2889 can be used in the inverting configuration with an additional dc bias applied to its positive input so as to keep the input to the ADS8472 within its rated operating voltage range. The dc bias can be derived from the REF3220 or the REF3240 reference voltage ICs. The input configuration shown on the front page of the data sheet is capable of delivering better than 100dB SNR and -100dBc THD at an input frequency of 200kHz. In case band-pass filters are used to filter the input, care should be taken to ensure that the signal swing at the input of the band-pass filter is small, so as to minimize the distortion introduced by the filter. In such cases, the gain of the circuit shown on the front page of the data sheet can be increased to keep the input to the ADS8472 large in order to keep the SNR of the system high. Note that the gain of the system from the positive input to the output of the OPA2889 in such a configuration is a function of the ac signal gain. A resistor divider can be used to scale the output of the REF3220 or REF3240 to reduce the voltage at the dc input to OPA2889 to keep the voltage at the input of the converter within its rated operating range. Figure 59. Single-Supply, MFB Active Filter, 2MHz LP Butterworth #### **DESIGN-IN TOOLS** #### **DEMONSTRATION FIXTURES** Two printed circuit boards (PCBs) are available to assist in the initial evaluation of circuit performance using the OPA2889 in its two package options. Both of these are offered free of charge as unpopulated PCBs, delivered with a user's guide. The summary information for these fixtures is shown in Table 1. Table 1. Demonstration Fixtures by Package | PRODUCT | PACKAGE | ORDERING NUMBER | LITERATURE<br>NUMBER | |-------------|---------|-----------------|----------------------| | OPA2889ID | SO-8 | DEM-OPA-SO-2A | SBOU003A | | OPA2889IDGS | MSOP-10 | DEM-OPA-MSOP-2B | SBOU040 | The demonstration fixtures can be requested at the Texas Instruments web site (www.ti.com) through the OPA2889 product folder. #### **MACROMODELS** Computer simulation of circuit performance using SPICE is often useful when analyzing performance of analog circuits and systems. This principle is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. A SPICE model for the OPA2889 is available through the Texas Instruments web page (www.ti.com). This model does a good job of predicting small-signal ac and transient performance under a wide variety of operating conditions. It does not do as well in predicting the harmonic distortion or characteristics. This model does not attempt to distinguish between the package types in their small-signal ac performance. #### **OPERATING RECOMMENDATIONS** #### **OPTIMIZING RESISTOR VALUES** Because the OPA2889 is a unity-gain stable, voltage-feedback op amp, a wide range of resistor values may be used for the feedback and gain setting resistors. The primary limits on these values are set by dynamic range (noise and distortion) and considerations. capacitance noninverting unity-gain follower application, the feedback connection should be made with a direct short. Usually, the feedback resistor value should be between $200\Omega$ and $1.5k\Omega$ . Below $200\Omega$ , the feedback network presents additional output loading which can degrade the harmonic distortion performance of the OPA2889. Above 1.5k $\Omega$ , the typical parasitic capacitance (approximately 0.2pF) across the feedback resistor can cause unintentional band-limiting in the amplifier response. A good rule of thumb is to target the parallel combination of $R_F$ and $R_G$ (see Figure 50) to be less than approximately $400\Omega.$ The combined impedance $R_F \ || \ R_G$ interacts with the inverting input capacitance, placing an additional pole in the feedback network and thus, a zero in the forward response. Assuming a 2pF total parasitic on the inverting node, holding $R_F \ || \ R_G < 400\Omega$ keeps this pole above 160MHz. By itself, this constraint implies that the feedback resistor $R_F$ can increase to several $k\Omega$ at high gains. This increase in resistor size is acceptable as long as the pole formed by $R_F$ and any parasitic capacitance appearing in parallel is kept out of the frequency range of interest. # BANDWIDTH vs GAIN: NONINVERTING OPERATION Voltage-feedback op amps exhibit decreasing closed-loop bandwidth as the signal gain increases. In theory, this relationship is described by the Gain Bandwidth Product (GBP) shown in the Electrical Characteristics. Ideally, dividing GBP by the noninverting signal gain (also called the Noise Gain, or NG) predicts the closed-loop bandwidth. In practice, this principle only holds true when the phase margin approaches 90°, as it does in high gain configurations. At low gains (increased feedback factors), most amplifiers exhibit a more complex response with lower phase margin. The OPA2889 is compensated to give a slightly peaked response in a noninverting gain of 2V/V (see Figure 50). This compensation results in a typical gain of +2V/V bandwidth of 60MHz, far exceeding that predicted by dividing the 75MHz GBP by 2. Increasing the gain causes the phase margin to approach 90° and the bandwidth to more closely approach the predicted value of (GBP/NG). At a gain of +10, the 8MHz bandwidth shown in the *Electrical Characteristics* agrees closely with that predicted using the simple formula and the typical GBP of 75MHz. The frequency response in a gain of +2V/V may be modified to achieve exceptional flatness simply by increasing the noise gain to 2.5V/V. One way to modify the response without affecting the +2V/V signal gain, is to add a $750\Omega$ resistor across the two inputs, as shown in the circuit of Figure 50. A similar technique may be used to reduce peaking in unity-gain (voltage follower) applications. For example, by using a $750\Omega$ feedback resistor along with a $750\Omega$ resistor across the two op amp inputs, the voltage follower response is similar to the gain of +2V/V response of Figure 51. Reducing the value of the resistor across the op amp inputs further limits the frequency response due to increased noise gain. The OPA2889 exhibits minimal bandwidth reduction going to single-supply (+5V) operation as compared with ±5V. This behavior occurs because the internal bias control circuitry retains nearly constant quiescent current as the total supply voltage between the supply pins is changed. #### **INVERTING AMPLIFIER OPERATION** The OPA2889 is a general-purpose, wideband, voltage-feedback op amp; therefore, all of the familiar op amp application circuits are available to the designer. Inverting operation is one of the more common requirements and offers several performance benefits. See Figure 60 for a typical inverting configuration where the I/O impedances and signal gain from Figure 50 are retained in an inverting circuit configuration. In the inverting configuration, three key design considerations must be noted. The first is that the gain resistor (R<sub>G</sub>) becomes part of the signal channel input impedance. If input impedance matching is desired (which is beneficial whenever the signal is coupled through a cable, twisted-pair, long PCB trace, or other transmission line conductor), R<sub>G</sub> may be set equal to the required termination value and R<sub>F</sub> adjusted to give the desired gain. This consideration is the simplest approach and results in optimum bandwidth and noise performance. However, at low inverting gains, the resultant feedback resistor value can present a significant load to the amplifier output. For an inverting gain of -2V/V, setting R<sub>G</sub> to $50\Omega$ for input matching eliminates the need for R<sub>M</sub> but requires a $100\Omega$ feedback resistor. This approach has the interesting advantage that the noise gain becomes equal to 2V/V for a $50\Omega$ source impedance—the same as the noninverting circuits considered in Figure 60 The amplifier output, however, now sees the $100\Omega$ feedback resistor in parallel with the external load. In general, the feedback resistor should be limited to the $200\Omega$ to $1.5k\Omega$ range. In this case, it is preferable to increase both the $R_F$ and $R_G$ values (see Figure 60), and then achieve the input matching impedance with a third resistor $(R_M)$ to ground. The total input impedance becomes the parallel combination of $R_G$ and $R_M$ . Figure 60. Gain of -2V/V Example Circuit The second major consideration, touched on in the previous paragraph, is that the signal source impedance becomes part of the noise gain equation and influences the bandwidth. For the example in Figure 60, the $R_M$ value combined in parallel with the external $50\Omega$ source impedance yields an effective driving impedance of $50\Omega$ || $57.6\Omega$ = $26.7\Omega$ . This impedance is added in series with $R_G$ for calculating the noise gain (NG). The resulting NG is 2.86V/V for Figure 60, as opposed to only 2V/V if $R_M$ could be eliminated as discussed above. Therefore, the bandwidth is slightly lower for the gain of -2V/V circuit of Figure 60 than for the gain of +2V/V circuit of Figure 50. The third important consideration in inverting amplifier design is setting the bias current cancellation resistor on the noninverting input (R<sub>B</sub>). If this resistor is set equal to the total dc resistance looking out of the inverting node, the output dc error, as a result of the input bias currents, is reduced to (Input Offset Current) $\times$ R<sub>F</sub>. If the $50\Omega$ source impedance is dc-coupled in Figure 60, the total resistance to ground on the inverting input is $402\Omega$ . Combining this resistance in parallel with the feedback resistor gives the $R_{B}=261\Omega$ used in this example. To reduce the additional high-frequency noise introduced by this resistor, it is sometimes bypassed with a capacitor. As long as $R_{B}<350\Omega,$ the capacitor is not required because the total noise contribution of all other terms will be less than that of the op amp input noise voltage. As a minimum, the OPA2889 requires an $R_{B}$ value of $50\Omega$ to damp out parasitic-induced peaking—a direct short to ground on the noninverting input runs the risk of a very high-frequency instability in the input stage. #### **DRIVING CAPACITIVE LOADS** One of the most demanding and yet very common load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an ADC—including additional external capacitance that may be recommended to improve ADC linearity. A high-speed, high open-loop gain amplifier such as the OPA2889 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the open-loop output resistance of the amplifier is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been suggested. When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series-isolation resistor between the amplifier output and the capacitive load. This solution does not eliminate the pole from the loop response. but rather shifts it and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability. The 5 Typical Chararacteristics show the recommended R<sub>S</sub> versus capacitive load (see Figure 15 and Figure 16) and the resulting frequency response at the load. Parasitic capacitive loads greater than 2pF can begin to degrade the performance of the OPA2889. Long PCB traces, unmatched cables, and connections to multiple devices can easily exceed this value. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA2889 output pin (see the *Board Layout Guidelines* section). #### **DISTORTION PERFORMANCE** The OPA2889 provides good distortion performance into a 200 $\Omega$ load on $\pm 5V$ supplies. Relative to alternative solutions, it provides exceptional performance into lighter loads and/or operating on a single +5V supply. Generally, until the fundamental signal reaches very high frequency or power levels. the 2nd-harmonic dominates the distortion with a negligible 3rd-harmonic component. Focusing then on the 2nd-harmonic, increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network; in the noninverting configuration (see Figure 50), this total is the sum of $R_{\text{F}}$ + $R_{\text{G}}$ , while in the inverting configuration it is just $R_{\text{F}}$ . Also, providing an additional supply-decoupling capacitor (0.1µF) between the supply pins (for bipolar operation) improves the 2nd-order distortion slightly (3dB to Operating differentially also 2nd-harmonic distortion terms (see the plot on the front page). In most op amps, increasing the output voltage swing increases harmonic distortion directly. The output stage used in the OPA2889 actually holds the difference between fundamental power and the 2ndand 3rd-harmonic powers relatively constant with increasing output power until very large output swings are required ( > 4V<sub>PP</sub>). This result also shows up in the 2-tone, 3rd-order intermodulation spurious (IM3) response curves. The 3rd-order spurious levels are extremely low at low output power levels. The output stage continues to hold them low even as the fundamental power reaches very high levels. As the Characteristics show, the spurious intermodulation powers do not increase as predicted by a traditional intercept model. As the fundamental power level increases, the dynamic range does not decrease significantly. For two tones centered at 1MHz, with 4dBm/tone into a matched $50\Omega$ load (that is, 1V<sub>PP</sub> for each tone at the load, which requires 4V<sub>PP</sub> for the overall 2-tone envelope at the output pin), the Typical Characteristics show -73dBc difference between the test tone powers and the 3rd-order intermodulation spurious powers. This performance is exceptional for an amplifier with only 4.6mW of internal power dissipation. #### **NOISE PERFORMANCE** High slew rate, unity-gain stable, voltage-feedback op amps usually achieve the slew rate at the expense of a higher input noise voltage. However, the $8.4\text{nV}/\sqrt{\text{Hz}}$ input voltage noise for the OPA2889 is much lower than that of comparable amplifiers. The input-referred voltage noise, and the two input-referred current noise terms, combine to give low output noise under a wide variety of operating conditions. Figure 61 shows the op amp noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either $nV/\sqrt{Hz}$ or $pA/\sqrt{Hz}$ . Figure 61. Op Amp Noise Analysis Model The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 5 shows the general form for the output noise voltage using the terms shown in Figure 61. $$E_{O} = \sqrt{\left[E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S}\right]NG^{2} + (I_{BI}R_{F})^{2} + 4kTR_{F}NG}$$ (5) Dividing this expression by the noise gain (NG = $(1 + R_F/R_G)$ ) gives the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 6. $$E_{N} = \sqrt{E_{NI}^{2} + (I_{BN}R_{S})^{2} + 4kTR_{S} + (\frac{I_{BI}R_{F}}{NG})^{2} + \frac{4kTR_{F}}{NG}}$$ (6) Evaluating these two equations for the OPA2889 circuit and component values (see Figure 50) gives a total output spot noise voltage of 18.2nV/\(\overline{Hz}\) and a total equivalent input spot noise voltage of 9.1nV/ $\sqrt{Hz}$ . This total includes the noise added by the bias current cancellation resistor (350 $\Omega$ ) on the noninverting input. This total input-referred spot noise voltage is slightly higher than the 8nV/√Hz specification for the op amp voltage noise alone. This result is the case as long as the impedances appearing at each op amp input are limited to the previously recommend maximum value of $400\Omega$ . Keeping both (R<sub>F</sub> || R<sub>G</sub>) and the noninverting input source impedance less than $400\Omega$ satisfies both noise and frequency response flatness considerations. Because the resistor-induced noise is relatively negligible, additional capacitive decoupling across the bias current cancellation resistor ( $R_B$ ) for the inverting op amp configuration of Figure 60 is not required. #### DC ACCURACY AND OFFSET CONTROL balanced input stage of a wideband voltage-feedback op amp allows good output dc accuracy in a wide variety of applications. The power-supply current trim for the OPA2889 gives even tighter control than comparable amplifiers. Although the high-speed input stage does require relatively low 0.75µA input bias current, the close matching between them may be used to reduce the output dc error caused by this current. The total output offset voltage may be reduced by matching the dc source resistances appearing at the two inputs. This matching reduces the output dc error resulting from the input bias currents to the offset current times the feedback resistor. Evaluating the configuration of Figure 50, and using worst-case +25°C input offset voltage and current specifications. gives a worst-case output offset voltage equal to: $$\pm (NG \times V_{OS(MAX)}) \pm (R_F \times I_{OS(MAX)})$$ $$= \pm (2 \times 5mV) \pm (750\Omega \times 0.75\mu A)$$ $$= \pm 10.6mV \text{ with } -(NG = \text{noninverting signal gain})$$ A fine-scale output offset null, or dc operating point adjustment, is often required. Numerous techniques are available for introducing dc offset control into an op amp circuit. Most of these techniques eventually reduce to adding a dc current through the feedback resistor. In selecting an offset trim method, one key consideration is the impact on the desired signal path frequency response. If the signal path is intended to be noninverting, the offset control is best applied as an inverting summing signal to avoid interaction with the signal source. If the signal path is intended to be inverting, applying the offset control to the noninverting input may be considered. However, the dc offset voltage on the summing junction sets up a dc current back into the source that must be considered. Applying an offset adjustment to the inverting op amp input can change the noise gain and frequency response flatness. For a dc-coupled inverting amplifier, Figure 62 shows one example of an offset adjustment technique that has minimal impact on the signal frequency response. In this case, the dc offsetting current is brought into the inverting input node through resistor values that are much larger than the signal path resistors. This technique ensures that the adjustment circuit has minimal effect on the loop gain and thus, the frequency response. Figure 62. DC-Coupled, Inverting Gain of -2V/V, with Offset Adjustment # DISABLE OPERATION (MSOP-10 Package Only) The OPA2889IDGS provides an optional disable feature that can be used either to reduce system power or to implement a simple channel multiplexing operation. If the DIS control pin is left unconnected, the OPA2889IDGS operates normally. To disable, the control pin must be asserted LOW. Figure 63 shows a simplified internal circuit for the disable control feature. Figure 63. Simplified Disable Control Circuit In normal operation, base current to Q1 is provided through the $4M\Omega$ resistor, while the emitter current through the $100k\Omega$ resistor sets up a voltage drop that is inadequate to turn on the two diodes in the Q1 emitter. As $V_{DIS}$ is pulled LOW, additional current is pulled through the $100k\Omega$ resistor, eventually turning on those two diodes ( $\approx\!18\mu\text{A}$ ). At this point, any further current pulled out of $V_{DIS}$ goes through those diodes holding the emitter-base voltage of Q1 at approximately 0V. This current shuts off the collector current out of Q1, turning the amplifier off. The supply currents in the disable mode are only those required to operate the circuit of Figure 63. Additional circuitry ensures that turn-on time occurs faster than turn-off time (make-before-break). When disabled, the output and input nodes go to a high-impedance state. If the OPA2889 is operating at a gain of +1V/V, the device shows a very high impedance at the output and exceptional signal isolation. If operating at a gain greater than +1V/V, the total feedback network resistance ( $R_{\text{F}}+R_{\text{G}}$ ) appears as the impedance looking back into the output, but the circuit still shows very high forward and reverse isolation. If configured as an inverting amplifier, the input and output are connected through the feedback network resistance ( $R_{\text{F}}+R_{\text{G}}$ ) and the isolation will be very poor as a result. #### THERMAL ANALYSIS Maximum desired junction temperature sets the maximum allowed internal power dissipation as described below. In no case should the maximum junction temperature be allowed to exceed +150°C. Operating junction temperature $(T_J)$ is given by $T_A + P_D \cdot \theta_{JA}$ . The total internal power dissipation $(P_D)$ is the sum of quiescent power $(P_{DQ})$ and additional power dissipated in the output stage $(P_{DL})$ to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part. $P_{DL}$ depends on the required output signal and load; for a grounded resistive load, $P_{DL}$ is at a maximum when the output is fixed at a voltage equal to 1/2 of either supply voltage (for equal bipolar supplies). Under this condition, $P_{DL} = V_S^2/(4 \times R_L)$ , where $R_L$ includes feedback network loading. Note that it is the power in the output stage and not into the load that determines internal power dissipation. As a worst-case example, compute the maximum $T_J$ using an OPA2889ID (SO-8 package) in the circuit of Figure 50 operating at the maximum specified ambient temperature of +85°C and with both outputs driving a grounded 75 $\Omega$ load to +2.5V. $$P_D = 10V \times 2.5 \text{mA} + 2[5^2/(4 \times (75\Omega \mid\mid 1.5 \text{k}\Omega))] = 200 \text{mW}$$ Maximum $T_J = +85^{\circ}\text{C} + (200 \text{mW} \times 125^{\circ}\text{C/W}) = +110^{\circ}\text{C}$ This absolute worst-case condition does not exceed the specified maximum junction temperature. Actual $P_{DL}$ is normally less than that considered here. Carefully consider maximum $T_J$ in your application. #### **BOARD LAYOUT GUIDELINES** Achieving optimum performance with a high-frequency amplifier like the OPA2889 requires careful attention to board layout parasitics and external component types. Recommendations that optimize performance include: - a) Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability: on the noninverting input, it can react with the source impedance to cause unintentional bandlimiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board. - b) Minimize the distance (< 0.25") from the high-frequency power-supply pins to decoupling capacitors. At the device pins, the ground and power-plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always decoupled with these capacitors. An optional supply decoupling capacitor (0.1µF) across the two power (for bipolar operation) 2nd-harmonic distortion performance. Larger (2.2µF to 6.8µF) decoupling capacitors, effective at lower frequencies, should also be used on the main supply pins. These capacitors may be placed somewhat farther from the device and may be shared among several devices in the same area of the printed circuit board (PCB). - c) Careful selection and placement of external preserves the high-frequency components performance of the OPA2889. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film or carbon composition axially-leaded resistors can also provide good high-frequency performance. Again, keep the leads and PCB traces as short as possible. Never use wirewound type resistors in a high-frequency application. Since the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, should also be placed close to the package. Even with a low parasitic capacitance shunting the external resistors, excessively high resistor values can significant time constants that can degrade - performance. Good axial metal film or surface-mount resistors have approximately 0.2 pF in shunt with the resistor. For resistor values > $1.5 k\Omega$ , this parasitic capacitance can add a pole and/or zero below 500MHz that can effect circuit operation. Keep resistor values as low as possible consistent with load driving considerations. The $750\Omega$ feedback used in the Electrical Characteristics is a good starting point for design. Note that a $0\Omega$ feedback resistor is suggested for the unity-gain follower application. - d) Connections to other wideband devices on the board may be made with short, direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50mils to 100mils) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set R<sub>S</sub> from the plots of Figure 15 and Figure 16. Low parasitic capacitive loads (< 3pF) may not need R<sub>s</sub> because the OPA2889 is nominally compensated to operate with a 2pF parasitic load. Higher parasitic capacitive loads without an R<sub>S</sub> are allowed as the signal gain increases (increasing the unloaded phase margin; see Figure 24). If a long trace is required, and the 6dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A $50\Omega$ environment is normally not necessary on board, and in fact, a higher impedance environment improves distortion as shown in the distortion versus load plots. With a characteristic board trace impedance defined (based on board material and trace dimensions), a matching series resistor into the trace from the output of the OPA2889 is used as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device; this total effective impedance should be set to match the trace impedance. - e) Socketing a high-speed part like the OPA2889 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network that can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA2889 onto the board. ### **INPUT AND ESD PROTECTION** The OPA2889 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table. All device pins are protected with internal ESD protection diodes to the power supplies, as shown in Figure 64. These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30mA continuous current. Where higher currents are possible (for example, in systems with $\pm 15$ V supply parts driving into the OPA2889), current-limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible since high values degrade both noise performance and frequency response. Figure 64. Internal ESD Protection ti.com 23-Jul-2007 #### PACKAGING INFORMATION | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | OPA2889ID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | OPA2889IDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | OPA2889IDGSR | ACTIVE | MSOP | DGS | 10 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | OPA2889IDGSRG4 | ACTIVE | MSOP | DGS | 10 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | OPA2889IDGST | ACTIVE | MSOP | DGS | 10 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | OPA2889IDGSTG4 | ACTIVE | MSOP | DGS | 10 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | OPA2889IDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | OPA2889IDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. **Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Carrier tape design is defined largely by the component lentgh, width, and thickness. | Ao = Dimension designed to accommodate the component width. | | | | | | | | | | |----------------------------------------------------------------|-----|--|--|--|--|--|--|--|--| | Bo = Dimension designed to accommodate the component length. | | | | | | | | | | | Ko = Dimension designed to accommodate the component thickness | 38. | | | | | | | | | | W = Overall width of the carrier tape. | | | | | | | | | | | P = Pitch between successive cavity centers. | | | | | | | | | | #### TAPE AND REEL INFORMATION ## **PACKAGE MATERIALS INFORMATION** 4-Jul-2007 | Device | Package | Pins | Site | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>(mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|---------|------|------|--------------------------|-----------------------|---------|---------|---------|------------|-----------|------------------| | OPA2889IDGSR | DGS | 10 | MLA | 330 | 12 | 5.2 | 3.3 | 1.6 | 12 | 12 | Q1 | | OPA2889IDGST | DGS | 10 | MLA | 178 | 12 | 5.3 | 3.4 | 1.4 | 8 | 12 | Q1 | | OPA2889IDR | D | 8 | MLA | 330 | 12 | 6.4 | 5.2 | 2.1 | 8 | 12 | Q1 | #### TAPE AND REEL BOX INFORMATION | Device | Package | Pins | Site | Length (mm) | Width (mm) | Height (mm) | |--------------|---------|------|------|-------------|------------|-------------| | OPA2889IDGSR | DGS | 10 | MLA | 346.0 | 346.0 | 29.0 | | OPA2889IDGST | DGS | 10 | MLA | 0.0 | 0.0 | 0.0 | | OPA2889IDR | D | 8 | MLA | 346.0 | 346.0 | 29.0 | 4-Jul-2007 # DGS (S-PDSO-G10) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. - D. Falls within JEDEC MO-187 variation BA. # D (R-PDSO-G8) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end. - Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side. - E. Reference JEDEC MS-012 variation AA. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | | Applications | | |------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | amplifier.ti.com | Audio | www.ti.com/audio | | dataconverter.ti.com | Automotive | www.ti.com/automotive | | dsp.ti.com | Broadband | www.ti.com/broadband | | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | logic.ti.com | Military | www.ti.com/military | | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | microcontroller.ti.com | Security | www.ti.com/security | | www.ti-rfid.com | Telephony | www.ti.com/telephony | | www.ti.com/lpw | Video & Imaging | www.ti.com/video | | | Wireless | www.ti.com/wireless | | | dataconverter.ti.com dsp.ti.com interface.ti.com logic.ti.com power.ti.com microcontroller.ti.com www.ti-rfid.com | amplifier.ti.com dataconverter.ti.com dsp.ti.com interface.ti.com logic.ti.com power.ti.com microcontroller.ti.com www.ti-rfid.com www.ti-com/lpw Audio Automotive Broadband Digital Control Military Optical Networking Security Telephony Video & Imaging | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2007, Texas Instruments Incorporated