# 2-Mbit (128K x 16) Pseudo Static RAM #### **Features** Advanced low-power MoBL<sup>®</sup> architecture • High speed: 55 ns, 70 ns • Wide voltage range: 2.7V to 3.3V • Typical active current: 1 mA @ f = 1 MHz · Low standby power Automatic power-down when deselected ## Functional Description[1] The CYK128K16SCCB is a high-performance CMOS pseudo static RAM (PSRAM) organized as 128K words by 16 bits that supports an asynchronous memory interface. This device features advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life™ (MoBL) in portable applications such as cellular telephones. The device can be put into standby mode, reducing power consumption dramatically when deselected (CE1 LOW, CE2 HIGH or both BHE and BLE are HIGH). The input/output pins $(I/O_0 \text{ through } I/O_{15})$ are placed in a high-impedance state when the chip is deselected ( $\overline{CE}_1$ HIGH, $\overline{CE}_2$ LOW) or $\overline{OE}$ is deasserted HIGH), or during a write operation (Chip Enabled and Write Enable WE LOW). Reading from the device is accomplished by asserting the Chip Enables (CE1 LOW and CE2 HIGH) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O<sub>8</sub> to I/O<sub>15</sub>. See the Truth Table for a complete description of read and write modes. Note: 1. For best-practice recommendations, please refer to the Cypress application note "System Design Guidelines" on http://www.cypress.com. Pin Configuration<sup>[2, 3, 4]</sup> ### **Product Portfolio** | | | | | | | | Power Di | ssipation | l | | |---------------|-----------------------|------------------------------|------|---------------|---------------------|-----------|-----------------------|-----------|---------------------|----------| | | V <sub>CC</sub> Range | | | | ( | Operating | , I <sub>CC</sub> (mA | .) | Standb | OV. lepa | | | | V <sub>CC</sub> Range<br>(V) | | | f = 1 | f = 1 MHz | | MAX | (μ <b>A</b> ) | | | Product | Min. | Тур. | Max. | Speed<br>(ns) | Typ. <sup>[5]</sup> | Max. | Typ. <sup>[5]</sup> | Max. | Typ. <sup>[5]</sup> | Max. | | CYK128K16SCCB | 2.7 | 3.0 | 3.3 | 55 | 1 | 5 | 14 | 22 | 9 | 40 | | | | | | 70 | | | 8 | 15 | | | - Note: 2. Ball D3, H1, G2, H6 are the address expansion pins for the 4-Mb, 8-Mb, 16-Mb, and 32-Mb densities respectively. 3. NC "no connect"—not connected internally to the die. 4. DNU (Do Not Use) pins have to be left floating or tied to V<sub>SS</sub> to ensure proper application. 5. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC</sub> (typ) and T<sub>A</sub> = 25C. ## **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied ......–55°C to +125°C Supply Voltage to Ground Potential ......-0.4V to 4.6V DC Input Voltage<sup>[6, 7, 8]</sup> ......-0.4V to 3.3V | Output Current into Outputs (LOW) | 20 mA | |--------------------------------------------------------|-----------| | Static Discharge Voltage(per MIL-STD-883, Method 3015) | . > 2001V | | Latch-up Current | > 200 mA | ### **Operating Range** | Range | Ambient<br>Temperature (T <sub>A</sub> ) | V <sub>CC</sub> | |------------|------------------------------------------|-----------------| | Industrial | −25°C to +85°C | 2.7V to 3.3V | ## **DC Electrical Characteristics** (Over the Operating Range) | | | | CYK12 | 28K16SC | CB-55 | CYK12 | 8K16SC | CB-70 | | |------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------|-----------------------|--------------------------|----------------------------|-----------------------|------| | Parameter. | Description | Test Conditions | Min. | <b>Typ.</b> <sup>[5]</sup> | Max. | Min. | <b>Typ.</b> <sup>[5]</sup> | Max. | Unit | | V <sub>CC</sub> | Supply Voltage | | 2.7 | 3.0 | 3.3 | 2.7 | | 3.3 | V | | V <sub>OH</sub> | Output HIGH Voltage | $I_{OH} = -0.1 \text{ mA}$ | V <sub>CC</sub> – 0.4 | | | V <sub>CC</sub> – 0.4 | | | V | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 0.1 mA | | | 0.4 | | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | 0.8 *<br>V <sub>CC</sub> | | V <sub>CC</sub> + 0.4 | 0.8 *<br>V <sub>CC</sub> | | V <sub>CC</sub> + 0.4 | V | | V <sub>IL</sub> | Input LOW Voltage | f = 0 | -0.4 | | 0.4 | -0.4 | | 0.4 | V | | I <sub>IX</sub> | Input Leakage<br>Current | $GND \le V_I \le V_{CC}$ | -1 | | +1 | -1 | | +1 | μА | | l <sub>OZ</sub> | Output Leakage<br>Current | $GND \leq V_O \leq V_CC$ , Output Disabled | -1 | | +1 | -1 | | +1 | μА | | I <sub>CC</sub> | V <sub>CC</sub> Operating | $f = f_{MAX} = 1/t_{RC} V_{CC} = 3.3V,$ | | 14 | 22 | | 8 | 15 | mA | | | Supply Current | f = 1 MHz | | 1 | 5 | | 1 | 5 | | | I <sub>SB1</sub> | Automatic CE<br>Power-down Current<br>—CMOS Inputs | $\begin{array}{l} \overline{\text{CE}}_1 \geq \text{V}_{\text{CC}} - 0.2\text{V}, \text{CE}_2 \leq 0.2\text{V} \\ \text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.2\text{V}, \text{V}_{\text{IN}} \leq 0.2\text{V}, \\ \text{f} = \text{f}_{\text{MAX}}(\underline{\text{Address and Data Only}}), \\ \text{f} = 0 \; (\overline{\text{OE}}, \overline{\text{WE}}, \overline{\text{BHE}} \; \text{and BLE}), \\ \text{V}_{\text{CC}} = 3.3\text{V} \end{array}$ | | 40 | 250 | | 40 | 250 | μА | | I <sub>SB2</sub> | Automatic CE<br>Power-down Current<br>—CMOS Inputs | $\begin{array}{ c c c c c c }\hline \hline CE_1 \ge V_{CC} - 0.2V, \ CE_2 \le 0.2V \\ V_{IN} \ge V_{CC} - 0.2V \ or \ V_{IN} \le 0.2V, \\ f = 0, \ V_{CC} = 3.3V \end{array}$ | | 9 | 40 | | 9 | 40 | μА | ## Capacitance<sup>[9]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------|----------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | T <sub>A</sub> = 25°C, f = 1 MHz | 8 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$ | 8 | pF | ### Thermal Resistance<sup>[9]</sup> | Parameter | Description | Test Conditions | VFBGA | Unit | |---------------|---------------------------------------|-----------------------------------------------------------------------------------|-------|------| | $\theta_{JA}$ | (Junction to Ambient) | Test conditions follow standard test methods and procedures for measuring thermal | 55 | °C/W | | $\theta_{JC}$ | Thermal Resistance (Junction to Case) | impedance, per EIA / JESD51. | 17 | °C/W | - 6. $V_{\text{IH}(\text{MAX})} = V_{\text{CC}} + 0.5 \text{V}$ for pulse durations less than 20 ns. 7. $V_{\text{IL}(\text{MIN})} = -0.5 \text{V}$ for pulse durations less than 20 ns. - 8. Overshoot and undershoot specifications are characterized and are not 100% tested. - 9. Tested initially and after design or process changes that may affect these parameters. ### **AC Test Loads and Waveforms** | Parameters | 3.0V V <sub>CC</sub> | Unit | | | |-----------------|----------------------|------|--|--| | R1 | 22000 | Ω | | | | R2 | 22000 | Ω | | | | R <sub>TH</sub> | 11000 | Ω | | | | V <sub>TH</sub> | 1.50 | V | | | ## Switching Characteristics (Over the Operating Range) [10] | | | CYK128K1 | 6SCCB-55 | CYK128K1 | I6SCCB-70 | | |---------------------------------|----------------------------------------------------------------------------|--------------------|----------|----------|-----------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Unit | | Read Cycle | | | • | • | | | | t <sub>RC</sub> | Read Cycle Time | 55 <sup>[14]</sup> | | 70 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 55 | | 70 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 5 | | 10 | | ns | | t <sub>ACE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Data Valid | | 55 | | 70 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 25 | | 35 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z <sup>[11, 12]</sup> | 5 | | 5 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[11, 12]</sup> | | 25 | | 25 | ns | | t <sub>LZCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low Z <sup>[11, 12]</sup> | 5 | | 5 | | ns | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to High Z <sup>[11, 12]</sup> | | 25 | | 25 | ns | | t <sub>DBE</sub> | BLE/BHE LOW to Data Valid | | 55 | | 70 | ns | | t <sub>LZBE</sub> | BLE/BHE LOW to Low Z <sup>[11, 12]</sup> | 5 | | 5 | | ns | | t <sub>HZBE</sub> | BLE/BHE HIGH to High-Z <sup>[11, 12]</sup> | | 10 | | 25 | ns | | t <sub>SK</sub> <sup>[14]</sup> | Address Skew | | 0 | | 10 | ns | | Write Cycle <sup>[13]</sup> | | | | | | | | t <sub>WC</sub> | Write Cycle Time | 55 | | 70 | | ns | | t <sub>SCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Write End | 45 | | 55 | | ns | | t <sub>AW</sub> | Address Set-up to Write End | 45 | | 55 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-up to Write Start | 0 | | 0 | | ns | 11. t<sub>HZOE</sub>, t<sub>HZCE</sub>, t<sub>HZBE</sub> and t<sub>HZWE</sub> transitions are measured when the outputs enter a high-impedance state. Test conditions assume signal transition time of 1 V/ns or higher, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0V to V<sub>CC(typ)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance <sup>12.</sup> High-Z and Low-Z parameters are characterized and are not 100% tested. 13. The internal write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, CE<sub>2</sub> = V<sub>IH</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates write. <sup>14.</sup> To achieve 55-ns performance, the read access should be Chip-enable controlled. In this case t<sub>ACE</sub> is the critical parameter and t<sub>SK</sub> is satisfied when the addresses are stable prior to chip enable going active. For the 70-ns cycle, the addresses must be stable within 10 ns after the start of the read cycle. ## Switching Characteristics (Over the Operating Range) (continued)<sup>[10]</sup> | | | CYK128K16SCCB-55 | | CYK128K1 | | | |-------------------|--------------------------------------|------------------|------|----------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Unit | | t <sub>PWE</sub> | WE Pulse Width | 40 | | 55 | | ns | | t <sub>BW</sub> | BLE/BHE LOW to Write End | 50 | | 55 | | ns | | t <sub>SD</sub> | Data Set-up to Write End | 25 | | 25 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[11, 12]</sup> | | 25 | | 25 | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[11, 12]</sup> | 5 | | 5 | | ns | ## **Switching Waveforms** Read Cycle 1 (Address Transition Controlled)<sup>[14, 15, 16]</sup> Read Cycle 2 (OE Controlled)[14, 16] **Notes:** 15. <u>Device</u> is continuously selected. $\overline{OE}$ , $\overline{CE}_1$ = $V_{IL}$ and $CE_2$ = $V_{IH}$ . 16. $\overline{WE}$ is HIGH for Read Cycle. ## Switching Waveforms (continued) Write Cycle No. 1(WE Controlled)[13, 14, 17, 18, 19] Write Cycle 2 (CE<sub>1</sub> or CE<sub>2</sub> Controlled)<sup>[13, 14, 17, 18, 19]</sup> - 17. Data I/O is high impedance if $\overline{OE} \ge V_{IH}$ . - 18. If Chip Enable goes INACTIVE simultaneously with WE = HIGH, the output remains in a high-impedance state. 19. During the DON'T CARE period in the DATA I/O waveform, the I/Os are in output state and input signals should not be applied. ## Switching Waveforms (continued) ## Write Cycle 3 (WE Controlled, OE LOW)[18, 19] # Write Cycle No. 4 (BHE/BLE Controlled, OE LOW)[18, 19] ## Truth Table<sup>[20]</sup> | CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |-----------------|-----------------|----|----|-----|-----|--------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------| | Н | Χ | Χ | Χ | Х | Χ | High Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | Χ | L | Χ | Χ | Х | Χ | High Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | Χ | Χ | Χ | Χ | Н | Н | High Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | L | Н | Н | L | L | L | Data Out (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | Н | L | Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | L | L | Н | Data Out (I/O <sub>8</sub> -I/O <sub>15</sub> );<br>I/O <sub>0</sub> -I/O <sub>7</sub> in High Z | Read | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | L | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | Н | L | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | L | Н | High Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | L | Х | L | L | Data In (I/O <sub>0</sub> –I/O <sub>15</sub> ) | Write (Upper Byte and Lower Byte) | Active (I <sub>CC</sub> ) | | L | Н | L | Х | Н | L | Data In (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High Z | Write (Lower Byte Only) | Active (I <sub>CC</sub> ) | | L | Н | L | Х | L | Н | Data In (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High Z | Write (Upper Byte Only) | Active (I <sub>CC</sub> ) | ## **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|----------------------|-----------------|-------------------------------------------------------|--------------------| | 55 | CYK128K16SCCBU-55BVI | BV48A | 48-ball Fine Pitch BGA (6.0 x 8.0 x 1.0 mm) | Industrial | | 70 | CYK128K16SCCBU-70BVI | BV48A | 48-ball Fine Pitch BGA (6.0 x 8.0 x 1.0 mm) | Industrial | | 55 | CYK128K16SCBU-55BVXI | BV48A | 48-ball Fine Pitch BGA (6.0 x 8.0 x 1.0 mm) (Pb-Free) | Industrial | | 70 | CYK128K16SCBU-70BVXI | BV48A | 48-ball Fine Pitch BGA (6.0 x 8.0 x 1.0 mm) (Pb-Free) | Industrial | Note: 20. H = Logic HIGH, L = Logic LOW, X = Don't Care. ## **Package Diagrams** #### 48-Lead VFBGA (6 x 8 x 1 mm) BV48A MoBL is a registered trademark, and MoBL3 and More Battery Life are trademarks, of Cypress Semiconductor Corporation. All product and company names mentioned in this document are the trademarks of their respective holders. ## **Document History Page** | Document Title: CYK128K16SCCB 2-Mbit (128K x 16) Pseudo Static RAM Document Number: 38- 05525 | | | | | | | | | | |-----------------------------------------------------------------------------------------------|---------|------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | | | | | | ** | 215621 | See ECN | REF | New data sheet | | | | | | | *A | 218183 | See ECN | REF | Changed ball E3 on package pinout from DNU to NC | | | | | | | *B | 225600 | See ECN | AJU | Change from Advance Information to Preliminary Changed Ordering code from CYK128K16SCCB to CYK128K16SCCBU Fixed package name typo in 'Thermal Resistance' table | | | | | | | *C | 234474 | See ECN | SYT | Changed ball E3 on package pinout from NC to DNU | | | | | | | *D | 263150 | See ECN | PCI | Changed from Preliminary to Final | | | | | | | *E | 263811 | See ECN | PCI | Changed Ambient Temperature with Power Applied from –40°C to +85°C to –55°C to +125°C | | | | | | | *F | 313999 | See ECN | RKF | Added Pb-Free parts to the Ordering information | | | | | |